blob: 7cfba9aa1b415cc180dae8f0a75901fb5921f488 [file] [log] [blame]
Simon Hormanc58a1542013-01-29 14:21:46 +09001/*
Kuninori Morimoto349f5562013-03-03 23:11:03 -08002 * Device Tree Source for Renesas r8a7779
Simon Hormanc58a1542013-01-29 14:21:46 +09003 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Simon Horman
6 *
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
10 */
11
12/include/ "skeleton.dtsi"
13
Simon Horman1e851532014-05-15 20:31:57 +090014#include <dt-bindings/clock/r8a7779-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010015#include <dt-bindings/interrupt-controller/irq.h>
16
Simon Hormanc58a1542013-01-29 14:21:46 +090017/ {
18 compatible = "renesas,r8a7779";
Laurent Pinchart9ff254a2014-04-30 02:41:28 +020019 interrupt-parent = <&gic>;
Simon Hormanc58a1542013-01-29 14:21:46 +090020
21 cpus {
22 #address-cells = <1>;
23 #size-cells = <0>;
24
25 cpu@0 {
26 device_type = "cpu";
27 compatible = "arm,cortex-a9";
28 reg = <0>;
Simon Horman6b060f92014-05-16 13:42:58 +090029 clock-frequency = <1000000000>;
Simon Hormanc58a1542013-01-29 14:21:46 +090030 };
31 cpu@1 {
32 device_type = "cpu";
33 compatible = "arm,cortex-a9";
34 reg = <1>;
Simon Horman6b060f92014-05-16 13:42:58 +090035 clock-frequency = <1000000000>;
Simon Hormanc58a1542013-01-29 14:21:46 +090036 };
37 cpu@2 {
38 device_type = "cpu";
39 compatible = "arm,cortex-a9";
40 reg = <2>;
Simon Horman6b060f92014-05-16 13:42:58 +090041 clock-frequency = <1000000000>;
Simon Hormanc58a1542013-01-29 14:21:46 +090042 };
43 cpu@3 {
44 device_type = "cpu";
45 compatible = "arm,cortex-a9";
46 reg = <3>;
Simon Horman6b060f92014-05-16 13:42:58 +090047 clock-frequency = <1000000000>;
Simon Hormanc58a1542013-01-29 14:21:46 +090048 };
49 };
50
Simon Horman3c3f6ad2013-11-26 16:47:11 +090051 aliases {
52 spi0 = &hspi0;
53 spi1 = &hspi1;
54 spi2 = &hspi2;
55 };
56
Simon Hormancc703a52014-07-07 08:47:38 +020057 gic: interrupt-controller@f0001000 {
58 compatible = "arm,cortex-a9-gic";
59 #interrupt-cells = <3>;
60 interrupt-controller;
61 reg = <0xf0001000 0x1000>,
62 <0xf0000100 0x100>;
63 };
Simon Horman10e8d4f2012-11-21 22:00:15 +090064
Laurent Pinchartf5c771b2013-05-10 15:51:14 +020065 gpio0: gpio@ffc40000 {
66 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
67 reg = <0xffc40000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010068 interrupts = <0 141 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +020069 #gpio-cells = <2>;
70 gpio-controller;
71 gpio-ranges = <&pfc 0 0 32>;
72 #interrupt-cells = <2>;
73 interrupt-controller;
74 };
75
76 gpio1: gpio@ffc41000 {
77 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
78 reg = <0xffc41000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010079 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +020080 #gpio-cells = <2>;
81 gpio-controller;
82 gpio-ranges = <&pfc 0 32 32>;
83 #interrupt-cells = <2>;
84 interrupt-controller;
85 };
86
87 gpio2: gpio@ffc42000 {
88 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
89 reg = <0xffc42000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010090 interrupts = <0 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +020091 #gpio-cells = <2>;
92 gpio-controller;
93 gpio-ranges = <&pfc 0 64 32>;
94 #interrupt-cells = <2>;
95 interrupt-controller;
96 };
97
98 gpio3: gpio@ffc43000 {
99 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
100 reg = <0xffc43000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100101 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +0200102 #gpio-cells = <2>;
103 gpio-controller;
104 gpio-ranges = <&pfc 0 96 32>;
105 #interrupt-cells = <2>;
106 interrupt-controller;
107 };
108
109 gpio4: gpio@ffc44000 {
110 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
111 reg = <0xffc44000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100112 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +0200113 #gpio-cells = <2>;
114 gpio-controller;
115 gpio-ranges = <&pfc 0 128 32>;
116 #interrupt-cells = <2>;
117 interrupt-controller;
118 };
119
120 gpio5: gpio@ffc45000 {
121 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
122 reg = <0xffc45000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100123 interrupts = <0 146 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +0200124 #gpio-cells = <2>;
125 gpio-controller;
126 gpio-ranges = <&pfc 0 160 32>;
127 #interrupt-cells = <2>;
128 interrupt-controller;
129 };
130
131 gpio6: gpio@ffc46000 {
132 compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
133 reg = <0xffc46000 0x2c>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100134 interrupts = <0 147 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf5c771b2013-05-10 15:51:14 +0200135 #gpio-cells = <2>;
136 gpio-controller;
137 gpio-ranges = <&pfc 0 192 9>;
138 #interrupt-cells = <2>;
139 interrupt-controller;
140 };
141
Guennadi Liakhovetski24603f32013-04-03 11:19:07 +0200142 irqpin0: irqpin@fe780010 {
Magnus Damm11ef0342013-11-28 08:15:18 +0900143 compatible = "renesas,intc-irqpin-r8a7779", "renesas,intc-irqpin";
Guennadi Liakhovetski24603f32013-04-03 11:19:07 +0200144 #interrupt-cells = <2>;
Kuninori Morimoto84b47df2013-10-02 01:39:13 -0700145 status = "disabled";
Guennadi Liakhovetski24603f32013-04-03 11:19:07 +0200146 interrupt-controller;
147 reg = <0xfe78001c 4>,
148 <0xfe780010 4>,
149 <0xfe780024 4>,
150 <0xfe780044 4>,
151 <0xfe780064 4>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100152 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH
153 0 28 IRQ_TYPE_LEVEL_HIGH
154 0 29 IRQ_TYPE_LEVEL_HIGH
155 0 30 IRQ_TYPE_LEVEL_HIGH>;
Guennadi Liakhovetski24603f32013-04-03 11:19:07 +0200156 sense-bitfield-width = <2>;
157 };
158
Lee Jones98724b72013-07-22 11:52:38 +0100159 i2c0: i2c@ffc70000 {
Simon Horman10e8d4f2012-11-21 22:00:15 +0900160 #address-cells = <1>;
161 #size-cells = <0>;
Kuninori Morimoto63630702013-10-03 23:44:44 -0700162 compatible = "renesas,i2c-r8a7779";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900163 reg = <0xffc70000 0x1000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100164 interrupts = <0 79 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900165 clocks = <&mstp0_clks R8A7779_CLK_I2C0>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200166 status = "disabled";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900167 };
168
Lee Jones98724b72013-07-22 11:52:38 +0100169 i2c1: i2c@ffc71000 {
Simon Horman10e8d4f2012-11-21 22:00:15 +0900170 #address-cells = <1>;
171 #size-cells = <0>;
Kuninori Morimoto63630702013-10-03 23:44:44 -0700172 compatible = "renesas,i2c-r8a7779";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900173 reg = <0xffc71000 0x1000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100174 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900175 clocks = <&mstp0_clks R8A7779_CLK_I2C1>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200176 status = "disabled";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900177 };
178
Lee Jones98724b72013-07-22 11:52:38 +0100179 i2c2: i2c@ffc72000 {
Simon Horman10e8d4f2012-11-21 22:00:15 +0900180 #address-cells = <1>;
181 #size-cells = <0>;
Kuninori Morimoto63630702013-10-03 23:44:44 -0700182 compatible = "renesas,i2c-r8a7779";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900183 reg = <0xffc72000 0x1000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100184 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900185 clocks = <&mstp0_clks R8A7779_CLK_I2C2>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200186 status = "disabled";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900187 };
188
Lee Jones98724b72013-07-22 11:52:38 +0100189 i2c3: i2c@ffc73000 {
Simon Horman10e8d4f2012-11-21 22:00:15 +0900190 #address-cells = <1>;
191 #size-cells = <0>;
Kuninori Morimoto63630702013-10-03 23:44:44 -0700192 compatible = "renesas,i2c-r8a7779";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900193 reg = <0xffc73000 0x1000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100194 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900195 clocks = <&mstp0_clks R8A7779_CLK_I2C3>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200196 status = "disabled";
Simon Horman10e8d4f2012-11-21 22:00:15 +0900197 };
Kuninori Morimoto25a65972013-03-04 00:32:16 -0800198
Simon Hormanfd953b82014-05-15 20:39:30 +0900199 scif0: serial@ffe40000 {
200 compatible = "renesas,scif-r8a7779", "renesas,scif";
201 reg = <0xffe40000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900202 interrupts = <0 88 IRQ_TYPE_LEVEL_HIGH>;
203 clocks = <&cpg_clocks R8A7779_CLK_P>;
204 clock-names = "sci_ick";
205 status = "disabled";
206 };
207
208 scif1: serial@ffe41000 {
209 compatible = "renesas,scif-r8a7779", "renesas,scif";
210 reg = <0xffe41000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900211 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
212 clocks = <&cpg_clocks R8A7779_CLK_P>;
213 clock-names = "sci_ick";
214 status = "disabled";
215 };
216
217 scif2: serial@ffe42000 {
218 compatible = "renesas,scif-r8a7779", "renesas,scif";
219 reg = <0xffe42000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900220 interrupts = <0 90 IRQ_TYPE_LEVEL_HIGH>;
221 clocks = <&cpg_clocks R8A7779_CLK_P>;
222 clock-names = "sci_ick";
223 status = "disabled";
224 };
225
226 scif3: serial@ffe43000 {
227 compatible = "renesas,scif-r8a7779", "renesas,scif";
228 reg = <0xffe43000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900229 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>;
230 clocks = <&cpg_clocks R8A7779_CLK_P>;
231 clock-names = "sci_ick";
232 status = "disabled";
233 };
234
235 scif4: serial@ffe44000 {
236 compatible = "renesas,scif-r8a7779", "renesas,scif";
237 reg = <0xffe44000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900238 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
239 clocks = <&cpg_clocks R8A7779_CLK_P>;
240 clock-names = "sci_ick";
241 status = "disabled";
242 };
243
244 scif5: serial@ffe45000 {
245 compatible = "renesas,scif-r8a7779", "renesas,scif";
246 reg = <0xffe45000 0x100>;
Simon Hormanfd953b82014-05-15 20:39:30 +0900247 interrupts = <0 93 IRQ_TYPE_LEVEL_HIGH>;
248 clocks = <&cpg_clocks R8A7779_CLK_P>;
249 clock-names = "sci_ick";
250 status = "disabled";
251 };
252
Laurent Pinchart3ab03d02013-05-09 15:05:57 +0200253 pfc: pfc@fffc0000 {
254 compatible = "renesas,pfc-r8a7779";
255 reg = <0xfffc0000 0x23c>;
256 };
257
Kuninori Morimoto25a65972013-03-04 00:32:16 -0800258 thermal@ffc48000 {
Geert Uytterhoeven4d50e6d2014-08-28 10:20:40 +0200259 compatible = "renesas,thermal-r8a7779", "renesas,rcar-thermal";
Kuninori Morimoto25a65972013-03-04 00:32:16 -0800260 reg = <0xffc48000 0x38>;
261 };
Vladimir Barinov7840a652013-02-27 23:34:36 +0300262
Laurent Pinchartef890ea2014-07-09 15:12:39 +0200263 tmu0: timer@ffd80000 {
Simon Hormana51b7b32014-09-08 09:27:48 +0900264 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
Laurent Pinchartef890ea2014-07-09 15:12:39 +0200265 reg = <0xffd80000 0x30>;
266 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>,
267 <0 33 IRQ_TYPE_LEVEL_HIGH>,
268 <0 34 IRQ_TYPE_LEVEL_HIGH>;
269 clocks = <&mstp0_clks R8A7779_CLK_TMU0>;
270 clock-names = "fck";
271
272 #renesas,channels = <3>;
273
274 status = "disabled";
275 };
276
277 tmu1: timer@ffd81000 {
Simon Hormana51b7b32014-09-08 09:27:48 +0900278 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
Laurent Pinchartef890ea2014-07-09 15:12:39 +0200279 reg = <0xffd81000 0x30>;
280 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>,
281 <0 37 IRQ_TYPE_LEVEL_HIGH>,
282 <0 38 IRQ_TYPE_LEVEL_HIGH>;
283 clocks = <&mstp0_clks R8A7779_CLK_TMU1>;
284 clock-names = "fck";
285
286 #renesas,channels = <3>;
287
288 status = "disabled";
289 };
290
291 tmu2: timer@ffd82000 {
Simon Hormana51b7b32014-09-08 09:27:48 +0900292 compatible = "renesas,tmu-r8a7779", "renesas,tmu";
Laurent Pinchartef890ea2014-07-09 15:12:39 +0200293 reg = <0xffd82000 0x30>;
294 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>,
295 <0 41 IRQ_TYPE_LEVEL_HIGH>,
296 <0 42 IRQ_TYPE_LEVEL_HIGH>;
297 clocks = <&mstp0_clks R8A7779_CLK_TMU2>;
298 clock-names = "fck";
299
300 #renesas,channels = <3>;
301
302 status = "disabled";
303 };
304
Vladimir Barinov7840a652013-02-27 23:34:36 +0300305 sata: sata@fc600000 {
306 compatible = "renesas,rcar-sata";
307 reg = <0xfc600000 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100308 interrupts = <0 100 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900309 clocks = <&mstp1_clks R8A7779_CLK_SATA>;
Vladimir Barinov7840a652013-02-27 23:34:36 +0300310 };
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700311
Kuninori Morimoto26247052013-10-21 19:36:02 -0700312 sdhi0: sd@ffe4c000 {
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700313 compatible = "renesas,sdhi-r8a7779";
314 reg = <0xffe4c000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100315 interrupts = <0 104 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900316 clocks = <&mstp3_clks R8A7779_CLK_SDHI0>;
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700317 cap-sd-highspeed;
318 cap-sdio-irq;
319 status = "disabled";
320 };
321
Kuninori Morimoto26247052013-10-21 19:36:02 -0700322 sdhi1: sd@ffe4d000 {
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700323 compatible = "renesas,sdhi-r8a7779";
324 reg = <0xffe4d000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100325 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900326 clocks = <&mstp3_clks R8A7779_CLK_SDHI1>;
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700327 cap-sd-highspeed;
328 cap-sdio-irq;
329 status = "disabled";
330 };
331
Kuninori Morimoto26247052013-10-21 19:36:02 -0700332 sdhi2: sd@ffe4e000 {
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700333 compatible = "renesas,sdhi-r8a7779";
334 reg = <0xffe4e000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100335 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900336 clocks = <&mstp3_clks R8A7779_CLK_SDHI2>;
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700337 cap-sd-highspeed;
338 cap-sdio-irq;
339 status = "disabled";
340 };
341
Kuninori Morimoto26247052013-10-21 19:36:02 -0700342 sdhi3: sd@ffe4f000 {
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700343 compatible = "renesas,sdhi-r8a7779";
344 reg = <0xffe4f000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100345 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900346 clocks = <&mstp3_clks R8A7779_CLK_SDHI3>;
Kuninori Morimotoc4866e72013-10-10 23:36:22 -0700347 cap-sd-highspeed;
348 cap-sdio-irq;
349 status = "disabled";
350 };
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900351
352 hspi0: spi@fffc7000 {
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100353 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900354 reg = <0xfffc7000 0x18>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900355 interrupts = <0 73 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100356 #address-cells = <1>;
357 #size-cells = <0>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900358 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900359 status = "disabled";
360 };
361
362 hspi1: spi@fffc8000 {
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100363 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900364 reg = <0xfffc8000 0x18>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900365 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100366 #address-cells = <1>;
367 #size-cells = <0>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900368 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900369 status = "disabled";
370 };
371
372 hspi2: spi@fffc6000 {
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100373 compatible = "renesas,hspi-r8a7779", "renesas,hspi";
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900374 reg = <0xfffc6000 0x18>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900375 interrupts = <0 75 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7709c332014-03-14 11:06:40 +0100376 #address-cells = <1>;
377 #size-cells = <0>;
Simon Horman3325cbe2014-05-15 20:32:00 +0900378 clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
Simon Horman3c3f6ad2013-11-26 16:47:11 +0900379 status = "disabled";
380 };
Simon Horman1e851532014-05-15 20:31:57 +0900381
382 clocks {
Geert Uytterhoeven5cc8afc2014-05-23 09:46:19 +0200383 #address-cells = <1>;
384 #size-cells = <1>;
Simon Horman1e851532014-05-15 20:31:57 +0900385 ranges;
386
387 /* External root clock */
388 extal_clk: extal_clk {
389 compatible = "fixed-clock";
390 #clock-cells = <0>;
391 /* This value must be overriden by the board. */
392 clock-frequency = <0>;
393 clock-output-names = "extal";
394 };
395
396 /* Special CPG clocks */
Geert Uytterhoeven2909b872014-05-23 09:46:20 +0200397 cpg_clocks: clocks@ffc80000 {
Simon Horman1e851532014-05-15 20:31:57 +0900398 compatible = "renesas,r8a7779-cpg-clocks";
Geert Uytterhoeven5cc8afc2014-05-23 09:46:19 +0200399 reg = <0xffc80000 0x30>;
Simon Horman1e851532014-05-15 20:31:57 +0900400 clocks = <&extal_clk>;
401 #clock-cells = <1>;
402 clock-output-names = "plla", "z", "zs", "s",
403 "s1", "p", "b", "out";
404 };
405
406 /* Fixed factor clocks */
407 i_clk: i_clk {
408 compatible = "fixed-factor-clock";
409 clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
410 #clock-cells = <0>;
411 clock-div = <2>;
412 clock-mult = <1>;
413 clock-output-names = "i";
414 };
415 s3_clk: s3_clk {
416 compatible = "fixed-factor-clock";
417 clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
418 #clock-cells = <0>;
419 clock-div = <8>;
420 clock-mult = <1>;
421 clock-output-names = "s3";
422 };
423 s4_clk: s4_clk {
424 compatible = "fixed-factor-clock";
425 clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
426 #clock-cells = <0>;
427 clock-div = <16>;
428 clock-mult = <1>;
429 clock-output-names = "s4";
430 };
431 g_clk: g_clk {
432 compatible = "fixed-factor-clock";
433 clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
434 #clock-cells = <0>;
435 clock-div = <24>;
436 clock-mult = <1>;
437 clock-output-names = "g";
438 };
439
440 /* Gate clocks */
Geert Uytterhoeven2909b872014-05-23 09:46:20 +0200441 mstp0_clks: clocks@ffc80030 {
Simon Horman1e851532014-05-15 20:31:57 +0900442 compatible = "renesas,r8a7779-mstp-clocks",
Geert Uytterhoeven99e544c2014-08-28 10:21:55 +0200443 "renesas,cpg-mstp-clocks";
Geert Uytterhoeven5cc8afc2014-05-23 09:46:19 +0200444 reg = <0xffc80030 4>;
Simon Horman1e851532014-05-15 20:31:57 +0900445 clocks = <&cpg_clocks R8A7779_CLK_S>,
Geert Uytterhoeven99e544c2014-08-28 10:21:55 +0200446 <&cpg_clocks R8A7779_CLK_P>,
Simon Horman1e851532014-05-15 20:31:57 +0900447 <&cpg_clocks R8A7779_CLK_P>,
448 <&cpg_clocks R8A7779_CLK_P>,
449 <&cpg_clocks R8A7779_CLK_S>,
450 <&cpg_clocks R8A7779_CLK_S>,
451 <&cpg_clocks R8A7779_CLK_S1>,
452 <&cpg_clocks R8A7779_CLK_S1>,
453 <&cpg_clocks R8A7779_CLK_S1>,
454 <&cpg_clocks R8A7779_CLK_S1>,
455 <&cpg_clocks R8A7779_CLK_S1>,
456 <&cpg_clocks R8A7779_CLK_S1>,
457 <&cpg_clocks R8A7779_CLK_P>,
458 <&cpg_clocks R8A7779_CLK_P>,
459 <&cpg_clocks R8A7779_CLK_P>,
460 <&cpg_clocks R8A7779_CLK_P>;
461 #clock-cells = <1>;
462 renesas,clock-indices = <
463 R8A7779_CLK_HSPI R8A7779_CLK_TMU2
464 R8A7779_CLK_TMU1 R8A7779_CLK_TMU0
465 R8A7779_CLK_HSCIF1 R8A7779_CLK_HSCIF0
466 R8A7779_CLK_SCIF5 R8A7779_CLK_SCIF4
467 R8A7779_CLK_SCIF3 R8A7779_CLK_SCIF2
468 R8A7779_CLK_SCIF1 R8A7779_CLK_SCIF0
469 R8A7779_CLK_I2C3 R8A7779_CLK_I2C2
470 R8A7779_CLK_I2C1 R8A7779_CLK_I2C0
471 >;
472 clock-output-names =
473 "hspi", "tmu2", "tmu1", "tmu0", "hscif1",
474 "hscif0", "scif5", "scif4", "scif3", "scif2",
475 "scif1", "scif0", "i2c3", "i2c2", "i2c1",
476 "i2c0";
477 };
Geert Uytterhoeven2909b872014-05-23 09:46:20 +0200478 mstp1_clks: clocks@ffc80034 {
Simon Horman1e851532014-05-15 20:31:57 +0900479 compatible = "renesas,r8a7779-mstp-clocks",
Geert Uytterhoeven99e544c2014-08-28 10:21:55 +0200480 "renesas,cpg-mstp-clocks";
Geert Uytterhoeven5cc8afc2014-05-23 09:46:19 +0200481 reg = <0xffc80034 4>, <0xffc80044 4>;
Simon Horman1e851532014-05-15 20:31:57 +0900482 clocks = <&cpg_clocks R8A7779_CLK_P>,
483 <&cpg_clocks R8A7779_CLK_P>,
484 <&cpg_clocks R8A7779_CLK_S>,
485 <&cpg_clocks R8A7779_CLK_S>,
486 <&cpg_clocks R8A7779_CLK_S>,
487 <&cpg_clocks R8A7779_CLK_S>,
488 <&cpg_clocks R8A7779_CLK_P>,
489 <&cpg_clocks R8A7779_CLK_P>,
490 <&cpg_clocks R8A7779_CLK_P>,
491 <&cpg_clocks R8A7779_CLK_S>;
492 #clock-cells = <1>;
493 renesas,clock-indices = <
494 R8A7779_CLK_USB01 R8A7779_CLK_USB2
495 R8A7779_CLK_DU R8A7779_CLK_VIN2
496 R8A7779_CLK_VIN1 R8A7779_CLK_VIN0
497 R8A7779_CLK_ETHER R8A7779_CLK_SATA
498 R8A7779_CLK_PCIE R8A7779_CLK_VIN3
499 >;
500 clock-output-names =
501 "usb01", "usb2",
502 "du", "vin2",
503 "vin1", "vin0",
504 "ether", "sata",
505 "pcie", "vin3";
506 };
Geert Uytterhoeven2909b872014-05-23 09:46:20 +0200507 mstp3_clks: clocks@ffc8003c {
Simon Horman1e851532014-05-15 20:31:57 +0900508 compatible = "renesas,r8a7779-mstp-clocks",
Geert Uytterhoeven99e544c2014-08-28 10:21:55 +0200509 "renesas,cpg-mstp-clocks";
Geert Uytterhoeven5cc8afc2014-05-23 09:46:19 +0200510 reg = <0xffc8003c 4>;
Simon Horman1e851532014-05-15 20:31:57 +0900511 clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>,
512 <&s4_clk>, <&s4_clk>;
513 #clock-cells = <1>;
514 renesas,clock-indices = <
515 R8A7779_CLK_SDHI3 R8A7779_CLK_SDHI2
516 R8A7779_CLK_SDHI1 R8A7779_CLK_SDHI0
517 R8A7779_CLK_MMC1 R8A7779_CLK_MMC0
518 >;
519 clock-output-names =
520 "sdhi3", "sdhi2", "sdhi1", "sdhi0",
521 "mmc1", "mmc0";
522 };
523 };
Simon Hormanc58a1542013-01-29 14:21:46 +0900524};