blob: 3a1e081fe3901c06e70dbaf7054238f28e90e10f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz9adf7682007-10-19 00:30:07 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.52 Aug 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020066static void pdc202xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020072 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 u8 TA = 0, TB = 0, TC = 0;
74
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020075#if PDC202XX_DEBUG_DRIVE_INFO
76 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020078#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020080 /*
81 * TODO: do this once per channel
82 */
83 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
84 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020086 pci_read_config_byte(dev, drive_pci, &AP);
87 pci_read_config_byte(dev, drive_pci + 1, &BP);
88 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 case XFER_UDMA_5:
92 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
93 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_3:
95 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
96 case XFER_UDMA_0:
97 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
98 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020099 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
101 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
102 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
103 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
104 case XFER_PIO_0:
105 default: TA = 0x09; TB = 0x13; break;
106 }
107
108 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200109 /*
110 * preserve SYNC_INT / ERDDY_EN bits while clearing
111 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
112 */
113 AP &= ~0x3f;
114 if (drive->id->capability & 4)
115 AP |= 0x20; /* set IORDY_EN bit */
116 if (drive->media == ide_disk)
117 AP |= 0x10; /* set Prefetch_EN bit */
118 /* clear PB[4:0] bits of register B */
119 BP &= ~0x1f;
120 pci_write_config_byte(dev, drive_pci, AP | TA);
121 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200123 /* clear MB[2:0] bits of register B */
124 BP &= ~0xe0;
125 /* clear MC[3:0] bits of register C */
126 CP &= ~0x0f;
127 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
128 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 }
130
131#if PDC202XX_DEBUG_DRIVE_INFO
132 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
133 drive->name, ide_xfer_verbose(speed),
134 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200135 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200137#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138}
139
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200140static void pdc202xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200142 pdc202xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
145static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
146{
147 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200150
151 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
153
154/*
155 * Set the control register to use the 66MHz system
156 * clock for UDMA 3/4/5 mode operation when necessary.
157 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200158 * FIXME: this register is shared by both channels, some locking is needed
159 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 * It may also be possible to leave the 66MHz clock on
161 * and readjust the timing parameters.
162 */
163static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
164{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100165 unsigned long clock_reg = hwif->extra_base + 0x01;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100166 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100168 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169}
170
171static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
172{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100173 unsigned long clock_reg = hwif->extra_base + 0x01;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100174 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100176 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177}
178
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100179static void pdc202xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100181 const char **list, *model = drive->id->model;
182
183 for (list = pdc_quirk_drives; *list != NULL; list++)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100184 if (strstr(model, *list) != NULL) {
185 drive->quirk_list = 2;
186 return;
187 }
188
189 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190}
191
192static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
193{
194 if (drive->current_speed > XFER_UDMA_2)
195 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700196 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 struct request *rq = HWGROUP(drive)->rq;
198 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100199 unsigned long high_16 = hwif->extra_base - 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
201 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100202 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100204 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 word_count = (rq->nr_sectors << 8);
206 word_count = (rq_data_dir(rq) == READ) ?
207 word_count | 0x05000000 :
208 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100209 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211 ide_dma_start(drive);
212}
213
214static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
215{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700216 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100218 unsigned long high_16 = hwif->extra_base - 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
220 u8 clock = 0;
221
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100222 outl(0, atapi_reg); /* zero out extra */
223 clock = inb(high_16 + 0x11);
224 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226 if (drive->current_speed > XFER_UDMA_2)
227 pdc_old_disable_66MHz_clock(drive->hwif);
228 return __ide_dma_end(drive);
229}
230
231static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
232{
233 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100234 unsigned long high_16 = hwif->extra_base - 16;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100235 u8 dma_stat = inb(hwif->dma_status);
236 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 if (hwif->channel) {
239 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
240 if ((sc1d & 0x50) == 0x50)
241 goto somebody_else;
242 else if ((sc1d & 0x40) == 0x40)
243 return (dma_stat & 4) == 4;
244 } else {
245 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
246 if ((sc1d & 0x05) == 0x05)
247 goto somebody_else;
248 else if ((sc1d & 0x04) == 0x04)
249 return (dma_stat & 4) == 4;
250 }
251somebody_else:
252 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
253}
254
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200255static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200257 ide_hwif_t *hwif = HWIF(drive);
258
259 if (hwif->resetproc != NULL)
260 hwif->resetproc(drive);
261
262 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263}
264
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200265static void pdc202xx_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200267 ide_hwif_t *hwif = HWIF(drive);
268
269 if (hwif->resetproc != NULL)
270 hwif->resetproc(drive);
271
272 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
274
275static void pdc202xx_reset_host (ide_hwif_t *hwif)
276{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100277 unsigned long high_16 = hwif->extra_base - 16;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100278 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100280 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100282 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 mdelay(2000); /* 2 seconds ?! */
284
285 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
286 hwif->channel ? "Secondary" : "Primary");
287}
288
289static void pdc202xx_reset (ide_drive_t *drive)
290{
291 ide_hwif_t *hwif = HWIF(drive);
292 ide_hwif_t *mate = hwif->mate;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 pdc202xx_reset_host(hwif);
295 pdc202xx_reset_host(mate);
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200296
297 ide_set_max_pio(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
Alan Cox57e834e2006-06-28 04:27:03 -0700300static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
301 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return dev->irq;
304}
305
306static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
307{
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200308 hwif->set_pio_mode = &pdc202xx_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200309 hwif->set_dma_mode = &pdc202xx_set_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 hwif->quirkproc = &pdc202xx_quirkproc;
312
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700313 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200316 if (hwif->dma_base == 0)
317 return;
318
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200319 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200320 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200323 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
324 hwif->cbl = pdc202xx_old_cable_detect(hwif);
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 hwif->dma_start = &pdc202xx_old_ide_dma_start;
327 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
328 }
329 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330}
331
332static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
333{
334 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
335
336 if (hwif->channel) {
337 ide_setup_dma(hwif, dmabase, 8);
338 return;
339 }
340
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100341 udma_speed_flag = inb(dmabase | 0x1f);
342 primary_mode = inb(dmabase | 0x1a);
343 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
345 "Primary %s Mode " \
346 "Secondary %s Mode.\n", hwif->cds->name,
347 (udma_speed_flag & 1) ? "EN" : "DIS",
348 (primary_mode & 1) ? "MASTER" : "PCI",
349 (secondary_mode & 1) ? "MASTER" : "PCI" );
350
351#ifdef CONFIG_PDC202XX_BURST
352 if (!(udma_speed_flag & 1)) {
353 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
354 hwif->cds->name, udma_speed_flag,
355 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100356 outb(udma_speed_flag | 1, dmabase | 0x1f);
357 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 }
359#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 ide_setup_dma(hwif, dmabase, 8);
362}
363
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200364static void __devinit pdc202ata4_fixup_irq(struct pci_dev *dev,
365 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
367 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
368 u8 irq = 0, irq2 = 0;
369 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
370 /* 0xbc */
371 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
372 if (irq != irq2) {
373 pci_write_config_byte(dev,
374 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200375 printk(KERN_INFO "%s: PCI config space interrupt "
376 "mirror fixed\n", name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100381#define IDE_HFLAGS_PDC202XX \
382 (IDE_HFLAG_ERROR_STOPS_FIFO | \
383 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
384 IDE_HFLAG_OFF_BOARD)
385
Bartlomiej Zolnierkiewicz272a3702007-10-20 00:32:30 +0200386#define DECLARE_PDC2026X_DEV(name_str, udma, extra_flags) \
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200387 { \
388 .name = name_str, \
389 .init_chipset = init_chipset_pdc202xx, \
390 .init_hwif = init_hwif_pdc202xx, \
391 .init_dma = init_dma_pdc202xx, \
392 .extra = 48, \
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100393 .host_flags = IDE_HFLAGS_PDC202XX | extra_flags, \
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200394 .pio_mask = ATA_PIO4, \
395 .mwdma_mask = ATA_MWDMA2, \
396 .udma_mask = udma, \
397 }
398
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200399static const struct ide_port_info pdc202xx_chipsets[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 { /* 0 */
401 .name = "PDC20246",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 .init_chipset = init_chipset_pdc202xx,
403 .init_hwif = init_hwif_pdc202xx,
404 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 .extra = 16,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100406 .host_flags = IDE_HFLAGS_PDC202XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200407 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200408 .mwdma_mask = ATA_MWDMA2,
409 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200410 },
411
Bartlomiej Zolnierkiewicz272a3702007-10-20 00:32:30 +0200412 /* 1 */ DECLARE_PDC2026X_DEV("PDC20262", ATA_UDMA4, 0),
413 /* 2 */ DECLARE_PDC2026X_DEV("PDC20263", ATA_UDMA4, 0),
414 /* 3 */ DECLARE_PDC2026X_DEV("PDC20265", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
415 /* 4 */ DECLARE_PDC2026X_DEV("PDC20267", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416};
417
418/**
419 * pdc202xx_init_one - called when a PDC202xx is found
420 * @dev: the pdc202xx device
421 * @id: the matching pci id
422 *
423 * Called when the PCI registration layer (or the IDE initialization)
424 * finds a device matching our IDE device tables.
425 */
426
427static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
428{
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200429 const struct ide_port_info *d;
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200430 u8 idx = id->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200432 d = &pdc202xx_chipsets[idx];
433
434 if (idx < 3)
435 pdc202ata4_fixup_irq(dev, d->name);
436
437 if (idx == 3) {
438 struct pci_dev *bridge = dev->bus->self;
439
440 if (bridge &&
441 bridge->vendor == PCI_VENDOR_ID_INTEL &&
442 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
443 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
444 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
445 "attached to I2O RAID controller\n");
446 return -ENODEV;
447 }
448 }
449
450 return ide_setup_pci_device(dev, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
452
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200453static const struct pci_device_id pdc202xx_pci_tbl[] = {
454 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
455 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
456 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 2 },
457 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 3 },
458 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 { 0, },
460};
461MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
462
463static struct pci_driver driver = {
464 .name = "Promise_Old_IDE",
465 .id_table = pdc202xx_pci_tbl,
466 .probe = pdc202xx_init_one,
467};
468
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100469static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
471 return ide_pci_register_driver(&driver);
472}
473
474module_init(pdc202xx_ide_init);
475
476MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
477MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
478MODULE_LICENSE("GPL");