blob: 721db2957e26def1af75bb6ec64e14e6ec27e661 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eliezer Tamirf1410642008-02-28 11:51:50 -08003 * Copyright (c) 2007-2008 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
41#ifdef NETIF_F_HW_VLAN_TX
42 #include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#endif
44#include <net/ip.h>
45#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <linux/version.h>
48#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
55
56#include "bnx2x_reg.h"
57#include "bnx2x_fw_defs.h"
58#include "bnx2x_hsi.h"
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070059#include "bnx2x_link.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060#include "bnx2x.h"
61#include "bnx2x_init.h"
62
Eilon Greensteine35c3262008-06-23 20:36:51 -070063#define DRV_MODULE_VERSION "1.45.6"
64#define DRV_MODULE_RELDATE "2008/06/23"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070065#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Eilon Greenstein34f80b02008-06-23 20:33:01 -070067/* Time in jiffies before concluding the transmitter is hung */
68#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069
Andrew Morton53a10562008-02-09 23:16:41 -080070static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070071 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020072 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
73
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070074MODULE_AUTHOR("Eliezer Tamir");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710 Driver");
76MODULE_LICENSE("GPL");
77MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078
Eilon Greenstein19680c42008-08-13 15:47:33 -070079static int disable_tpa;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080static int use_inta;
81static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082static int debug;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070083static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084static int use_multi;
85
Eilon Greenstein19680c42008-08-13 15:47:33 -070086module_param(disable_tpa, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087module_param(use_inta, int, 0);
88module_param(poll, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089module_param(debug, int, 0);
Eilon Greenstein19680c42008-08-13 15:47:33 -070090MODULE_PARM_DESC(disable_tpa, "disable the TPA (LRO) feature");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_PARM_DESC(use_inta, "use INT#A instead of MSI-X");
92MODULE_PARM_DESC(poll, "use polling (for debug)");
Eliezer Tamirc14423f2008-02-28 11:49:42 -080093MODULE_PARM_DESC(debug, "default debug msglevel");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
95#ifdef BNX2X_MULTI
96module_param(use_multi, int, 0);
97MODULE_PARM_DESC(use_multi, "use per-CPU queues");
98#endif
99
100enum bnx2x_board_type {
101 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700102 BCM57711 = 1,
103 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200104};
105
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700106/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800107static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200108 char *name;
109} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700110 { "Broadcom NetXtreme II BCM57710 XGb" },
111 { "Broadcom NetXtreme II BCM57711 XGb" },
112 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113};
114
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700115
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200116static const struct pci_device_id bnx2x_pci_tbl[] = {
117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123 { 0 }
124};
125
126MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
127
128/****************************************************************************
129* General service functions
130****************************************************************************/
131
132/* used only at init
133 * locking is done by mcp
134 */
135static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
136{
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
138 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
139 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
140 PCICFG_VENDOR_ID_OFFSET);
141}
142
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
144{
145 u32 val;
146
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
148 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
149 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
150 PCICFG_VENDOR_ID_OFFSET);
151
152 return val;
153}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154
155static const u32 dmae_reg_go_c[] = {
156 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
157 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
158 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
159 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
160};
161
162/* copy command into DMAE command memory and set DMAE command go */
163static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
164 int idx)
165{
166 u32 cmd_offset;
167 int i;
168
169 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
170 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
171 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
172
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700173 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
174 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175 }
176 REG_WR(bp, dmae_reg_go_c[idx], 1);
177}
178
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700179void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
180 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700184 int cnt = 200;
185
186 if (!bp->dmae_ready) {
187 u32 *data = bnx2x_sp(bp, wb_data[0]);
188
189 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
190 " using indirect\n", dst_addr, len32);
191 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
192 return;
193 }
194
195 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196
197 memset(dmae, 0, sizeof(struct dmae_command));
198
199 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
200 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
201 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
202#ifdef __BIG_ENDIAN
203 DMAE_CMD_ENDIANITY_B_DW_SWAP |
204#else
205 DMAE_CMD_ENDIANITY_DW_SWAP |
206#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700207 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
208 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200209 dmae->src_addr_lo = U64_LO(dma_addr);
210 dmae->src_addr_hi = U64_HI(dma_addr);
211 dmae->dst_addr_lo = dst_addr >> 2;
212 dmae->dst_addr_hi = 0;
213 dmae->len = len32;
214 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
215 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700218 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200219 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
220 "dst_addr [%x:%08x (%08x)]\n"
221 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
222 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
223 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
224 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700225 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
227 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200228
229 *wb_comp = 0;
230
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700231 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200232
233 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700234
235 while (*wb_comp != DMAE_COMP_VAL) {
236 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
237
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700238 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200239 BNX2X_ERR("dmae timeout!\n");
240 break;
241 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700242 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700243 /* adjust delay for emulation/FPGA */
244 if (CHIP_REV_IS_SLOW(bp))
245 msleep(100);
246 else
247 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200248 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700249
250 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251}
252
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700253void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200256 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700257 int cnt = 200;
258
259 if (!bp->dmae_ready) {
260 u32 *data = bnx2x_sp(bp, wb_data[0]);
261 int i;
262
263 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
264 " using indirect\n", src_addr, len32);
265 for (i = 0; i < len32; i++)
266 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
267 return;
268 }
269
270 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271
272 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
273 memset(dmae, 0, sizeof(struct dmae_command));
274
275 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
276 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
277 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
278#ifdef __BIG_ENDIAN
279 DMAE_CMD_ENDIANITY_B_DW_SWAP |
280#else
281 DMAE_CMD_ENDIANITY_DW_SWAP |
282#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700283 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
284 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200285 dmae->src_addr_lo = src_addr >> 2;
286 dmae->src_addr_hi = 0;
287 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
288 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
289 dmae->len = len32;
290 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
291 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700294 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200295 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
296 "dst_addr [%x:%08x (%08x)]\n"
297 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
298 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
299 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
300 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301
302 *wb_comp = 0;
303
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700304 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200305
306 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700307
308 while (*wb_comp != DMAE_COMP_VAL) {
309
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700310 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311 BNX2X_ERR("dmae timeout!\n");
312 break;
313 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700314 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700315 /* adjust delay for emulation/FPGA */
316 if (CHIP_REV_IS_SLOW(bp))
317 msleep(100);
318 else
319 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700321 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200322 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
323 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700324
325 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200326}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200327
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700328/* used only for slowpath so not inlined */
329static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
330{
331 u32 wb_write[2];
332
333 wb_write[0] = val_hi;
334 wb_write[1] = val_lo;
335 REG_WR_DMAE(bp, reg, wb_write, 2);
336}
337
338#ifdef USE_WB_RD
339static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
340{
341 u32 wb_data[2];
342
343 REG_RD_DMAE(bp, reg, wb_data, 2);
344
345 return HILO_U64(wb_data[0], wb_data[1]);
346}
347#endif
348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349static int bnx2x_mc_assert(struct bnx2x *bp)
350{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700352 int i, rc = 0;
353 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700355 /* XSTORM */
356 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
357 XSTORM_ASSERT_LIST_INDEX_OFFSET);
358 if (last_idx)
359 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200360
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700361 /* print the asserts */
362 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700364 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i));
366 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
368 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
370 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
371 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700373 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
374 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
375 " 0x%08x 0x%08x 0x%08x\n",
376 i, row3, row2, row1, row0);
377 rc++;
378 } else {
379 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200380 }
381 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700382
383 /* TSTORM */
384 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
385 TSTORM_ASSERT_LIST_INDEX_OFFSET);
386 if (last_idx)
387 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
388
389 /* print the asserts */
390 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
391
392 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i));
394 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
396 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
398 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
399 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
400
401 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
402 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
403 " 0x%08x 0x%08x 0x%08x\n",
404 i, row3, row2, row1, row0);
405 rc++;
406 } else {
407 break;
408 }
409 }
410
411 /* CSTORM */
412 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
413 CSTORM_ASSERT_LIST_INDEX_OFFSET);
414 if (last_idx)
415 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
416
417 /* print the asserts */
418 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
419
420 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i));
422 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
424 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
426 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
427 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
428
429 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
430 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
431 " 0x%08x 0x%08x 0x%08x\n",
432 i, row3, row2, row1, row0);
433 rc++;
434 } else {
435 break;
436 }
437 }
438
439 /* USTORM */
440 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
441 USTORM_ASSERT_LIST_INDEX_OFFSET);
442 if (last_idx)
443 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
444
445 /* print the asserts */
446 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
447
448 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i));
450 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 4);
452 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 8);
454 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
455 USTORM_ASSERT_LIST_OFFSET(i) + 12);
456
457 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
458 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
459 " 0x%08x 0x%08x 0x%08x\n",
460 i, row3, row2, row1, row0);
461 rc++;
462 } else {
463 break;
464 }
465 }
466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200467 return rc;
468}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800469
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200470static void bnx2x_fw_dump(struct bnx2x *bp)
471{
472 u32 mark, offset;
473 u32 data[9];
474 int word;
475
476 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800477 mark = ((mark + 0x3) & ~0x3);
478 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200479
480 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
481 for (word = 0; word < 8; word++)
482 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
483 offset + 4*word));
484 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800485 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200486 }
487 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
488 for (word = 0; word < 8; word++)
489 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
490 offset + 4*word));
491 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800492 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200493 }
494 printk("\n" KERN_ERR PFX "end of fw dump\n");
495}
496
497static void bnx2x_panic_dump(struct bnx2x *bp)
498{
499 int i;
500 u16 j, start, end;
501
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700502 bp->stats_state = STATS_STATE_DISABLED;
503 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200505 BNX2X_ERR("begin crash dump -----------------\n");
506
507 for_each_queue(bp, i) {
508 struct bnx2x_fastpath *fp = &bp->fp[i];
509 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
510
511 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700514 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700515 BNX2X_ERR(" rx_bd_prod(%x) rx_bd_cons(%x)"
516 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
517 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
518 fp->rx_bd_prod, fp->rx_bd_cons,
519 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
520 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
521 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
522 " fp_c_idx(%x) *sb_c_idx(%x) fp_u_idx(%x)"
523 " *sb_u_idx(%x) bd data(%x,%x)\n",
524 fp->rx_sge_prod, fp->last_max_sge, fp->fp_c_idx,
525 fp->status_blk->c_status_block.status_block_index,
526 fp->fp_u_idx,
527 fp->status_blk->u_status_block.status_block_index,
528 hw_prods->packets_prod, hw_prods->bds_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
530 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
531 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
532 for (j = start; j < end; j++) {
533 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
534
535 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
536 sw_bd->skb, sw_bd->first_bd);
537 }
538
539 start = TX_BD(fp->tx_bd_cons - 10);
540 end = TX_BD(fp->tx_bd_cons + 254);
541 for (j = start; j < end; j++) {
542 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
543
544 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
545 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
546 }
547
548 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
549 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
550 for (j = start; j < end; j++) {
551 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
552 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
553
554 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700555 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200556 }
557
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700558 start = 0;
559 end = RX_SGE_CNT*NUM_RX_SGE_PAGES;
560 for (j = start; j < end; j++) {
561 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
562 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
563
564 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
565 j, rx_sge[1], rx_sge[0], sw_page->page);
566 }
567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568 start = RCQ_BD(fp->rx_comp_cons - 10);
569 end = RCQ_BD(fp->rx_comp_cons + 503);
570 for (j = start; j < end; j++) {
571 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
572
573 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
574 j, cqe[0], cqe[1], cqe[2], cqe[3]);
575 }
576 }
577
Eliezer Tamir49d66772008-02-28 11:53:13 -0800578 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
579 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 " spq_prod_idx(%u)\n",
Eliezer Tamir49d66772008-02-28 11:53:13 -0800581 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
583
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700584 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585 bnx2x_mc_assert(bp);
586 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587}
588
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800589static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700591 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
593 u32 val = REG_RD(bp, addr);
594 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
595
596 if (msix) {
597 val &= ~HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
598 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
599 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
600 } else {
601 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800602 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603 HC_CONFIG_0_REG_INT_LINE_EN_0 |
604 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800605
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800606 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) MSI-X %d\n",
607 val, port, addr, msix);
608
609 REG_WR(bp, addr, val);
610
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200611 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
612 }
613
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800614 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) MSI-X %d\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615 val, port, addr, msix);
616
617 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700618
619 if (CHIP_IS_E1H(bp)) {
620 /* init leading/trailing edge */
621 if (IS_E1HMF(bp)) {
622 val = (0xfe0f | (1 << (BP_E1HVN(bp) + 4)));
623 if (bp->port.pmf)
624 /* enable nig attention */
625 val |= 0x0100;
626 } else
627 val = 0xffff;
628
629 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
630 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
631 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200632}
633
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800634static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200635{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700636 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
638 u32 val = REG_RD(bp, addr);
639
640 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
641 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
642 HC_CONFIG_0_REG_INT_LINE_EN_0 |
643 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
644
645 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
646 val, port, addr);
647
648 REG_WR(bp, addr, val);
649 if (REG_RD(bp, addr) != val)
650 BNX2X_ERR("BUG! proper val not read from IGU!\n");
651}
652
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800653static void bnx2x_int_disable_sync(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200654{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
656 int i;
657
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700658 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200659 atomic_inc(&bp->intr_sem);
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800660 /* prevent the HW from sending interrupts */
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800661 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
663 /* make sure all ISRs are done */
664 if (msix) {
665 for_each_queue(bp, i)
666 synchronize_irq(bp->msix_table[i].vector);
667
668 /* one more for the Slow Path IRQ */
669 synchronize_irq(bp->msix_table[i].vector);
670 } else
671 synchronize_irq(bp->pdev->irq);
672
673 /* make sure sp_task is not running */
674 cancel_work_sync(&bp->sp_task);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675}
676
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700677/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678
679/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700680 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200681 */
682
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700683static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684 u8 storm, u16 index, u8 op, u8 update)
685{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700686 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
687 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200688 struct igu_ack_register igu_ack;
689
690 igu_ack.status_block_index = index;
691 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
694 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
695 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
696
Eilon Greenstein5c862842008-08-13 15:51:48 -0700697 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
698 (*(u32 *)&igu_ack), hc_addr);
699 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200700}
701
702static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
703{
704 struct host_status_block *fpsb = fp->status_blk;
705 u16 rc = 0;
706
707 barrier(); /* status block is written to by the chip */
708 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
709 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
710 rc |= 1;
711 }
712 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
713 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
714 rc |= 2;
715 }
716 return rc;
717}
718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719static u16 bnx2x_ack_int(struct bnx2x *bp)
720{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700721 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
722 COMMAND_REG_SIMD_MASK);
723 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200724
Eilon Greenstein5c862842008-08-13 15:51:48 -0700725 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
726 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728 return result;
729}
730
731
732/*
733 * fast path service functions
734 */
735
736/* free skb in the packet ring at pos idx
737 * return idx of last bd freed
738 */
739static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
740 u16 idx)
741{
742 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
743 struct eth_tx_bd *tx_bd;
744 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700745 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200746 int nbd;
747
748 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
749 idx, tx_buf, skb);
750
751 /* unmap first bd */
752 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
753 tx_bd = &fp->tx_desc_ring[bd_idx];
754 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
755 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
756
757 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700758 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759#ifdef BNX2X_STOP_ON_ERROR
760 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700761 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762 bnx2x_panic();
763 }
764#endif
765
766 /* Skip a parse bd and the TSO split header bd
767 since they have no mapping */
768 if (nbd)
769 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
770
771 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
772 ETH_TX_BD_FLAGS_TCP_CSUM |
773 ETH_TX_BD_FLAGS_SW_LSO)) {
774 if (--nbd)
775 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
776 tx_bd = &fp->tx_desc_ring[bd_idx];
777 /* is this a TSO split header bd? */
778 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
779 if (--nbd)
780 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
781 }
782 }
783
784 /* now free frags */
785 while (nbd > 0) {
786
787 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
788 tx_bd = &fp->tx_desc_ring[bd_idx];
789 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
790 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
791 if (--nbd)
792 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
793 }
794
795 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700796 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200797 dev_kfree_skb(skb);
798 tx_buf->first_bd = 0;
799 tx_buf->skb = NULL;
800
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700801 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200802}
803
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700804static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700806 s16 used;
807 u16 prod;
808 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700810 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200811 prod = fp->tx_bd_prod;
812 cons = fp->tx_bd_cons;
813
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700814 /* NUM_TX_RINGS = number of "next-page" entries
815 It will be used as a threshold */
816 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200817
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700819 WARN_ON(used < 0);
820 WARN_ON(used > fp->bp->tx_ring_size);
821 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700822#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700824 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200825}
826
827static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
828{
829 struct bnx2x *bp = fp->bp;
830 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
831 int done = 0;
832
833#ifdef BNX2X_STOP_ON_ERROR
834 if (unlikely(bp->panic))
835 return;
836#endif
837
838 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
839 sw_cons = fp->tx_pkt_cons;
840
841 while (sw_cons != hw_cons) {
842 u16 pkt_cons;
843
844 pkt_cons = TX_BD(sw_cons);
845
846 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
847
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700848 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200849 hw_cons, sw_cons, pkt_cons);
850
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700851/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852 rmb();
853 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
854 }
855*/
856 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
857 sw_cons++;
858 done++;
859
860 if (done == work)
861 break;
862 }
863
864 fp->tx_pkt_cons = sw_cons;
865 fp->tx_bd_cons = bd_cons;
866
867 /* Need to make the tx_cons update visible to start_xmit()
868 * before checking for netif_queue_stopped(). Without the
869 * memory barrier, there is a small possibility that start_xmit()
870 * will miss it and cause the queue to be stopped forever.
871 */
872 smp_mb();
873
874 /* TBD need a thresh? */
875 if (unlikely(netif_queue_stopped(bp->dev))) {
876
877 netif_tx_lock(bp->dev);
878
879 if (netif_queue_stopped(bp->dev) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700880 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
882 netif_wake_queue(bp->dev);
883
884 netif_tx_unlock(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200885 }
886}
887
888static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
889 union eth_rx_cqe *rr_cqe)
890{
891 struct bnx2x *bp = fp->bp;
892 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
893 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
894
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700895 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700897 FP_IDX(fp), cid, command, bp->state,
898 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200899
900 bp->spq_left++;
901
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700902 if (FP_IDX(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200903 switch (command | fp->state) {
904 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
905 BNX2X_FP_STATE_OPENING):
906 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
907 cid);
908 fp->state = BNX2X_FP_STATE_OPEN;
909 break;
910
911 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
912 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
913 cid);
914 fp->state = BNX2X_FP_STATE_HALTED;
915 break;
916
917 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700918 BNX2X_ERR("unexpected MC reply (%d) "
919 "fp->state is %x\n", command, fp->state);
920 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200921 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700922 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200923 return;
924 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800925
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 switch (command | bp->state) {
927 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
928 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
929 bp->state = BNX2X_STATE_OPEN;
930 break;
931
932 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
933 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
934 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
935 fp->state = BNX2X_FP_STATE_HALTED;
936 break;
937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700939 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800940 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200941 break;
942
943 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700944 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200945 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700946 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200947 break;
948
Eliezer Tamir49d66772008-02-28 11:53:13 -0800949 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700950 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -0800951 break;
952
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700954 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200955 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700956 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700958 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200959}
960
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700961static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
962 struct bnx2x_fastpath *fp, u16 index)
963{
964 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
965 struct page *page = sw_buf->page;
966 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
967
968 /* Skip "next page" elements */
969 if (!page)
970 return;
971
972 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
973 BCM_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
974 __free_pages(page, PAGES_PER_SGE_SHIFT);
975
976 sw_buf->page = NULL;
977 sge->addr_hi = 0;
978 sge->addr_lo = 0;
979}
980
981static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
982 struct bnx2x_fastpath *fp, int last)
983{
984 int i;
985
986 for (i = 0; i < last; i++)
987 bnx2x_free_rx_sge(bp, fp, i);
988}
989
990static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
991 struct bnx2x_fastpath *fp, u16 index)
992{
993 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
994 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
995 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
996 dma_addr_t mapping;
997
998 if (unlikely(page == NULL))
999 return -ENOMEM;
1000
1001 mapping = pci_map_page(bp->pdev, page, 0, BCM_PAGE_SIZE*PAGES_PER_SGE,
1002 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001003 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001004 __free_pages(page, PAGES_PER_SGE_SHIFT);
1005 return -ENOMEM;
1006 }
1007
1008 sw_buf->page = page;
1009 pci_unmap_addr_set(sw_buf, mapping, mapping);
1010
1011 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1012 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1013
1014 return 0;
1015}
1016
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001017static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1018 struct bnx2x_fastpath *fp, u16 index)
1019{
1020 struct sk_buff *skb;
1021 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1022 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1023 dma_addr_t mapping;
1024
1025 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1026 if (unlikely(skb == NULL))
1027 return -ENOMEM;
1028
1029 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
1030 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001031 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001032 dev_kfree_skb(skb);
1033 return -ENOMEM;
1034 }
1035
1036 rx_buf->skb = skb;
1037 pci_unmap_addr_set(rx_buf, mapping, mapping);
1038
1039 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1040 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1041
1042 return 0;
1043}
1044
1045/* note that we are not allocating a new skb,
1046 * we are just moving one from cons to prod
1047 * we are not creating a new mapping,
1048 * so there is no need to check for dma_mapping_error().
1049 */
1050static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1051 struct sk_buff *skb, u16 cons, u16 prod)
1052{
1053 struct bnx2x *bp = fp->bp;
1054 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1055 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1056 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1057 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1058
1059 pci_dma_sync_single_for_device(bp->pdev,
1060 pci_unmap_addr(cons_rx_buf, mapping),
1061 bp->rx_offset + RX_COPY_THRESH,
1062 PCI_DMA_FROMDEVICE);
1063
1064 prod_rx_buf->skb = cons_rx_buf->skb;
1065 pci_unmap_addr_set(prod_rx_buf, mapping,
1066 pci_unmap_addr(cons_rx_buf, mapping));
1067 *prod_bd = *cons_bd;
1068}
1069
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001070static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1071 u16 idx)
1072{
1073 u16 last_max = fp->last_max_sge;
1074
1075 if (SUB_S16(idx, last_max) > 0)
1076 fp->last_max_sge = idx;
1077}
1078
1079static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1080{
1081 int i, j;
1082
1083 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1084 int idx = RX_SGE_CNT * i - 1;
1085
1086 for (j = 0; j < 2; j++) {
1087 SGE_MASK_CLEAR_BIT(fp, idx);
1088 idx--;
1089 }
1090 }
1091}
1092
1093static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1094 struct eth_fast_path_rx_cqe *fp_cqe)
1095{
1096 struct bnx2x *bp = fp->bp;
1097 u16 sge_len = BCM_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
1098 le16_to_cpu(fp_cqe->len_on_bd)) >>
1099 BCM_PAGE_SHIFT;
1100 u16 last_max, last_elem, first_elem;
1101 u16 delta = 0;
1102 u16 i;
1103
1104 if (!sge_len)
1105 return;
1106
1107 /* First mark all used pages */
1108 for (i = 0; i < sge_len; i++)
1109 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1110
1111 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1112 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1113
1114 /* Here we assume that the last SGE index is the biggest */
1115 prefetch((void *)(fp->sge_mask));
1116 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1117
1118 last_max = RX_SGE(fp->last_max_sge);
1119 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1120 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1121
1122 /* If ring is not full */
1123 if (last_elem + 1 != first_elem)
1124 last_elem++;
1125
1126 /* Now update the prod */
1127 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1128 if (likely(fp->sge_mask[i]))
1129 break;
1130
1131 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1132 delta += RX_SGE_MASK_ELEM_SZ;
1133 }
1134
1135 if (delta > 0) {
1136 fp->rx_sge_prod += delta;
1137 /* clear page-end entries */
1138 bnx2x_clear_sge_mask_next_elems(fp);
1139 }
1140
1141 DP(NETIF_MSG_RX_STATUS,
1142 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1143 fp->last_max_sge, fp->rx_sge_prod);
1144}
1145
1146static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1147{
1148 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1149 memset(fp->sge_mask, 0xff,
1150 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1151
1152 /* Clear the two last indeces in the page to 1:
1153 these are the indeces that correspond to the "next" element,
1154 hence will never be indicated and should be removed from
1155 the calculations. */
1156 bnx2x_clear_sge_mask_next_elems(fp);
1157}
1158
1159static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1160 struct sk_buff *skb, u16 cons, u16 prod)
1161{
1162 struct bnx2x *bp = fp->bp;
1163 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1164 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1165 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1166 dma_addr_t mapping;
1167
1168 /* move empty skb from pool to prod and map it */
1169 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1170 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
1171 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
1172 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1173
1174 /* move partial skb from cons to pool (don't unmap yet) */
1175 fp->tpa_pool[queue] = *cons_rx_buf;
1176
1177 /* mark bin state as start - print error if current state != stop */
1178 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1179 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1180
1181 fp->tpa_state[queue] = BNX2X_TPA_START;
1182
1183 /* point prod_bd to new skb */
1184 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1185 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1186
1187#ifdef BNX2X_STOP_ON_ERROR
1188 fp->tpa_queue_used |= (1 << queue);
1189#ifdef __powerpc64__
1190 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1191#else
1192 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1193#endif
1194 fp->tpa_queue_used);
1195#endif
1196}
1197
1198static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1199 struct sk_buff *skb,
1200 struct eth_fast_path_rx_cqe *fp_cqe,
1201 u16 cqe_idx)
1202{
1203 struct sw_rx_page *rx_pg, old_rx_pg;
1204 struct page *sge;
1205 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1206 u32 i, frag_len, frag_size, pages;
1207 int err;
1208 int j;
1209
1210 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
1211 pages = BCM_PAGE_ALIGN(frag_size) >> BCM_PAGE_SHIFT;
1212
1213 /* This is needed in order to enable forwarding support */
1214 if (frag_size)
1215 skb_shinfo(skb)->gso_size = min((u32)BCM_PAGE_SIZE,
1216 max(frag_size, (u32)len_on_bd));
1217
1218#ifdef BNX2X_STOP_ON_ERROR
1219 if (pages > 8*PAGES_PER_SGE) {
1220 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1221 pages, cqe_idx);
1222 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1223 fp_cqe->pkt_len, len_on_bd);
1224 bnx2x_panic();
1225 return -EINVAL;
1226 }
1227#endif
1228
1229 /* Run through the SGL and compose the fragmented skb */
1230 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1231 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1232
1233 /* FW gives the indices of the SGE as if the ring is an array
1234 (meaning that "next" element will consume 2 indices) */
1235 frag_len = min(frag_size, (u32)(BCM_PAGE_SIZE*PAGES_PER_SGE));
1236 rx_pg = &fp->rx_page_ring[sge_idx];
1237 sge = rx_pg->page;
1238 old_rx_pg = *rx_pg;
1239
1240 /* If we fail to allocate a substitute page, we simply stop
1241 where we are and drop the whole packet */
1242 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1243 if (unlikely(err)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001244 bp->eth_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001245 return err;
1246 }
1247
1248 /* Unmap the page as we r going to pass it to the stack */
1249 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
1250 BCM_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
1251
1252 /* Add one frag and update the appropriate fields in the skb */
1253 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1254
1255 skb->data_len += frag_len;
1256 skb->truesize += frag_len;
1257 skb->len += frag_len;
1258
1259 frag_size -= frag_len;
1260 }
1261
1262 return 0;
1263}
1264
1265static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1266 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1267 u16 cqe_idx)
1268{
1269 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1270 struct sk_buff *skb = rx_buf->skb;
1271 /* alloc new skb */
1272 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1273
1274 /* Unmap skb in the pool anyway, as we are going to change
1275 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1276 fails. */
1277 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
1278 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
1279
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001280 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001281 /* fix ip xsum and give it to the stack */
1282 /* (no need to map the new skb) */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001283
1284 prefetch(skb);
1285 prefetch(((char *)(skb)) + 128);
1286
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001287#ifdef BNX2X_STOP_ON_ERROR
1288 if (pad + len > bp->rx_buf_size) {
1289 BNX2X_ERR("skb_put is about to fail... "
1290 "pad %d len %d rx_buf_size %d\n",
1291 pad, len, bp->rx_buf_size);
1292 bnx2x_panic();
1293 return;
1294 }
1295#endif
1296
1297 skb_reserve(skb, pad);
1298 skb_put(skb, len);
1299
1300 skb->protocol = eth_type_trans(skb, bp->dev);
1301 skb->ip_summed = CHECKSUM_UNNECESSARY;
1302
1303 {
1304 struct iphdr *iph;
1305
1306 iph = (struct iphdr *)skb->data;
1307 iph->check = 0;
1308 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1309 }
1310
1311 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1312 &cqe->fast_path_cqe, cqe_idx)) {
1313#ifdef BCM_VLAN
1314 if ((bp->vlgrp != NULL) &&
1315 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1316 PARSING_FLAGS_VLAN))
1317 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1318 le16_to_cpu(cqe->fast_path_cqe.
1319 vlan_tag));
1320 else
1321#endif
1322 netif_receive_skb(skb);
1323 } else {
1324 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1325 " - dropping packet!\n");
1326 dev_kfree_skb(skb);
1327 }
1328
1329 bp->dev->last_rx = jiffies;
1330
1331 /* put new skb in bin */
1332 fp->tpa_pool[queue].skb = new_skb;
1333
1334 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001335 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001336 DP(NETIF_MSG_RX_STATUS,
1337 "Failed to allocate new skb - dropping packet!\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001338 bp->eth_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001339 }
1340
1341 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1342}
1343
1344static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1345 struct bnx2x_fastpath *fp,
1346 u16 bd_prod, u16 rx_comp_prod,
1347 u16 rx_sge_prod)
1348{
1349 struct tstorm_eth_rx_producers rx_prods = {0};
1350 int i;
1351
1352 /* Update producers */
1353 rx_prods.bd_prod = bd_prod;
1354 rx_prods.cqe_prod = rx_comp_prod;
1355 rx_prods.sge_prod = rx_sge_prod;
1356
1357 for (i = 0; i < sizeof(struct tstorm_eth_rx_producers)/4; i++)
1358 REG_WR(bp, BAR_TSTRORM_INTMEM +
1359 TSTORM_RX_PRODS_OFFSET(BP_PORT(bp), FP_CL_ID(fp)) + i*4,
1360 ((u32 *)&rx_prods)[i]);
1361
1362 DP(NETIF_MSG_RX_STATUS,
1363 "Wrote: bd_prod %u cqe_prod %u sge_prod %u\n",
1364 bd_prod, rx_comp_prod, rx_sge_prod);
1365}
1366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001367static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1368{
1369 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001370 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001371 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1372 int rx_pkt = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001373 u16 queue;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001374
1375#ifdef BNX2X_STOP_ON_ERROR
1376 if (unlikely(bp->panic))
1377 return 0;
1378#endif
1379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001380 /* CQ "next element" is of the size of the regular element,
1381 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001382 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1383 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1384 hw_comp_cons++;
1385
1386 bd_cons = fp->rx_bd_cons;
1387 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001388 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001389 sw_comp_cons = fp->rx_comp_cons;
1390 sw_comp_prod = fp->rx_comp_prod;
1391
1392 /* Memory barrier necessary as speculative reads of the rx
1393 * buffer can be ahead of the index in the status block
1394 */
1395 rmb();
1396
1397 DP(NETIF_MSG_RX_STATUS,
1398 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001399 FP_IDX(fp), hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001400
1401 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001402 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001403 struct sk_buff *skb;
1404 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001405 u8 cqe_fp_flags;
1406 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001407
1408 comp_ring_cons = RCQ_BD(sw_comp_cons);
1409 bd_prod = RX_BD(bd_prod);
1410 bd_cons = RX_BD(bd_cons);
1411
1412 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001413 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001414
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001415 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001416 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1417 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001418 cqe->fast_path_cqe.rss_hash_result,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001419 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1420 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001421
1422 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001423 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001424 bnx2x_sp_event(fp, cqe);
1425 goto next_cqe;
1426
1427 /* this is an rx packet */
1428 } else {
1429 rx_buf = &fp->rx_buf_ring[bd_cons];
1430 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001431 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1432 pad = cqe->fast_path_cqe.placement_offset;
1433
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001434 /* If CQE is marked both TPA_START and TPA_END
1435 it is a non-TPA CQE */
1436 if ((!fp->disable_tpa) &&
1437 (TPA_TYPE(cqe_fp_flags) !=
1438 (TPA_TYPE_START | TPA_TYPE_END))) {
1439 queue = cqe->fast_path_cqe.queue_index;
1440
1441 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1442 DP(NETIF_MSG_RX_STATUS,
1443 "calling tpa_start on queue %d\n",
1444 queue);
1445
1446 bnx2x_tpa_start(fp, queue, skb,
1447 bd_cons, bd_prod);
1448 goto next_rx;
1449 }
1450
1451 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1452 DP(NETIF_MSG_RX_STATUS,
1453 "calling tpa_stop on queue %d\n",
1454 queue);
1455
1456 if (!BNX2X_RX_SUM_FIX(cqe))
1457 BNX2X_ERR("STOP on none TCP "
1458 "data\n");
1459
1460 /* This is a size of the linear data
1461 on this skb */
1462 len = le16_to_cpu(cqe->fast_path_cqe.
1463 len_on_bd);
1464 bnx2x_tpa_stop(bp, fp, queue, pad,
1465 len, cqe, comp_ring_cons);
1466#ifdef BNX2X_STOP_ON_ERROR
1467 if (bp->panic)
1468 return -EINVAL;
1469#endif
1470
1471 bnx2x_update_sge_prod(fp,
1472 &cqe->fast_path_cqe);
1473 goto next_cqe;
1474 }
1475 }
1476
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477 pci_dma_sync_single_for_device(bp->pdev,
1478 pci_unmap_addr(rx_buf, mapping),
1479 pad + RX_COPY_THRESH,
1480 PCI_DMA_FROMDEVICE);
1481 prefetch(skb);
1482 prefetch(((char *)(skb)) + 128);
1483
1484 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001485 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001486 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001487 "ERROR flags %x rx packet %u\n",
1488 cqe_fp_flags, sw_comp_cons);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001489 bp->eth_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001490 goto reuse_rx;
1491 }
1492
1493 /* Since we don't have a jumbo ring
1494 * copy small packets if mtu > 1500
1495 */
1496 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1497 (len <= RX_COPY_THRESH)) {
1498 struct sk_buff *new_skb;
1499
1500 new_skb = netdev_alloc_skb(bp->dev,
1501 len + pad);
1502 if (new_skb == NULL) {
1503 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001504 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001505 "because of alloc failure\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001506 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 goto reuse_rx;
1508 }
1509
1510 /* aligned copy */
1511 skb_copy_from_linear_data_offset(skb, pad,
1512 new_skb->data + pad, len);
1513 skb_reserve(new_skb, pad);
1514 skb_put(new_skb, len);
1515
1516 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1517
1518 skb = new_skb;
1519
1520 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1521 pci_unmap_single(bp->pdev,
1522 pci_unmap_addr(rx_buf, mapping),
1523 bp->rx_buf_use_size,
1524 PCI_DMA_FROMDEVICE);
1525 skb_reserve(skb, pad);
1526 skb_put(skb, len);
1527
1528 } else {
1529 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001530 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001531 "of alloc failure\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001532 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001533reuse_rx:
1534 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1535 goto next_rx;
1536 }
1537
1538 skb->protocol = eth_type_trans(skb, bp->dev);
1539
1540 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001541 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001542 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1543 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001544 else
1545 bp->eth_stats.hw_csum_err++;
1546 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547 }
1548
1549#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001550 if ((bp->vlgrp != NULL) &&
1551 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1552 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001553 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1554 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1555 else
1556#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001557 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001558
1559 bp->dev->last_rx = jiffies;
1560
1561next_rx:
1562 rx_buf->skb = NULL;
1563
1564 bd_cons = NEXT_RX_IDX(bd_cons);
1565 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001566 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1567 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001568next_cqe:
1569 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1570 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001571
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001572 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001573 break;
1574 } /* while */
1575
1576 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001577 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578 fp->rx_comp_cons = sw_comp_cons;
1579 fp->rx_comp_prod = sw_comp_prod;
1580
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001581 /* Update producers */
1582 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1583 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584 mmiowb(); /* keep prod updates ordered */
1585
1586 fp->rx_pkt += rx_pkt;
1587 fp->rx_calls++;
1588
1589 return rx_pkt;
1590}
1591
1592static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1593{
1594 struct bnx2x_fastpath *fp = fp_cookie;
1595 struct bnx2x *bp = fp->bp;
1596 struct net_device *dev = bp->dev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001597 int index = FP_IDX(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001598
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001599 /* Return here if interrupt is disabled */
1600 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1601 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1602 return IRQ_HANDLED;
1603 }
1604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001605 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
1606 index, FP_SB_ID(fp));
1607 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001608
1609#ifdef BNX2X_STOP_ON_ERROR
1610 if (unlikely(bp->panic))
1611 return IRQ_HANDLED;
1612#endif
1613
1614 prefetch(fp->rx_cons_sb);
1615 prefetch(fp->tx_cons_sb);
1616 prefetch(&fp->status_blk->c_status_block.status_block_index);
1617 prefetch(&fp->status_blk->u_status_block.status_block_index);
1618
1619 netif_rx_schedule(dev, &bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001621 return IRQ_HANDLED;
1622}
1623
1624static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1625{
1626 struct net_device *dev = dev_instance;
1627 struct bnx2x *bp = netdev_priv(dev);
1628 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001631 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001632 if (unlikely(status == 0)) {
1633 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1634 return IRQ_NONE;
1635 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001636 DP(NETIF_MSG_INTR, "got an interrupt status %u\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001637
1638#ifdef BNX2X_STOP_ON_ERROR
1639 if (unlikely(bp->panic))
1640 return IRQ_HANDLED;
1641#endif
1642
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001643 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001644 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1645 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1646 return IRQ_HANDLED;
1647 }
1648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001649 mask = 0x2 << bp->fp[0].sb_id;
1650 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001651 struct bnx2x_fastpath *fp = &bp->fp[0];
1652
1653 prefetch(fp->rx_cons_sb);
1654 prefetch(fp->tx_cons_sb);
1655 prefetch(&fp->status_blk->c_status_block.status_block_index);
1656 prefetch(&fp->status_blk->u_status_block.status_block_index);
1657
1658 netif_rx_schedule(dev, &bnx2x_fp(bp, 0, napi));
1659
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001660 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001661 }
1662
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001664 if (unlikely(status & 0x1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001665 schedule_work(&bp->sp_task);
1666
1667 status &= ~0x1;
1668 if (!status)
1669 return IRQ_HANDLED;
1670 }
1671
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001672 if (status)
1673 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1674 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
1676 return IRQ_HANDLED;
1677}
1678
1679/* end of fast path */
1680
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001681static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001682
1683/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684
1685/*
1686 * General service functions
1687 */
1688
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001689static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001690{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001691 u32 lock_status;
1692 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001693 int func = BP_FUNC(bp);
1694 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001695 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001696
1697 /* Validating that the resource is within range */
1698 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1699 DP(NETIF_MSG_HW,
1700 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1701 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1702 return -EINVAL;
1703 }
1704
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001705 if (func <= 5) {
1706 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1707 } else {
1708 hw_lock_control_reg =
1709 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1710 }
1711
Eliezer Tamirf1410642008-02-28 11:51:50 -08001712 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001713 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001714 if (lock_status & resource_bit) {
1715 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1716 lock_status, resource_bit);
1717 return -EEXIST;
1718 }
1719
1720 /* Try for 1 second every 5ms */
1721 for (cnt = 0; cnt < 200; cnt++) {
1722 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001723 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1724 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001725 if (lock_status & resource_bit)
1726 return 0;
1727
1728 msleep(5);
1729 }
1730 DP(NETIF_MSG_HW, "Timeout\n");
1731 return -EAGAIN;
1732}
1733
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001734static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001735{
1736 u32 lock_status;
1737 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001738 int func = BP_FUNC(bp);
1739 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001740
1741 /* Validating that the resource is within range */
1742 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1743 DP(NETIF_MSG_HW,
1744 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1745 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1746 return -EINVAL;
1747 }
1748
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001749 if (func <= 5) {
1750 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1751 } else {
1752 hw_lock_control_reg =
1753 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1754 }
1755
Eliezer Tamirf1410642008-02-28 11:51:50 -08001756 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001757 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001758 if (!(lock_status & resource_bit)) {
1759 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1760 lock_status, resource_bit);
1761 return -EFAULT;
1762 }
1763
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001764 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001765 return 0;
1766}
1767
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001768/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001769static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001770{
1771 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1772
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001773 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001774
1775 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1776 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001777 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001778}
1779
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001780static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001781{
1782 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1783
1784 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1785 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001786 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001787
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001788 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001789}
1790
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001791int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001792{
1793 /* The GPIO should be swapped if swap register is set and active */
1794 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001795 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796 int gpio_shift = gpio_num +
1797 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1798 u32 gpio_mask = (1 << gpio_shift);
1799 u32 gpio_reg;
1800
1801 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1802 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1803 return -EINVAL;
1804 }
1805
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001806 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001807 /* read GPIO and mask except the float bits */
1808 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1809
1810 switch (mode) {
1811 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1812 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1813 gpio_num, gpio_shift);
1814 /* clear FLOAT and set CLR */
1815 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1816 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1817 break;
1818
1819 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1820 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1821 gpio_num, gpio_shift);
1822 /* clear FLOAT and set SET */
1823 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1824 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1825 break;
1826
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001827 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001828 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1829 gpio_num, gpio_shift);
1830 /* set FLOAT */
1831 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1832 break;
1833
1834 default:
1835 break;
1836 }
1837
1838 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001839 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001840
1841 return 0;
1842}
1843
1844static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1845{
1846 u32 spio_mask = (1 << spio_num);
1847 u32 spio_reg;
1848
1849 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1850 (spio_num > MISC_REGISTERS_SPIO_7)) {
1851 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1852 return -EINVAL;
1853 }
1854
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001855 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001856 /* read SPIO and mask except the float bits */
1857 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1858
1859 switch (mode) {
1860 case MISC_REGISTERS_SPIO_OUTPUT_LOW :
1861 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1862 /* clear FLOAT and set CLR */
1863 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1864 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1865 break;
1866
1867 case MISC_REGISTERS_SPIO_OUTPUT_HIGH :
1868 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1869 /* clear FLOAT and set SET */
1870 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1871 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1872 break;
1873
1874 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1875 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1876 /* set FLOAT */
1877 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1878 break;
1879
1880 default:
1881 break;
1882 }
1883
1884 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001885 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001886
1887 return 0;
1888}
1889
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001890static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001891{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001892 switch (bp->link_vars.ieee_fc) {
1893 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001894 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001895 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001896 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001897 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001898 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001899 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001901 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001902 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001904 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001905 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001906 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907 break;
1908 }
1909}
1910
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001911static void bnx2x_link_report(struct bnx2x *bp)
1912{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001913 if (bp->link_vars.link_up) {
1914 if (bp->state == BNX2X_STATE_OPEN)
1915 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001916 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
1917
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001918 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001919
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001920 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001921 printk("full duplex");
1922 else
1923 printk("half duplex");
1924
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001925 if (bp->link_vars.flow_ctrl != FLOW_CTRL_NONE) {
1926 if (bp->link_vars.flow_ctrl & FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001927 printk(", receive ");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001928 if (bp->link_vars.flow_ctrl & FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001929 printk("& transmit ");
1930 } else {
1931 printk(", transmit ");
1932 }
1933 printk("flow control ON");
1934 }
1935 printk("\n");
1936
1937 } else { /* link_down */
1938 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001939 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001940 }
1941}
1942
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001943static u8 bnx2x_initial_phy_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001944{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001945 if (!BP_NOMCP(bp)) {
1946 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001947
Eilon Greenstein19680c42008-08-13 15:47:33 -07001948 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001949 /* It is recommended to turn off RX FC for jumbo frames
1950 for better performance */
1951 if (IS_E1HMF(bp))
1952 bp->link_params.req_fc_auto_adv = FLOW_CTRL_BOTH;
1953 else if (bp->dev->mtu > 5000)
1954 bp->link_params.req_fc_auto_adv = FLOW_CTRL_TX;
1955 else
1956 bp->link_params.req_fc_auto_adv = FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001957
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001958 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001959 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001960 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961
Eilon Greenstein19680c42008-08-13 15:47:33 -07001962 if (bp->link_vars.link_up)
1963 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001964
Eilon Greenstein19680c42008-08-13 15:47:33 -07001965 bnx2x_calc_fc_adv(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001966
Eilon Greenstein19680c42008-08-13 15:47:33 -07001967 return rc;
1968 }
1969 BNX2X_ERR("Bootcode is missing -not initializing link\n");
1970 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001971}
1972
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001973static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001974{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001975 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001976 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001977 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001978 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001979
Eilon Greenstein19680c42008-08-13 15:47:33 -07001980 bnx2x_calc_fc_adv(bp);
1981 } else
1982 BNX2X_ERR("Bootcode is missing -not setting link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001983}
1984
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001985static void bnx2x__link_reset(struct bnx2x *bp)
1986{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001987 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001988 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001989 bnx2x_link_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001990 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001991 } else
1992 BNX2X_ERR("Bootcode is missing -not resetting link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001993}
1994
1995static u8 bnx2x_link_test(struct bnx2x *bp)
1996{
1997 u8 rc;
1998
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001999 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002000 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002001 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002002
2003 return rc;
2004}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002005
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002006/* Calculates the sum of vn_min_rates.
2007 It's needed for further normalizing of the min_rates.
2008
2009 Returns:
2010 sum of vn_min_rates
2011 or
2012 0 - if all the min_rates are 0.
2013 In the later case fainess algorithm should be deactivated.
2014 If not all min_rates are zero then those that are zeroes will
2015 be set to 1.
2016 */
2017static u32 bnx2x_calc_vn_wsum(struct bnx2x *bp)
2018{
2019 int i, port = BP_PORT(bp);
2020 u32 wsum = 0;
2021 int all_zero = 1;
2022
2023 for (i = 0; i < E1HVN_MAX; i++) {
2024 u32 vn_cfg =
2025 SHMEM_RD(bp, mf_cfg.func_mf_config[2*i + port].config);
2026 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2027 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2028 if (!(vn_cfg & FUNC_MF_CFG_FUNC_HIDE)) {
2029 /* If min rate is zero - set it to 1 */
2030 if (!vn_min_rate)
2031 vn_min_rate = DEF_MIN_RATE;
2032 else
2033 all_zero = 0;
2034
2035 wsum += vn_min_rate;
2036 }
2037 }
2038
2039 /* ... only if all min rates are zeros - disable FAIRNESS */
2040 if (all_zero)
2041 return 0;
2042
2043 return wsum;
2044}
2045
2046static void bnx2x_init_port_minmax(struct bnx2x *bp,
2047 int en_fness,
2048 u16 port_rate,
2049 struct cmng_struct_per_port *m_cmng_port)
2050{
2051 u32 r_param = port_rate / 8;
2052 int port = BP_PORT(bp);
2053 int i;
2054
2055 memset(m_cmng_port, 0, sizeof(struct cmng_struct_per_port));
2056
2057 /* Enable minmax only if we are in e1hmf mode */
2058 if (IS_E1HMF(bp)) {
2059 u32 fair_periodic_timeout_usec;
2060 u32 t_fair;
2061
2062 /* Enable rate shaping and fairness */
2063 m_cmng_port->flags.cmng_vn_enable = 1;
2064 m_cmng_port->flags.fairness_enable = en_fness ? 1 : 0;
2065 m_cmng_port->flags.rate_shaping_enable = 1;
2066
2067 if (!en_fness)
2068 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2069 " fairness will be disabled\n");
2070
2071 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2072 m_cmng_port->rs_vars.rs_periodic_timeout =
2073 RS_PERIODIC_TIMEOUT_USEC / 4;
2074
2075 /* this is the threshold below which no timer arming will occur
2076 1.25 coefficient is for the threshold to be a little bigger
2077 than the real time, to compensate for timer in-accuracy */
2078 m_cmng_port->rs_vars.rs_threshold =
2079 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2080
2081 /* resolution of fairness timer */
2082 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2083 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2084 t_fair = T_FAIR_COEF / port_rate;
2085
2086 /* this is the threshold below which we won't arm
2087 the timer anymore */
2088 m_cmng_port->fair_vars.fair_threshold = QM_ARB_BYTES;
2089
2090 /* we multiply by 1e3/8 to get bytes/msec.
2091 We don't want the credits to pass a credit
2092 of the T_FAIR*FAIR_MEM (algorithm resolution) */
2093 m_cmng_port->fair_vars.upper_bound =
2094 r_param * t_fair * FAIR_MEM;
2095 /* since each tick is 4 usec */
2096 m_cmng_port->fair_vars.fairness_timeout =
2097 fair_periodic_timeout_usec / 4;
2098
2099 } else {
2100 /* Disable rate shaping and fairness */
2101 m_cmng_port->flags.cmng_vn_enable = 0;
2102 m_cmng_port->flags.fairness_enable = 0;
2103 m_cmng_port->flags.rate_shaping_enable = 0;
2104
2105 DP(NETIF_MSG_IFUP,
2106 "Single function mode minmax will be disabled\n");
2107 }
2108
2109 /* Store it to internal memory */
2110 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2111 REG_WR(bp, BAR_XSTRORM_INTMEM +
2112 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
2113 ((u32 *)(m_cmng_port))[i]);
2114}
2115
2116static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func,
2117 u32 wsum, u16 port_rate,
2118 struct cmng_struct_per_port *m_cmng_port)
2119{
2120 struct rate_shaping_vars_per_vn m_rs_vn;
2121 struct fairness_vars_per_vn m_fair_vn;
2122 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2123 u16 vn_min_rate, vn_max_rate;
2124 int i;
2125
2126 /* If function is hidden - set min and max to zeroes */
2127 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2128 vn_min_rate = 0;
2129 vn_max_rate = 0;
2130
2131 } else {
2132 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2133 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2134 /* If FAIRNESS is enabled (not all min rates are zeroes) and
2135 if current min rate is zero - set it to 1.
2136 This is a requirment of the algorithm. */
2137 if ((vn_min_rate == 0) && wsum)
2138 vn_min_rate = DEF_MIN_RATE;
2139 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2140 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2141 }
2142
2143 DP(NETIF_MSG_IFUP, "func %d: vn_min_rate=%d vn_max_rate=%d "
2144 "wsum=%d\n", func, vn_min_rate, vn_max_rate, wsum);
2145
2146 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2147 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2148
2149 /* global vn counter - maximal Mbps for this vn */
2150 m_rs_vn.vn_counter.rate = vn_max_rate;
2151
2152 /* quota - number of bytes transmitted in this period */
2153 m_rs_vn.vn_counter.quota =
2154 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2155
2156#ifdef BNX2X_PER_PROT_QOS
2157 /* per protocol counter */
2158 for (protocol = 0; protocol < NUM_OF_PROTOCOLS; protocol++) {
2159 /* maximal Mbps for this protocol */
2160 m_rs_vn.protocol_counters[protocol].rate =
2161 protocol_max_rate[protocol];
2162 /* the quota in each timer period -
2163 number of bytes transmitted in this period */
2164 m_rs_vn.protocol_counters[protocol].quota =
2165 (u32)(rs_periodic_timeout_usec *
2166 ((double)m_rs_vn.
2167 protocol_counters[protocol].rate/8));
2168 }
2169#endif
2170
2171 if (wsum) {
2172 /* credit for each period of the fairness algorithm:
2173 number of bytes in T_FAIR (the vn share the port rate).
2174 wsum should not be larger than 10000, thus
2175 T_FAIR_COEF / (8 * wsum) will always be grater than zero */
2176 m_fair_vn.vn_credit_delta =
2177 max((u64)(vn_min_rate * (T_FAIR_COEF / (8 * wsum))),
2178 (u64)(m_cmng_port->fair_vars.fair_threshold * 2));
2179 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2180 m_fair_vn.vn_credit_delta);
2181 }
2182
2183#ifdef BNX2X_PER_PROT_QOS
2184 do {
2185 u32 protocolWeightSum = 0;
2186
2187 for (protocol = 0; protocol < NUM_OF_PROTOCOLS; protocol++)
2188 protocolWeightSum +=
2189 drvInit.protocol_min_rate[protocol];
2190 /* per protocol counter -
2191 NOT NEEDED IF NO PER-PROTOCOL CONGESTION MANAGEMENT */
2192 if (protocolWeightSum > 0) {
2193 for (protocol = 0;
2194 protocol < NUM_OF_PROTOCOLS; protocol++)
2195 /* credit for each period of the
2196 fairness algorithm - number of bytes in
2197 T_FAIR (the protocol share the vn rate) */
2198 m_fair_vn.protocol_credit_delta[protocol] =
2199 (u32)((vn_min_rate / 8) * t_fair *
2200 protocol_min_rate / protocolWeightSum);
2201 }
2202 } while (0);
2203#endif
2204
2205 /* Store it to internal memory */
2206 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2207 REG_WR(bp, BAR_XSTRORM_INTMEM +
2208 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2209 ((u32 *)(&m_rs_vn))[i]);
2210
2211 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2212 REG_WR(bp, BAR_XSTRORM_INTMEM +
2213 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2214 ((u32 *)(&m_fair_vn))[i]);
2215}
2216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002217/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002218static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002219{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002220 int vn;
2221
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002222 /* Make sure that we are synced with the current statistics */
2223 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2224
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002225 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002226 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002227 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002228
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002229 if (bp->link_vars.link_up) {
2230
2231 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2232 struct host_port_stats *pstats;
2233
2234 pstats = bnx2x_sp(bp, port_stats);
2235 /* reset old bmac stats */
2236 memset(&(pstats->mac_stx[0]), 0,
2237 sizeof(struct mac_stx));
2238 }
2239 if ((bp->state == BNX2X_STATE_OPEN) ||
2240 (bp->state == BNX2X_STATE_DISABLED))
2241 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2242 }
2243
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002244 /* indicate link status */
2245 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002246
2247 if (IS_E1HMF(bp)) {
2248 int func;
2249
2250 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2251 if (vn == BP_E1HVN(bp))
2252 continue;
2253
2254 func = ((vn << 1) | BP_PORT(bp));
2255
2256 /* Set the attention towards other drivers
2257 on the same port */
2258 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2259 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2260 }
2261 }
2262
2263 if (CHIP_IS_E1H(bp) && (bp->link_vars.line_speed > 0)) {
2264 struct cmng_struct_per_port m_cmng_port;
2265 u32 wsum;
2266 int port = BP_PORT(bp);
2267
2268 /* Init RATE SHAPING and FAIRNESS contexts */
2269 wsum = bnx2x_calc_vn_wsum(bp);
2270 bnx2x_init_port_minmax(bp, (int)wsum,
2271 bp->link_vars.line_speed,
2272 &m_cmng_port);
2273 if (IS_E1HMF(bp))
2274 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2275 bnx2x_init_vn_minmax(bp, 2*vn + port,
2276 wsum, bp->link_vars.line_speed,
2277 &m_cmng_port);
2278 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002279}
2280
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002281static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002282{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002283 if (bp->state != BNX2X_STATE_OPEN)
2284 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002285
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002286 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2287
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002288 if (bp->link_vars.link_up)
2289 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2290 else
2291 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2292
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002293 /* indicate link status */
2294 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002295}
2296
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002297static void bnx2x_pmf_update(struct bnx2x *bp)
2298{
2299 int port = BP_PORT(bp);
2300 u32 val;
2301
2302 bp->port.pmf = 1;
2303 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2304
2305 /* enable nig attention */
2306 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2307 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2308 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002309
2310 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002311}
2312
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002313/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314
2315/* slow path */
2316
2317/*
2318 * General service functions
2319 */
2320
2321/* the slow path queue is odd since completions arrive on the fastpath ring */
2322static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2323 u32 data_hi, u32 data_lo, int common)
2324{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002325 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002327 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2328 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002329 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2330 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2331 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2332
2333#ifdef BNX2X_STOP_ON_ERROR
2334 if (unlikely(bp->panic))
2335 return -EIO;
2336#endif
2337
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002338 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002339
2340 if (!bp->spq_left) {
2341 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002342 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002343 bnx2x_panic();
2344 return -EBUSY;
2345 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002347 /* CID needs port number to be encoded int it */
2348 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2349 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2350 HW_CID(bp, cid)));
2351 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2352 if (common)
2353 bp->spq_prod_bd->hdr.type |=
2354 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2355
2356 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2357 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2358
2359 bp->spq_left--;
2360
2361 if (bp->spq_prod_bd == bp->spq_last_bd) {
2362 bp->spq_prod_bd = bp->spq;
2363 bp->spq_prod_idx = 0;
2364 DP(NETIF_MSG_TIMER, "end of spq\n");
2365
2366 } else {
2367 bp->spq_prod_bd++;
2368 bp->spq_prod_idx++;
2369 }
2370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002371 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002372 bp->spq_prod_idx);
2373
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002374 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002375 return 0;
2376}
2377
2378/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002379static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002380{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002381 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002382 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002383
2384 might_sleep();
2385 i = 100;
2386 for (j = 0; j < i*10; j++) {
2387 val = (1UL << 31);
2388 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2389 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2390 if (val & (1L << 31))
2391 break;
2392
2393 msleep(5);
2394 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002395 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002396 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002397 rc = -EBUSY;
2398 }
2399
2400 return rc;
2401}
2402
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002403/* release split MCP access lock register */
2404static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002405{
2406 u32 val = 0;
2407
2408 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2409}
2410
2411static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2412{
2413 struct host_def_status_block *def_sb = bp->def_status_blk;
2414 u16 rc = 0;
2415
2416 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2418 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2419 rc |= 1;
2420 }
2421 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2422 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2423 rc |= 2;
2424 }
2425 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2426 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2427 rc |= 4;
2428 }
2429 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2430 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2431 rc |= 8;
2432 }
2433 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2434 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2435 rc |= 16;
2436 }
2437 return rc;
2438}
2439
2440/*
2441 * slow path service functions
2442 */
2443
2444static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2445{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002446 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002447 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2448 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002449 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2450 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002451 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2452 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002453 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002455 if (bp->attn_state & asserted)
2456 BNX2X_ERR("IGU ERROR\n");
2457
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002458 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2459 aeu_mask = REG_RD(bp, aeu_addr);
2460
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002461 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002462 aeu_mask, asserted);
2463 aeu_mask &= ~(asserted & 0xff);
2464 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002465
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002466 REG_WR(bp, aeu_addr, aeu_mask);
2467 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002468
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002469 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002470 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002471 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002472
2473 if (asserted & ATTN_HARD_WIRED_MASK) {
2474 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002475
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002476 /* save nig interrupt mask */
2477 bp->nig_mask = REG_RD(bp, nig_int_mask_addr);
2478 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002479
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002480 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002481
2482 /* handle unicore attn? */
2483 }
2484 if (asserted & ATTN_SW_TIMER_4_FUNC)
2485 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2486
2487 if (asserted & GPIO_2_FUNC)
2488 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2489
2490 if (asserted & GPIO_3_FUNC)
2491 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2492
2493 if (asserted & GPIO_4_FUNC)
2494 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2495
2496 if (port == 0) {
2497 if (asserted & ATTN_GENERAL_ATTN_1) {
2498 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2499 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2500 }
2501 if (asserted & ATTN_GENERAL_ATTN_2) {
2502 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2503 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2504 }
2505 if (asserted & ATTN_GENERAL_ATTN_3) {
2506 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2507 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2508 }
2509 } else {
2510 if (asserted & ATTN_GENERAL_ATTN_4) {
2511 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2512 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2513 }
2514 if (asserted & ATTN_GENERAL_ATTN_5) {
2515 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2516 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2517 }
2518 if (asserted & ATTN_GENERAL_ATTN_6) {
2519 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2520 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2521 }
2522 }
2523
2524 } /* if hardwired */
2525
Eilon Greenstein5c862842008-08-13 15:51:48 -07002526 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2527 asserted, hc_addr);
2528 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002529
2530 /* now set back the mask */
2531 if (asserted & ATTN_NIG_FOR_FUNC)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002532 REG_WR(bp, nig_int_mask_addr, bp->nig_mask);
2533}
2534
2535static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2536{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002537 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002538 int reg_offset;
2539 u32 val;
2540
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002541 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2542 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002544 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002545
2546 val = REG_RD(bp, reg_offset);
2547 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2548 REG_WR(bp, reg_offset, val);
2549
2550 BNX2X_ERR("SPIO5 hw attention\n");
2551
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002552 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002553 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
2554 /* Fan failure attention */
2555
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002556 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002557 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002558 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2559 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002560 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002561 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002562 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002563 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002564 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002565 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002566 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2567 SHMEM_WR(bp,
2568 dev_info.port_hw_config[port].
2569 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002570 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002571 /* log the failure */
2572 printk(KERN_ERR PFX "Fan Failure on Network"
2573 " Controller %s has caused the driver to"
2574 " shutdown the card to prevent permanent"
2575 " damage. Please contact Dell Support for"
2576 " assistance\n", bp->dev->name);
2577 break;
2578
2579 default:
2580 break;
2581 }
2582 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002583
2584 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2585
2586 val = REG_RD(bp, reg_offset);
2587 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2588 REG_WR(bp, reg_offset, val);
2589
2590 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2591 (attn & HW_INTERRUT_ASSERT_SET_0));
2592 bnx2x_panic();
2593 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002594}
2595
2596static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2597{
2598 u32 val;
2599
2600 if (attn & BNX2X_DOORQ_ASSERT) {
2601
2602 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2603 BNX2X_ERR("DB hw attention 0x%x\n", val);
2604 /* DORQ discard attention */
2605 if (val & 0x2)
2606 BNX2X_ERR("FATAL error from DORQ\n");
2607 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002608
2609 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2610
2611 int port = BP_PORT(bp);
2612 int reg_offset;
2613
2614 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2615 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2616
2617 val = REG_RD(bp, reg_offset);
2618 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2619 REG_WR(bp, reg_offset, val);
2620
2621 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2622 (attn & HW_INTERRUT_ASSERT_SET_1));
2623 bnx2x_panic();
2624 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002625}
2626
2627static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2628{
2629 u32 val;
2630
2631 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2632
2633 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2634 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2635 /* CFC error attention */
2636 if (val & 0x2)
2637 BNX2X_ERR("FATAL error from CFC\n");
2638 }
2639
2640 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2641
2642 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2643 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2644 /* RQ_USDMDP_FIFO_OVERFLOW */
2645 if (val & 0x18000)
2646 BNX2X_ERR("FATAL error from PXP\n");
2647 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002648
2649 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2650
2651 int port = BP_PORT(bp);
2652 int reg_offset;
2653
2654 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2655 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2656
2657 val = REG_RD(bp, reg_offset);
2658 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2659 REG_WR(bp, reg_offset, val);
2660
2661 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2662 (attn & HW_INTERRUT_ASSERT_SET_2));
2663 bnx2x_panic();
2664 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002665}
2666
2667static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2668{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002669 u32 val;
2670
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002671 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2672
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002673 if (attn & BNX2X_PMF_LINK_ASSERT) {
2674 int func = BP_FUNC(bp);
2675
2676 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2677 bnx2x__link_status_update(bp);
2678 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2679 DRV_STATUS_PMF)
2680 bnx2x_pmf_update(bp);
2681
2682 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002683
2684 BNX2X_ERR("MC assert!\n");
2685 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2686 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2687 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2688 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2689 bnx2x_panic();
2690
2691 } else if (attn & BNX2X_MCP_ASSERT) {
2692
2693 BNX2X_ERR("MCP assert!\n");
2694 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002695 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002696
2697 } else
2698 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2699 }
2700
2701 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002702 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2703 if (attn & BNX2X_GRC_TIMEOUT) {
2704 val = CHIP_IS_E1H(bp) ?
2705 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2706 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2707 }
2708 if (attn & BNX2X_GRC_RSV) {
2709 val = CHIP_IS_E1H(bp) ?
2710 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2711 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2712 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002713 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002714 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002715}
2716
2717static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2718{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002719 struct attn_route attn;
2720 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002721 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002722 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002723 u32 reg_addr;
2724 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002725 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002726
2727 /* need to take HW lock because MCP or other port might also
2728 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002729 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002730
2731 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2732 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2733 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2734 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002735 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2736 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002737
2738 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2739 if (deasserted & (1 << index)) {
2740 group_mask = bp->attn_group[index];
2741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002742 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2743 index, group_mask.sig[0], group_mask.sig[1],
2744 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002745
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002746 bnx2x_attn_int_deasserted3(bp,
2747 attn.sig[3] & group_mask.sig[3]);
2748 bnx2x_attn_int_deasserted1(bp,
2749 attn.sig[1] & group_mask.sig[1]);
2750 bnx2x_attn_int_deasserted2(bp,
2751 attn.sig[2] & group_mask.sig[2]);
2752 bnx2x_attn_int_deasserted0(bp,
2753 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002754
2755 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 HW_PRTY_ASSERT_SET_0) ||
2757 (attn.sig[1] & group_mask.sig[1] &
2758 HW_PRTY_ASSERT_SET_1) ||
2759 (attn.sig[2] & group_mask.sig[2] &
2760 HW_PRTY_ASSERT_SET_2))
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002761 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762 }
2763 }
2764
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002765 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002766
Eilon Greenstein5c862842008-08-13 15:51:48 -07002767 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002768
2769 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002770 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2771 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002772 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002774 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002775 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002776
2777 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2778 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2779
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002780 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2781 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002782
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002783 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2784 aeu_mask, deasserted);
2785 aeu_mask |= (deasserted & 0xff);
2786 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2787
2788 REG_WR(bp, reg_addr, aeu_mask);
2789 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002790
2791 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2792 bp->attn_state &= ~deasserted;
2793 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2794}
2795
2796static void bnx2x_attn_int(struct bnx2x *bp)
2797{
2798 /* read local copy of bits */
2799 u32 attn_bits = bp->def_status_blk->atten_status_block.attn_bits;
2800 u32 attn_ack = bp->def_status_blk->atten_status_block.attn_bits_ack;
2801 u32 attn_state = bp->attn_state;
2802
2803 /* look for changed bits */
2804 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2805 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2806
2807 DP(NETIF_MSG_HW,
2808 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2809 attn_bits, attn_ack, asserted, deasserted);
2810
2811 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002812 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002813
2814 /* handle bits that were raised */
2815 if (asserted)
2816 bnx2x_attn_int_asserted(bp, asserted);
2817
2818 if (deasserted)
2819 bnx2x_attn_int_deasserted(bp, deasserted);
2820}
2821
2822static void bnx2x_sp_task(struct work_struct *work)
2823{
2824 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task);
2825 u16 status;
2826
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002827
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002828 /* Return here if interrupt is disabled */
2829 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002830 DP(BNX2X_MSG_SP, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002831 return;
2832 }
2833
2834 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002835/* if (status == 0) */
2836/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002837
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002838 DP(BNX2X_MSG_SP, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002840 /* HW attentions */
2841 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002842 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002844 /* CStorm events: query_stats, port delete ramrod */
2845 if (status & 0x2)
2846 bp->stats_pending = 0;
2847
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002848 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, bp->def_att_idx,
2849 IGU_INT_NOP, 1);
2850 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2851 IGU_INT_NOP, 1);
2852 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2853 IGU_INT_NOP, 1);
2854 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2855 IGU_INT_NOP, 1);
2856 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2857 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002858
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002859}
2860
2861static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2862{
2863 struct net_device *dev = dev_instance;
2864 struct bnx2x *bp = netdev_priv(dev);
2865
2866 /* Return here if interrupt is disabled */
2867 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002868 DP(BNX2X_MSG_SP, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869 return IRQ_HANDLED;
2870 }
2871
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002872 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002873
2874#ifdef BNX2X_STOP_ON_ERROR
2875 if (unlikely(bp->panic))
2876 return IRQ_HANDLED;
2877#endif
2878
2879 schedule_work(&bp->sp_task);
2880
2881 return IRQ_HANDLED;
2882}
2883
2884/* end of slow path */
2885
2886/* Statistics */
2887
2888/****************************************************************************
2889* Macros
2890****************************************************************************/
2891
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892/* sum[hi:lo] += add[hi:lo] */
2893#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2894 do { \
2895 s_lo += a_lo; \
2896 s_hi += a_hi + (s_lo < a_lo) ? 1 : 0; \
2897 } while (0)
2898
2899/* difference = minuend - subtrahend */
2900#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2901 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002902 if (m_lo < s_lo) { \
2903 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002904 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002905 if (d_hi > 0) { \
2906 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002907 d_hi--; \
2908 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002909 } else { \
2910 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911 d_hi = 0; \
2912 d_lo = 0; \
2913 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002914 } else { \
2915 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002916 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002917 d_hi = 0; \
2918 d_lo = 0; \
2919 } else { \
2920 /* m_hi >= s_hi */ \
2921 d_hi = m_hi - s_hi; \
2922 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002923 } \
2924 } \
2925 } while (0)
2926
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002927#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002928 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002929 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2930 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2931 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2932 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2933 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2934 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002935 } while (0)
2936
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002937#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002939 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
2940 diff.lo, new->s##_lo, old->s##_lo); \
2941 ADD_64(estats->t##_hi, diff.hi, \
2942 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002943 } while (0)
2944
2945/* sum[hi:lo] += add */
2946#define ADD_EXTEND_64(s_hi, s_lo, a) \
2947 do { \
2948 s_lo += a; \
2949 s_hi += (s_lo < a) ? 1 : 0; \
2950 } while (0)
2951
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002952#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002953 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002954 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
2955 pstats->mac_stx[1].s##_lo, \
2956 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002957 } while (0)
2958
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002959#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002960 do { \
2961 diff = le32_to_cpu(tclient->s) - old_tclient->s; \
2962 old_tclient->s = le32_to_cpu(tclient->s); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002963 ADD_EXTEND_64(fstats->t##_hi, fstats->t##_lo, diff); \
2964 } while (0)
2965
2966#define UPDATE_EXTEND_XSTAT(s, t) \
2967 do { \
2968 diff = le32_to_cpu(xclient->s) - old_xclient->s; \
2969 old_xclient->s = le32_to_cpu(xclient->s); \
2970 ADD_EXTEND_64(fstats->t##_hi, fstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002971 } while (0)
2972
2973/*
2974 * General service functions
2975 */
2976
2977static inline long bnx2x_hilo(u32 *hiref)
2978{
2979 u32 lo = *(hiref + 1);
2980#if (BITS_PER_LONG == 64)
2981 u32 hi = *hiref;
2982
2983 return HILO_U64(hi, lo);
2984#else
2985 return lo;
2986#endif
2987}
2988
2989/*
2990 * Init service functions
2991 */
2992
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002993static void bnx2x_storm_stats_post(struct bnx2x *bp)
2994{
2995 if (!bp->stats_pending) {
2996 struct eth_query_ramrod_data ramrod_data = {0};
2997 int rc;
2998
2999 ramrod_data.drv_counter = bp->stats_counter++;
3000 ramrod_data.collect_port_1b = bp->port.pmf ? 1 : 0;
3001 ramrod_data.ctr_id_vector = (1 << BP_CL_ID(bp));
3002
3003 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3004 ((u32 *)&ramrod_data)[1],
3005 ((u32 *)&ramrod_data)[0], 0);
3006 if (rc == 0) {
3007 /* stats ramrod has it's own slot on the spq */
3008 bp->spq_left++;
3009 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003010 }
3011 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003012}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003013
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003014static void bnx2x_stats_init(struct bnx2x *bp)
3015{
3016 int port = BP_PORT(bp);
3017
3018 bp->executer_idx = 0;
3019 bp->stats_counter = 0;
3020
3021 /* port stats */
3022 if (!BP_NOMCP(bp))
3023 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3024 else
3025 bp->port.port_stx = 0;
3026 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3027
3028 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3029 bp->port.old_nig_stats.brb_discard =
3030 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003031 bp->port.old_nig_stats.brb_truncate =
3032 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003033 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3034 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3035 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3036 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3037
3038 /* function stats */
3039 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
3040 memset(&bp->old_tclient, 0, sizeof(struct tstorm_per_client_stats));
3041 memset(&bp->old_xclient, 0, sizeof(struct xstorm_per_client_stats));
3042 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3043
3044 bp->stats_state = STATS_STATE_DISABLED;
3045 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3046 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3047}
3048
3049static void bnx2x_hw_stats_post(struct bnx2x *bp)
3050{
3051 struct dmae_command *dmae = &bp->stats_dmae;
3052 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3053
3054 *stats_comp = DMAE_COMP_VAL;
3055
3056 /* loader */
3057 if (bp->executer_idx) {
3058 int loader_idx = PMF_DMAE_C(bp);
3059
3060 memset(dmae, 0, sizeof(struct dmae_command));
3061
3062 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3063 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3064 DMAE_CMD_DST_RESET |
3065#ifdef __BIG_ENDIAN
3066 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3067#else
3068 DMAE_CMD_ENDIANITY_DW_SWAP |
3069#endif
3070 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3071 DMAE_CMD_PORT_0) |
3072 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3073 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3074 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3075 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3076 sizeof(struct dmae_command) *
3077 (loader_idx + 1)) >> 2;
3078 dmae->dst_addr_hi = 0;
3079 dmae->len = sizeof(struct dmae_command) >> 2;
3080 if (CHIP_IS_E1(bp))
3081 dmae->len--;
3082 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3083 dmae->comp_addr_hi = 0;
3084 dmae->comp_val = 1;
3085
3086 *stats_comp = 0;
3087 bnx2x_post_dmae(bp, dmae, loader_idx);
3088
3089 } else if (bp->func_stx) {
3090 *stats_comp = 0;
3091 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3092 }
3093}
3094
3095static int bnx2x_stats_comp(struct bnx2x *bp)
3096{
3097 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3098 int cnt = 10;
3099
3100 might_sleep();
3101 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003102 if (!cnt) {
3103 BNX2X_ERR("timeout waiting for stats finished\n");
3104 break;
3105 }
3106 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003107 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003108 }
3109 return 1;
3110}
3111
3112/*
3113 * Statistics service functions
3114 */
3115
3116static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3117{
3118 struct dmae_command *dmae;
3119 u32 opcode;
3120 int loader_idx = PMF_DMAE_C(bp);
3121 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3122
3123 /* sanity */
3124 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3125 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003126 return;
3127 }
3128
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003129 bp->executer_idx = 0;
3130
3131 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3132 DMAE_CMD_C_ENABLE |
3133 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3134#ifdef __BIG_ENDIAN
3135 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3136#else
3137 DMAE_CMD_ENDIANITY_DW_SWAP |
3138#endif
3139 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3140 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3141
3142 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3143 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3144 dmae->src_addr_lo = bp->port.port_stx >> 2;
3145 dmae->src_addr_hi = 0;
3146 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3147 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3148 dmae->len = DMAE_LEN32_RD_MAX;
3149 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3150 dmae->comp_addr_hi = 0;
3151 dmae->comp_val = 1;
3152
3153 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3154 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3155 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3156 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003157 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3158 DMAE_LEN32_RD_MAX * 4);
3159 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3160 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003161 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3162 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3163 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3164 dmae->comp_val = DMAE_COMP_VAL;
3165
3166 *stats_comp = 0;
3167 bnx2x_hw_stats_post(bp);
3168 bnx2x_stats_comp(bp);
3169}
3170
3171static void bnx2x_port_stats_init(struct bnx2x *bp)
3172{
3173 struct dmae_command *dmae;
3174 int port = BP_PORT(bp);
3175 int vn = BP_E1HVN(bp);
3176 u32 opcode;
3177 int loader_idx = PMF_DMAE_C(bp);
3178 u32 mac_addr;
3179 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3180
3181 /* sanity */
3182 if (!bp->link_vars.link_up || !bp->port.pmf) {
3183 BNX2X_ERR("BUG!\n");
3184 return;
3185 }
3186
3187 bp->executer_idx = 0;
3188
3189 /* MCP */
3190 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3191 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3192 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3193#ifdef __BIG_ENDIAN
3194 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3195#else
3196 DMAE_CMD_ENDIANITY_DW_SWAP |
3197#endif
3198 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3199 (vn << DMAE_CMD_E1HVN_SHIFT));
3200
3201 if (bp->port.port_stx) {
3202
3203 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3204 dmae->opcode = opcode;
3205 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3206 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3207 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3208 dmae->dst_addr_hi = 0;
3209 dmae->len = sizeof(struct host_port_stats) >> 2;
3210 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3211 dmae->comp_addr_hi = 0;
3212 dmae->comp_val = 1;
3213 }
3214
3215 if (bp->func_stx) {
3216
3217 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3218 dmae->opcode = opcode;
3219 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3220 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3221 dmae->dst_addr_lo = bp->func_stx >> 2;
3222 dmae->dst_addr_hi = 0;
3223 dmae->len = sizeof(struct host_func_stats) >> 2;
3224 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3225 dmae->comp_addr_hi = 0;
3226 dmae->comp_val = 1;
3227 }
3228
3229 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003230 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3231 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3232 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3233#ifdef __BIG_ENDIAN
3234 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3235#else
3236 DMAE_CMD_ENDIANITY_DW_SWAP |
3237#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003238 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3239 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003240
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003241 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003242
3243 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3244 NIG_REG_INGRESS_BMAC0_MEM);
3245
3246 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3247 BIGMAC_REGISTER_TX_STAT_GTBYT */
3248 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3249 dmae->opcode = opcode;
3250 dmae->src_addr_lo = (mac_addr +
3251 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3252 dmae->src_addr_hi = 0;
3253 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3254 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3255 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3256 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3257 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3258 dmae->comp_addr_hi = 0;
3259 dmae->comp_val = 1;
3260
3261 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3262 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3263 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3264 dmae->opcode = opcode;
3265 dmae->src_addr_lo = (mac_addr +
3266 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3267 dmae->src_addr_hi = 0;
3268 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003269 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003270 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003271 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003272 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3273 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3274 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3275 dmae->comp_addr_hi = 0;
3276 dmae->comp_val = 1;
3277
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003278 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003279
3280 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3281
3282 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3283 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3284 dmae->opcode = opcode;
3285 dmae->src_addr_lo = (mac_addr +
3286 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3287 dmae->src_addr_hi = 0;
3288 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3289 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3290 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3291 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3292 dmae->comp_addr_hi = 0;
3293 dmae->comp_val = 1;
3294
3295 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3296 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3297 dmae->opcode = opcode;
3298 dmae->src_addr_lo = (mac_addr +
3299 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3300 dmae->src_addr_hi = 0;
3301 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003302 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003303 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003304 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003305 dmae->len = 1;
3306 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3307 dmae->comp_addr_hi = 0;
3308 dmae->comp_val = 1;
3309
3310 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3311 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3312 dmae->opcode = opcode;
3313 dmae->src_addr_lo = (mac_addr +
3314 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3315 dmae->src_addr_hi = 0;
3316 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003317 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003318 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003319 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003320 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3321 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3322 dmae->comp_addr_hi = 0;
3323 dmae->comp_val = 1;
3324 }
3325
3326 /* NIG */
3327 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003328 dmae->opcode = opcode;
3329 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3330 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3331 dmae->src_addr_hi = 0;
3332 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3333 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3334 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3335 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3336 dmae->comp_addr_hi = 0;
3337 dmae->comp_val = 1;
3338
3339 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3340 dmae->opcode = opcode;
3341 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3342 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3343 dmae->src_addr_hi = 0;
3344 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3345 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3346 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3347 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3348 dmae->len = (2*sizeof(u32)) >> 2;
3349 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3350 dmae->comp_addr_hi = 0;
3351 dmae->comp_val = 1;
3352
3353 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003354 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3355 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3356 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3357#ifdef __BIG_ENDIAN
3358 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3359#else
3360 DMAE_CMD_ENDIANITY_DW_SWAP |
3361#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003362 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3363 (vn << DMAE_CMD_E1HVN_SHIFT));
3364 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3365 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003367 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3368 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3369 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3370 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3371 dmae->len = (2*sizeof(u32)) >> 2;
3372 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3373 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3374 dmae->comp_val = DMAE_COMP_VAL;
3375
3376 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003377}
3378
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003379static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003380{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003381 struct dmae_command *dmae = &bp->stats_dmae;
3382 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003383
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003384 /* sanity */
3385 if (!bp->func_stx) {
3386 BNX2X_ERR("BUG!\n");
3387 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003388 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003389
3390 bp->executer_idx = 0;
3391 memset(dmae, 0, sizeof(struct dmae_command));
3392
3393 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3394 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3395 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3396#ifdef __BIG_ENDIAN
3397 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3398#else
3399 DMAE_CMD_ENDIANITY_DW_SWAP |
3400#endif
3401 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3402 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3403 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3404 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3405 dmae->dst_addr_lo = bp->func_stx >> 2;
3406 dmae->dst_addr_hi = 0;
3407 dmae->len = sizeof(struct host_func_stats) >> 2;
3408 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3409 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3410 dmae->comp_val = DMAE_COMP_VAL;
3411
3412 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003413}
3414
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003415static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003416{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003417 if (bp->port.pmf)
3418 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003419
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003420 else if (bp->func_stx)
3421 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003422
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003423 bnx2x_hw_stats_post(bp);
3424 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003425}
3426
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003427static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003428{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003429 bnx2x_stats_comp(bp);
3430 bnx2x_stats_pmf_update(bp);
3431 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003432}
3433
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003434static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003435{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003436 bnx2x_stats_comp(bp);
3437 bnx2x_stats_start(bp);
3438}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003440static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3441{
3442 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3443 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3444 struct regpair diff;
3445
3446 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3447 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3448 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3449 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3450 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3451 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003452 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003453 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
3454 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffpauseframesreceived);
3455 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3456 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3457 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3458 UPDATE_STAT64(tx_stat_gt127,
3459 tx_stat_etherstatspkts65octetsto127octets);
3460 UPDATE_STAT64(tx_stat_gt255,
3461 tx_stat_etherstatspkts128octetsto255octets);
3462 UPDATE_STAT64(tx_stat_gt511,
3463 tx_stat_etherstatspkts256octetsto511octets);
3464 UPDATE_STAT64(tx_stat_gt1023,
3465 tx_stat_etherstatspkts512octetsto1023octets);
3466 UPDATE_STAT64(tx_stat_gt1518,
3467 tx_stat_etherstatspkts1024octetsto1522octets);
3468 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3469 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3470 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3471 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3472 UPDATE_STAT64(tx_stat_gterr,
3473 tx_stat_dot3statsinternalmactransmiterrors);
3474 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
3475}
3476
3477static void bnx2x_emac_stats_update(struct bnx2x *bp)
3478{
3479 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3480 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3481
3482 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3483 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3484 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3485 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3486 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3487 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3488 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3489 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3490 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3491 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3492 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3493 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3494 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3495 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3496 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3497 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3498 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3499 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3500 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3501 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3502 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3503 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3504 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3505 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3506 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3507 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3508 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3509 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3510 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3511 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3512 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
3513}
3514
3515static int bnx2x_hw_stats_update(struct bnx2x *bp)
3516{
3517 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3518 struct nig_stats *old = &(bp->port.old_nig_stats);
3519 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3520 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3521 struct regpair diff;
3522
3523 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3524 bnx2x_bmac_stats_update(bp);
3525
3526 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3527 bnx2x_emac_stats_update(bp);
3528
3529 else { /* unreached */
3530 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003531 return -1;
3532 }
3533
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003534 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3535 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003536 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3537 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003538
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003539 UPDATE_STAT64_NIG(egress_mac_pkt0,
3540 etherstatspkts1024octetsto1522octets);
3541 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003542
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003543 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003545 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3546 sizeof(struct mac_stx));
3547 estats->brb_drop_hi = pstats->brb_drop_hi;
3548 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003549
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003550 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551
3552 return 0;
3553}
3554
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003555static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003557 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
3558 int cl_id = BP_CL_ID(bp);
3559 struct tstorm_per_port_stats *tport =
3560 &stats->tstorm_common.port_statistics;
3561 struct tstorm_per_client_stats *tclient =
3562 &stats->tstorm_common.client_statistics[cl_id];
3563 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3564 struct xstorm_per_client_stats *xclient =
3565 &stats->xstorm_common.client_statistics[cl_id];
3566 struct xstorm_per_client_stats *old_xclient = &bp->old_xclient;
3567 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3568 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3569 u32 diff;
3570
3571 /* are storm stats valid? */
3572 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3573 bp->stats_counter) {
3574 DP(BNX2X_MSG_STATS, "stats not updated by tstorm"
3575 " tstorm counter (%d) != stats_counter (%d)\n",
3576 tclient->stats_counter, bp->stats_counter);
3577 return -1;
3578 }
3579 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3580 bp->stats_counter) {
3581 DP(BNX2X_MSG_STATS, "stats not updated by xstorm"
3582 " xstorm counter (%d) != stats_counter (%d)\n",
3583 xclient->stats_counter, bp->stats_counter);
3584 return -2;
3585 }
3586
3587 fstats->total_bytes_received_hi =
3588 fstats->valid_bytes_received_hi =
3589 le32_to_cpu(tclient->total_rcv_bytes.hi);
3590 fstats->total_bytes_received_lo =
3591 fstats->valid_bytes_received_lo =
3592 le32_to_cpu(tclient->total_rcv_bytes.lo);
3593
3594 estats->error_bytes_received_hi =
3595 le32_to_cpu(tclient->rcv_error_bytes.hi);
3596 estats->error_bytes_received_lo =
3597 le32_to_cpu(tclient->rcv_error_bytes.lo);
3598 ADD_64(estats->error_bytes_received_hi,
3599 estats->rx_stat_ifhcinbadoctets_hi,
3600 estats->error_bytes_received_lo,
3601 estats->rx_stat_ifhcinbadoctets_lo);
3602
3603 ADD_64(fstats->total_bytes_received_hi,
3604 estats->error_bytes_received_hi,
3605 fstats->total_bytes_received_lo,
3606 estats->error_bytes_received_lo);
3607
3608 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts, total_unicast_packets_received);
3609 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3610 total_multicast_packets_received);
3611 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3612 total_broadcast_packets_received);
3613
3614 fstats->total_bytes_transmitted_hi =
3615 le32_to_cpu(xclient->total_sent_bytes.hi);
3616 fstats->total_bytes_transmitted_lo =
3617 le32_to_cpu(xclient->total_sent_bytes.lo);
3618
3619 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3620 total_unicast_packets_transmitted);
3621 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3622 total_multicast_packets_transmitted);
3623 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3624 total_broadcast_packets_transmitted);
3625
3626 memcpy(estats, &(fstats->total_bytes_received_hi),
3627 sizeof(struct host_func_stats) - 2*sizeof(u32));
3628
3629 estats->mac_filter_discard = le32_to_cpu(tport->mac_filter_discard);
3630 estats->xxoverflow_discard = le32_to_cpu(tport->xxoverflow_discard);
3631 estats->brb_truncate_discard =
3632 le32_to_cpu(tport->brb_truncate_discard);
3633 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3634
3635 old_tclient->rcv_unicast_bytes.hi =
3636 le32_to_cpu(tclient->rcv_unicast_bytes.hi);
3637 old_tclient->rcv_unicast_bytes.lo =
3638 le32_to_cpu(tclient->rcv_unicast_bytes.lo);
3639 old_tclient->rcv_broadcast_bytes.hi =
3640 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
3641 old_tclient->rcv_broadcast_bytes.lo =
3642 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
3643 old_tclient->rcv_multicast_bytes.hi =
3644 le32_to_cpu(tclient->rcv_multicast_bytes.hi);
3645 old_tclient->rcv_multicast_bytes.lo =
3646 le32_to_cpu(tclient->rcv_multicast_bytes.lo);
3647 old_tclient->total_rcv_pkts = le32_to_cpu(tclient->total_rcv_pkts);
3648
3649 old_tclient->checksum_discard = le32_to_cpu(tclient->checksum_discard);
3650 old_tclient->packets_too_big_discard =
3651 le32_to_cpu(tclient->packets_too_big_discard);
3652 estats->no_buff_discard =
3653 old_tclient->no_buff_discard = le32_to_cpu(tclient->no_buff_discard);
3654 old_tclient->ttl0_discard = le32_to_cpu(tclient->ttl0_discard);
3655
3656 old_xclient->total_sent_pkts = le32_to_cpu(xclient->total_sent_pkts);
3657 old_xclient->unicast_bytes_sent.hi =
3658 le32_to_cpu(xclient->unicast_bytes_sent.hi);
3659 old_xclient->unicast_bytes_sent.lo =
3660 le32_to_cpu(xclient->unicast_bytes_sent.lo);
3661 old_xclient->multicast_bytes_sent.hi =
3662 le32_to_cpu(xclient->multicast_bytes_sent.hi);
3663 old_xclient->multicast_bytes_sent.lo =
3664 le32_to_cpu(xclient->multicast_bytes_sent.lo);
3665 old_xclient->broadcast_bytes_sent.hi =
3666 le32_to_cpu(xclient->broadcast_bytes_sent.hi);
3667 old_xclient->broadcast_bytes_sent.lo =
3668 le32_to_cpu(xclient->broadcast_bytes_sent.lo);
3669
3670 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3671
3672 return 0;
3673}
3674
3675static void bnx2x_net_stats_update(struct bnx2x *bp)
3676{
3677 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3678 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003679 struct net_device_stats *nstats = &bp->dev->stats;
3680
3681 nstats->rx_packets =
3682 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3683 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3684 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3685
3686 nstats->tx_packets =
3687 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3688 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3689 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3690
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003691 nstats->rx_bytes = bnx2x_hilo(&estats->valid_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003692
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003693 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003694
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003695 nstats->rx_dropped = old_tclient->checksum_discard +
3696 estats->mac_discard;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003697 nstats->tx_dropped = 0;
3698
3699 nstats->multicast =
3700 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi);
3701
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003702 nstats->collisions =
3703 estats->tx_stat_dot3statssinglecollisionframes_lo +
3704 estats->tx_stat_dot3statsmultiplecollisionframes_lo +
3705 estats->tx_stat_dot3statslatecollisions_lo +
3706 estats->tx_stat_dot3statsexcessivecollisions_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003707
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003708 estats->jabber_packets_received =
3709 old_tclient->packets_too_big_discard +
3710 estats->rx_stat_dot3statsframestoolong_lo;
3711
3712 nstats->rx_length_errors =
3713 estats->rx_stat_etherstatsundersizepkts_lo +
3714 estats->jabber_packets_received;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003715 nstats->rx_over_errors = estats->brb_drop_lo + estats->brb_truncate_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003716 nstats->rx_crc_errors = estats->rx_stat_dot3statsfcserrors_lo;
3717 nstats->rx_frame_errors = estats->rx_stat_dot3statsalignmenterrors_lo;
3718 nstats->rx_fifo_errors = old_tclient->no_buff_discard;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003719 nstats->rx_missed_errors = estats->xxoverflow_discard;
3720
3721 nstats->rx_errors = nstats->rx_length_errors +
3722 nstats->rx_over_errors +
3723 nstats->rx_crc_errors +
3724 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003725 nstats->rx_fifo_errors +
3726 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003727
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003728 nstats->tx_aborted_errors =
3729 estats->tx_stat_dot3statslatecollisions_lo +
3730 estats->tx_stat_dot3statsexcessivecollisions_lo;
3731 nstats->tx_carrier_errors = estats->rx_stat_falsecarriererrors_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003732 nstats->tx_fifo_errors = 0;
3733 nstats->tx_heartbeat_errors = 0;
3734 nstats->tx_window_errors = 0;
3735
3736 nstats->tx_errors = nstats->tx_aborted_errors +
3737 nstats->tx_carrier_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003738}
3739
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003740static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003741{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003742 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3743 int update = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003744
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003745 if (*stats_comp != DMAE_COMP_VAL)
3746 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003747
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003748 if (bp->port.pmf)
3749 update = (bnx2x_hw_stats_update(bp) == 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003750
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003751 update |= (bnx2x_storm_stats_update(bp) == 0);
3752
3753 if (update)
3754 bnx2x_net_stats_update(bp);
3755
3756 else {
3757 if (bp->stats_pending) {
3758 bp->stats_pending++;
3759 if (bp->stats_pending == 3) {
3760 BNX2X_ERR("stats not updated for 3 times\n");
3761 bnx2x_panic();
3762 return;
3763 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003765 }
3766
3767 if (bp->msglevel & NETIF_MSG_TIMER) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003768 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3769 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003770 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003771 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003772
3773 printk(KERN_DEBUG "%s:\n", bp->dev->name);
3774 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
3775 " tx pkt (%lx)\n",
3776 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003777 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003778 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
3779 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003780 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
3781 bp->fp->rx_comp_cons),
3782 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003783 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u\n",
3784 netif_queue_stopped(bp->dev)? "Xoff" : "Xon",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003785 estats->driver_xoff, estats->brb_drop_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003786 printk(KERN_DEBUG "tstats: checksum_discard %u "
3787 "packets_too_big_discard %u no_buff_discard %u "
3788 "mac_discard %u mac_filter_discard %u "
3789 "xxovrflow_discard %u brb_truncate_discard %u "
3790 "ttl0_discard %u\n",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003791 old_tclient->checksum_discard,
3792 old_tclient->packets_too_big_discard,
3793 old_tclient->no_buff_discard, estats->mac_discard,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003794 estats->mac_filter_discard, estats->xxoverflow_discard,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003795 estats->brb_truncate_discard,
3796 old_tclient->ttl0_discard);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003797
3798 for_each_queue(bp, i) {
3799 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
3800 bnx2x_fp(bp, i, tx_pkt),
3801 bnx2x_fp(bp, i, rx_pkt),
3802 bnx2x_fp(bp, i, rx_calls));
3803 }
3804 }
3805
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003806 bnx2x_hw_stats_post(bp);
3807 bnx2x_storm_stats_post(bp);
3808}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003809
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003810static void bnx2x_port_stats_stop(struct bnx2x *bp)
3811{
3812 struct dmae_command *dmae;
3813 u32 opcode;
3814 int loader_idx = PMF_DMAE_C(bp);
3815 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003816
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003817 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003818
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003819 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3820 DMAE_CMD_C_ENABLE |
3821 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003822#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003823 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003825 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003826#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003827 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3828 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3829
3830 if (bp->port.port_stx) {
3831
3832 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3833 if (bp->func_stx)
3834 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3835 else
3836 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3837 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3838 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3839 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003840 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003841 dmae->len = sizeof(struct host_port_stats) >> 2;
3842 if (bp->func_stx) {
3843 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3844 dmae->comp_addr_hi = 0;
3845 dmae->comp_val = 1;
3846 } else {
3847 dmae->comp_addr_lo =
3848 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3849 dmae->comp_addr_hi =
3850 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3851 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003853 *stats_comp = 0;
3854 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003855 }
3856
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003857 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003858
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003859 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3860 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3861 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3862 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3863 dmae->dst_addr_lo = bp->func_stx >> 2;
3864 dmae->dst_addr_hi = 0;
3865 dmae->len = sizeof(struct host_func_stats) >> 2;
3866 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3867 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3868 dmae->comp_val = DMAE_COMP_VAL;
3869
3870 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003871 }
3872}
3873
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003874static void bnx2x_stats_stop(struct bnx2x *bp)
3875{
3876 int update = 0;
3877
3878 bnx2x_stats_comp(bp);
3879
3880 if (bp->port.pmf)
3881 update = (bnx2x_hw_stats_update(bp) == 0);
3882
3883 update |= (bnx2x_storm_stats_update(bp) == 0);
3884
3885 if (update) {
3886 bnx2x_net_stats_update(bp);
3887
3888 if (bp->port.pmf)
3889 bnx2x_port_stats_stop(bp);
3890
3891 bnx2x_hw_stats_post(bp);
3892 bnx2x_stats_comp(bp);
3893 }
3894}
3895
3896static void bnx2x_stats_do_nothing(struct bnx2x *bp)
3897{
3898}
3899
3900static const struct {
3901 void (*action)(struct bnx2x *bp);
3902 enum bnx2x_stats_state next_state;
3903} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
3904/* state event */
3905{
3906/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
3907/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
3908/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
3909/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
3910},
3911{
3912/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
3913/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
3914/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
3915/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
3916}
3917};
3918
3919static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
3920{
3921 enum bnx2x_stats_state state = bp->stats_state;
3922
3923 bnx2x_stats_stm[state][event].action(bp);
3924 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
3925
3926 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
3927 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
3928 state, event, bp->stats_state);
3929}
3930
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003931static void bnx2x_timer(unsigned long data)
3932{
3933 struct bnx2x *bp = (struct bnx2x *) data;
3934
3935 if (!netif_running(bp->dev))
3936 return;
3937
3938 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08003939 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940
3941 if (poll) {
3942 struct bnx2x_fastpath *fp = &bp->fp[0];
3943 int rc;
3944
3945 bnx2x_tx_int(fp, 1000);
3946 rc = bnx2x_rx_int(fp, 1000);
3947 }
3948
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003949 if (!BP_NOMCP(bp)) {
3950 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003951 u32 drv_pulse;
3952 u32 mcp_pulse;
3953
3954 ++bp->fw_drv_pulse_wr_seq;
3955 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
3956 /* TBD - add SYSTEM_TIME */
3957 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003958 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003959
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003960 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003961 MCP_PULSE_SEQ_MASK);
3962 /* The delta between driver pulse and mcp response
3963 * should be 1 (before mcp response) or 0 (after mcp response)
3964 */
3965 if ((drv_pulse != mcp_pulse) &&
3966 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
3967 /* someone lost a heartbeat... */
3968 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
3969 drv_pulse, mcp_pulse);
3970 }
3971 }
3972
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003973 if ((bp->state == BNX2X_STATE_OPEN) ||
3974 (bp->state == BNX2X_STATE_DISABLED))
3975 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003976
Eliezer Tamirf1410642008-02-28 11:51:50 -08003977timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003978 mod_timer(&bp->timer, jiffies + bp->current_interval);
3979}
3980
3981/* end of Statistics */
3982
3983/* nic init */
3984
3985/*
3986 * nic init service functions
3987 */
3988
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003989static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003990{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003991 int port = BP_PORT(bp);
3992
3993 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
3994 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07003995 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003996 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
3997 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07003998 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003999}
4000
Eilon Greenstein5c862842008-08-13 15:51:48 -07004001static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4002 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004003{
4004 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004005 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004006 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004007 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004008
4009 /* USTORM */
4010 section = ((u64)mapping) + offsetof(struct host_status_block,
4011 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004012 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004013
4014 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004015 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004016 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004017 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004018 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004019 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4020 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004021
4022 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4023 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004024 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004025
4026 /* CSTORM */
4027 section = ((u64)mapping) + offsetof(struct host_status_block,
4028 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004029 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004030
4031 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004032 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004033 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004034 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004035 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004036 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4037 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004038
4039 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4040 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004041 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004042
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004043 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4044}
4045
4046static void bnx2x_zero_def_sb(struct bnx2x *bp)
4047{
4048 int func = BP_FUNC(bp);
4049
4050 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4051 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4052 sizeof(struct ustorm_def_status_block)/4);
4053 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4054 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4055 sizeof(struct cstorm_def_status_block)/4);
4056 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4057 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4058 sizeof(struct xstorm_def_status_block)/4);
4059 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4060 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4061 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004062}
4063
4064static void bnx2x_init_def_sb(struct bnx2x *bp,
4065 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004066 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004067{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004068 int port = BP_PORT(bp);
4069 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004070 int index, val, reg_offset;
4071 u64 section;
4072
4073 /* ATTN */
4074 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4075 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004076 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004077
Eliezer Tamir49d66772008-02-28 11:53:13 -08004078 bp->attn_state = 0;
4079
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004080 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4081 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4082
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004083 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004084 bp->attn_group[index].sig[0] = REG_RD(bp,
4085 reg_offset + 0x10*index);
4086 bp->attn_group[index].sig[1] = REG_RD(bp,
4087 reg_offset + 0x4 + 0x10*index);
4088 bp->attn_group[index].sig[2] = REG_RD(bp,
4089 reg_offset + 0x8 + 0x10*index);
4090 bp->attn_group[index].sig[3] = REG_RD(bp,
4091 reg_offset + 0xc + 0x10*index);
4092 }
4093
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004094 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4095 HC_REG_ATTN_MSG0_ADDR_L);
4096
4097 REG_WR(bp, reg_offset, U64_LO(section));
4098 REG_WR(bp, reg_offset + 4, U64_HI(section));
4099
4100 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4101
4102 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004103 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004104 REG_WR(bp, reg_offset, val);
4105
4106 /* USTORM */
4107 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4108 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004109 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004110
4111 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004112 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004113 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004114 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004115 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004116 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004117 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004118
4119 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4120 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004121 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004122
4123 /* CSTORM */
4124 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4125 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004126 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004127
4128 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004129 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004130 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004131 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004132 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004133 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004134 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004135
4136 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4137 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004138 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004139
4140 /* TSTORM */
4141 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4142 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004143 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004144
4145 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004146 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004147 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004148 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004149 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004150 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004151 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004152
4153 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4154 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004155 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156
4157 /* XSTORM */
4158 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4159 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004160 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004161
4162 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004163 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004164 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004165 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004166 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004167 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004168 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004169
4170 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4171 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004172 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004174 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004175 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004176
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004177 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004178}
4179
4180static void bnx2x_update_coalesce(struct bnx2x *bp)
4181{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004182 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004183 int i;
4184
4185 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004187
4188 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4189 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004190 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004191 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004192 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004194 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004195 U_SB_ETH_RX_CQ_INDEX),
4196 bp->rx_ticks ? 0 : 1);
4197 REG_WR16(bp, BAR_USTRORM_INTMEM +
4198 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
4199 U_SB_ETH_RX_BD_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004200 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004201
4202 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4203 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004204 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004205 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004206 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004207 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004208 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004209 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004210 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211 }
4212}
4213
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004214static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4215 struct bnx2x_fastpath *fp, int last)
4216{
4217 int i;
4218
4219 for (i = 0; i < last; i++) {
4220 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4221 struct sk_buff *skb = rx_buf->skb;
4222
4223 if (skb == NULL) {
4224 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4225 continue;
4226 }
4227
4228 if (fp->tpa_state[i] == BNX2X_TPA_START)
4229 pci_unmap_single(bp->pdev,
4230 pci_unmap_addr(rx_buf, mapping),
4231 bp->rx_buf_use_size,
4232 PCI_DMA_FROMDEVICE);
4233
4234 dev_kfree_skb(skb);
4235 rx_buf->skb = NULL;
4236 }
4237}
4238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004239static void bnx2x_init_rx_rings(struct bnx2x *bp)
4240{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004241 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004242 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4243 ETH_MAX_AGGREGATION_QUEUES_E1H;
4244 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004245 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004246
4247 bp->rx_buf_use_size = bp->dev->mtu;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004248 bp->rx_buf_use_size += bp->rx_offset + ETH_OVREHEAD;
4249 bp->rx_buf_size = bp->rx_buf_use_size + 64;
4250
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004251 if (bp->flags & TPA_ENABLE_FLAG) {
4252 DP(NETIF_MSG_IFUP,
4253 "rx_buf_use_size %d rx_buf_size %d effective_mtu %d\n",
4254 bp->rx_buf_use_size, bp->rx_buf_size,
4255 bp->dev->mtu + ETH_OVREHEAD);
4256
4257 for_each_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004258 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004259
Eilon Greenstein32626232008-08-13 15:51:07 -07004260 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004261 fp->tpa_pool[i].skb =
4262 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4263 if (!fp->tpa_pool[i].skb) {
4264 BNX2X_ERR("Failed to allocate TPA "
4265 "skb pool for queue[%d] - "
4266 "disabling TPA on this "
4267 "queue!\n", j);
4268 bnx2x_free_tpa_pool(bp, fp, i);
4269 fp->disable_tpa = 1;
4270 break;
4271 }
4272 pci_unmap_addr_set((struct sw_rx_bd *)
4273 &bp->fp->tpa_pool[i],
4274 mapping, 0);
4275 fp->tpa_state[i] = BNX2X_TPA_STOP;
4276 }
4277 }
4278 }
4279
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004280 for_each_queue(bp, j) {
4281 struct bnx2x_fastpath *fp = &bp->fp[j];
4282
4283 fp->rx_bd_cons = 0;
4284 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004285 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004286
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004287 /* "next page" elements initialization */
4288 /* SGE ring */
4289 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4290 struct eth_rx_sge *sge;
4291
4292 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4293 sge->addr_hi =
4294 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4295 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4296 sge->addr_lo =
4297 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4298 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4299 }
4300
4301 bnx2x_init_sge_ring_bit_mask(fp);
4302
4303 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004304 for (i = 1; i <= NUM_RX_RINGS; i++) {
4305 struct eth_rx_bd *rx_bd;
4306
4307 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4308 rx_bd->addr_hi =
4309 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004310 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004311 rx_bd->addr_lo =
4312 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004313 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004314 }
4315
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004316 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4318 struct eth_rx_cqe_next_page *nextpg;
4319
4320 nextpg = (struct eth_rx_cqe_next_page *)
4321 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4322 nextpg->addr_hi =
4323 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004324 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004325 nextpg->addr_lo =
4326 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004327 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328 }
4329
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004330 /* Allocate SGEs and initialize the ring elements */
4331 for (i = 0, ring_prod = 0;
4332 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004333
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004334 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4335 BNX2X_ERR("was only able to allocate "
4336 "%d rx sges\n", i);
4337 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4338 /* Cleanup already allocated elements */
4339 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004340 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004341 fp->disable_tpa = 1;
4342 ring_prod = 0;
4343 break;
4344 }
4345 ring_prod = NEXT_SGE_IDX(ring_prod);
4346 }
4347 fp->rx_sge_prod = ring_prod;
4348
4349 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004350 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004351 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004352 for (i = 0; i < bp->rx_ring_size; i++) {
4353 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4354 BNX2X_ERR("was only able to allocate "
4355 "%d rx skbs\n", i);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004356 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004357 break;
4358 }
4359 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004360 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004361 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004362 }
4363
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004364 fp->rx_bd_prod = ring_prod;
4365 /* must not have more available CQEs than BDs */
4366 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4367 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004368 fp->rx_pkt = fp->rx_calls = 0;
4369
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004370 /* Warning!
4371 * this will generate an interrupt (to the TSTORM)
4372 * must only be done after chip is initialized
4373 */
4374 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4375 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004376 if (j != 0)
4377 continue;
4378
4379 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004380 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004381 U64_LO(fp->rx_comp_mapping));
4382 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004383 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004384 U64_HI(fp->rx_comp_mapping));
4385 }
4386}
4387
4388static void bnx2x_init_tx_ring(struct bnx2x *bp)
4389{
4390 int i, j;
4391
4392 for_each_queue(bp, j) {
4393 struct bnx2x_fastpath *fp = &bp->fp[j];
4394
4395 for (i = 1; i <= NUM_TX_RINGS; i++) {
4396 struct eth_tx_bd *tx_bd =
4397 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4398
4399 tx_bd->addr_hi =
4400 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004401 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004402 tx_bd->addr_lo =
4403 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004404 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004405 }
4406
4407 fp->tx_pkt_prod = 0;
4408 fp->tx_pkt_cons = 0;
4409 fp->tx_bd_prod = 0;
4410 fp->tx_bd_cons = 0;
4411 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4412 fp->tx_pkt = 0;
4413 }
4414}
4415
4416static void bnx2x_init_sp_ring(struct bnx2x *bp)
4417{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004418 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004419
4420 spin_lock_init(&bp->spq_lock);
4421
4422 bp->spq_left = MAX_SPQ_PENDING;
4423 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004424 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4425 bp->spq_prod_bd = bp->spq;
4426 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4427
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004428 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004429 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004430 REG_WR(bp,
4431 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004432 U64_HI(bp->spq_mapping));
4433
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004434 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004435 bp->spq_prod_idx);
4436}
4437
4438static void bnx2x_init_context(struct bnx2x *bp)
4439{
4440 int i;
4441
4442 for_each_queue(bp, i) {
4443 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4444 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004445 u8 sb_id = FP_SB_ID(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004446
4447 context->xstorm_st_context.tx_bd_page_base_hi =
4448 U64_HI(fp->tx_desc_mapping);
4449 context->xstorm_st_context.tx_bd_page_base_lo =
4450 U64_LO(fp->tx_desc_mapping);
4451 context->xstorm_st_context.db_data_addr_hi =
4452 U64_HI(fp->tx_prods_mapping);
4453 context->xstorm_st_context.db_data_addr_lo =
4454 U64_LO(fp->tx_prods_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004455 context->xstorm_st_context.statistics_data = (BP_CL_ID(bp) |
4456 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004457
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004458 context->ustorm_st_context.common.sb_index_numbers =
4459 BNX2X_RX_SB_INDEX_NUM;
4460 context->ustorm_st_context.common.clientId = FP_CL_ID(fp);
4461 context->ustorm_st_context.common.status_block_id = sb_id;
4462 context->ustorm_st_context.common.flags =
4463 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT;
4464 context->ustorm_st_context.common.mc_alignment_size = 64;
4465 context->ustorm_st_context.common.bd_buff_size =
4466 bp->rx_buf_use_size;
4467 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004468 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004469 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004470 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004471 if (!fp->disable_tpa) {
4472 context->ustorm_st_context.common.flags |=
4473 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4474 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4475 context->ustorm_st_context.common.sge_buff_size =
4476 (u16)(BCM_PAGE_SIZE*PAGES_PER_SGE);
4477 context->ustorm_st_context.common.sge_page_base_hi =
4478 U64_HI(fp->rx_sge_mapping);
4479 context->ustorm_st_context.common.sge_page_base_lo =
4480 U64_LO(fp->rx_sge_mapping);
4481 }
4482
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004483 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004484 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004485 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004486
4487 context->xstorm_ag_context.cdu_reserved =
4488 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4489 CDU_REGION_NUMBER_XCM_AG,
4490 ETH_CONNECTION_TYPE);
4491 context->ustorm_ag_context.cdu_usage =
4492 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4493 CDU_REGION_NUMBER_UCM_AG,
4494 ETH_CONNECTION_TYPE);
4495 }
4496}
4497
4498static void bnx2x_init_ind_table(struct bnx2x *bp)
4499{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004500 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501 int i;
4502
4503 if (!is_multi(bp))
4504 return;
4505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004506 DP(NETIF_MSG_IFUP, "Initializing indirection table\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004507 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004508 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4509 TSTORM_INDIRECTION_TABLE_OFFSET(port) + i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004510 i % bp->num_queues);
4511
4512 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
4513}
4514
Eliezer Tamir49d66772008-02-28 11:53:13 -08004515static void bnx2x_set_client_config(struct bnx2x *bp)
4516{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004517 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004518 int port = BP_PORT(bp);
4519 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004520
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004521 tstorm_client.mtu = bp->dev->mtu + ETH_OVREHEAD;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004522 tstorm_client.statistics_counter_id = BP_CL_ID(bp);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004523 tstorm_client.config_flags =
4524 TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE;
4525#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004526 if (bp->rx_mode && bp->vlgrp) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004527 tstorm_client.config_flags |=
4528 TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE;
4529 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4530 }
4531#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004532
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004533 if (bp->flags & TPA_ENABLE_FLAG) {
4534 tstorm_client.max_sges_for_packet =
4535 BCM_PAGE_ALIGN(tstorm_client.mtu) >> BCM_PAGE_SHIFT;
4536 tstorm_client.max_sges_for_packet =
4537 ((tstorm_client.max_sges_for_packet +
4538 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4539 PAGES_PER_SGE_SHIFT;
4540
4541 tstorm_client.config_flags |=
4542 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4543 }
4544
Eliezer Tamir49d66772008-02-28 11:53:13 -08004545 for_each_queue(bp, i) {
4546 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004547 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004548 ((u32 *)&tstorm_client)[0]);
4549 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004550 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004551 ((u32 *)&tstorm_client)[1]);
4552 }
4553
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004554 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4555 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004556}
4557
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004558static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4559{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004560 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004561 int mode = bp->rx_mode;
4562 int mask = (1 << BP_L_ID(bp));
4563 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004564 int i;
4565
4566 DP(NETIF_MSG_RX_STATUS, "rx mode is %d\n", mode);
4567
4568 switch (mode) {
4569 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004570 tstorm_mac_filter.ucast_drop_all = mask;
4571 tstorm_mac_filter.mcast_drop_all = mask;
4572 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004573 break;
4574 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004575 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004576 break;
4577 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004578 tstorm_mac_filter.mcast_accept_all = mask;
4579 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004580 break;
4581 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004582 tstorm_mac_filter.ucast_accept_all = mask;
4583 tstorm_mac_filter.mcast_accept_all = mask;
4584 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004585 break;
4586 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004587 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4588 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004589 }
4590
4591 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4592 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004593 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004594 ((u32 *)&tstorm_mac_filter)[i]);
4595
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004596/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004597 ((u32 *)&tstorm_mac_filter)[i]); */
4598 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004599
Eliezer Tamir49d66772008-02-28 11:53:13 -08004600 if (mode != BNX2X_RX_MODE_NONE)
4601 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004602}
4603
Eilon Greenstein471de712008-08-13 15:49:35 -07004604static void bnx2x_init_internal_common(struct bnx2x *bp)
4605{
4606 int i;
4607
4608 /* Zero this manually as its initialization is
4609 currently missing in the initTool */
4610 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4611 REG_WR(bp, BAR_USTRORM_INTMEM +
4612 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4613}
4614
4615static void bnx2x_init_internal_port(struct bnx2x *bp)
4616{
4617 int port = BP_PORT(bp);
4618
4619 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4620 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4621 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4622 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4623}
4624
4625static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004626{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004627 struct tstorm_eth_function_common_config tstorm_config = {0};
4628 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004629 int port = BP_PORT(bp);
4630 int func = BP_FUNC(bp);
4631 int i;
Eilon Greenstein471de712008-08-13 15:49:35 -07004632 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004633
4634 if (is_multi(bp)) {
4635 tstorm_config.config_flags = MULTI_FLAGS;
4636 tstorm_config.rss_result_mask = MULTI_MASK;
4637 }
4638
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004639 tstorm_config.leading_client_id = BP_L_ID(bp);
4640
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004641 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004642 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004643 (*(u32 *)&tstorm_config));
4644
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004645 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004646 bnx2x_set_storm_rx_mode(bp);
4647
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004648 /* reset xstorm per client statistics */
4649 for (i = 0; i < sizeof(struct xstorm_per_client_stats) / 4; i++) {
4650 REG_WR(bp, BAR_XSTRORM_INTMEM +
4651 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, BP_CL_ID(bp)) +
4652 i*4, 0);
4653 }
4654 /* reset tstorm per client statistics */
4655 for (i = 0; i < sizeof(struct tstorm_per_client_stats) / 4; i++) {
4656 REG_WR(bp, BAR_TSTRORM_INTMEM +
4657 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, BP_CL_ID(bp)) +
4658 i*4, 0);
4659 }
4660
4661 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004662 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004663
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004664 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004665 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004666 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004667 ((u32 *)&stats_flags)[1]);
4668
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004669 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004670 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004671 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004672 ((u32 *)&stats_flags)[1]);
4673
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004674 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004675 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004676 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004677 ((u32 *)&stats_flags)[1]);
4678
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004679 REG_WR(bp, BAR_XSTRORM_INTMEM +
4680 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4681 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4682 REG_WR(bp, BAR_XSTRORM_INTMEM +
4683 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4684 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4685
4686 REG_WR(bp, BAR_TSTRORM_INTMEM +
4687 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4688 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4689 REG_WR(bp, BAR_TSTRORM_INTMEM +
4690 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4691 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004692
4693 if (CHIP_IS_E1H(bp)) {
4694 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
4695 IS_E1HMF(bp));
4696 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
4697 IS_E1HMF(bp));
4698 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
4699 IS_E1HMF(bp));
4700 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
4701 IS_E1HMF(bp));
4702
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004703 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
4704 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004705 }
4706
Eilon Greenstein471de712008-08-13 15:49:35 -07004707 /* Init CQ ring mapping and aggregation size */
4708 max_agg_size = min((u32)(bp->rx_buf_use_size +
4709 8*BCM_PAGE_SIZE*PAGES_PER_SGE),
4710 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004711 for_each_queue(bp, i) {
4712 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004713
4714 REG_WR(bp, BAR_USTRORM_INTMEM +
4715 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)),
4716 U64_LO(fp->rx_comp_mapping));
4717 REG_WR(bp, BAR_USTRORM_INTMEM +
4718 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)) + 4,
4719 U64_HI(fp->rx_comp_mapping));
4720
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004721 REG_WR16(bp, BAR_USTRORM_INTMEM +
4722 USTORM_MAX_AGG_SIZE_OFFSET(port, FP_CL_ID(fp)),
4723 max_agg_size);
4724 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004725}
4726
Eilon Greenstein471de712008-08-13 15:49:35 -07004727static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4728{
4729 switch (load_code) {
4730 case FW_MSG_CODE_DRV_LOAD_COMMON:
4731 bnx2x_init_internal_common(bp);
4732 /* no break */
4733
4734 case FW_MSG_CODE_DRV_LOAD_PORT:
4735 bnx2x_init_internal_port(bp);
4736 /* no break */
4737
4738 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
4739 bnx2x_init_internal_func(bp);
4740 break;
4741
4742 default:
4743 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4744 break;
4745 }
4746}
4747
4748static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004749{
4750 int i;
4751
4752 for_each_queue(bp, i) {
4753 struct bnx2x_fastpath *fp = &bp->fp[i];
4754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004755 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004756 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004758 fp->cl_id = BP_L_ID(bp) + i;
4759 fp->sb_id = fp->cl_id;
4760 DP(NETIF_MSG_IFUP,
4761 "bnx2x_init_sb(%p,%p) index %d cl_id %d sb %d\n",
4762 bp, fp->status_blk, i, FP_CL_ID(fp), FP_SB_ID(fp));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004763 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
4764 FP_SB_ID(fp));
4765 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004766 }
4767
Eilon Greenstein5c862842008-08-13 15:51:48 -07004768 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
4769 DEF_SB_ID);
4770 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004771 bnx2x_update_coalesce(bp);
4772 bnx2x_init_rx_rings(bp);
4773 bnx2x_init_tx_ring(bp);
4774 bnx2x_init_sp_ring(bp);
4775 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07004776 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004777 bnx2x_init_ind_table(bp);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08004778 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004779}
4780
4781/* end of nic init */
4782
4783/*
4784 * gzip service functions
4785 */
4786
4787static int bnx2x_gunzip_init(struct bnx2x *bp)
4788{
4789 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
4790 &bp->gunzip_mapping);
4791 if (bp->gunzip_buf == NULL)
4792 goto gunzip_nomem1;
4793
4794 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
4795 if (bp->strm == NULL)
4796 goto gunzip_nomem2;
4797
4798 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
4799 GFP_KERNEL);
4800 if (bp->strm->workspace == NULL)
4801 goto gunzip_nomem3;
4802
4803 return 0;
4804
4805gunzip_nomem3:
4806 kfree(bp->strm);
4807 bp->strm = NULL;
4808
4809gunzip_nomem2:
4810 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
4811 bp->gunzip_mapping);
4812 bp->gunzip_buf = NULL;
4813
4814gunzip_nomem1:
4815 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004816 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004817 return -ENOMEM;
4818}
4819
4820static void bnx2x_gunzip_end(struct bnx2x *bp)
4821{
4822 kfree(bp->strm->workspace);
4823
4824 kfree(bp->strm);
4825 bp->strm = NULL;
4826
4827 if (bp->gunzip_buf) {
4828 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
4829 bp->gunzip_mapping);
4830 bp->gunzip_buf = NULL;
4831 }
4832}
4833
4834static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
4835{
4836 int n, rc;
4837
4838 /* check gzip header */
4839 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
4840 return -EINVAL;
4841
4842 n = 10;
4843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004844#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004845
4846 if (zbuf[3] & FNAME)
4847 while ((zbuf[n++] != 0) && (n < len));
4848
4849 bp->strm->next_in = zbuf + n;
4850 bp->strm->avail_in = len - n;
4851 bp->strm->next_out = bp->gunzip_buf;
4852 bp->strm->avail_out = FW_BUF_SIZE;
4853
4854 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
4855 if (rc != Z_OK)
4856 return rc;
4857
4858 rc = zlib_inflate(bp->strm, Z_FINISH);
4859 if ((rc != Z_OK) && (rc != Z_STREAM_END))
4860 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
4861 bp->dev->name, bp->strm->msg);
4862
4863 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
4864 if (bp->gunzip_outlen & 0x3)
4865 printk(KERN_ERR PFX "%s: Firmware decompression error:"
4866 " gunzip_outlen (%d) not aligned\n",
4867 bp->dev->name, bp->gunzip_outlen);
4868 bp->gunzip_outlen >>= 2;
4869
4870 zlib_inflateEnd(bp->strm);
4871
4872 if (rc == Z_STREAM_END)
4873 return 0;
4874
4875 return rc;
4876}
4877
4878/* nic load/unload */
4879
4880/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004881 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004882 */
4883
4884/* send a NIG loopback debug packet */
4885static void bnx2x_lb_pckt(struct bnx2x *bp)
4886{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004887 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
4889 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004890 wb_write[0] = 0x55555555;
4891 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004892 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004893 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004894
4895 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004896 wb_write[0] = 0x09000000;
4897 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004898 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004899 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004900}
4901
4902/* some of the internal memories
4903 * are not directly readable from the driver
4904 * to test them we send debug packets
4905 */
4906static int bnx2x_int_mem_test(struct bnx2x *bp)
4907{
4908 int factor;
4909 int count, i;
4910 u32 val = 0;
4911
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004912 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004913 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004914 else if (CHIP_REV_IS_EMUL(bp))
4915 factor = 200;
4916 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004917 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004918
4919 DP(NETIF_MSG_HW, "start part1\n");
4920
4921 /* Disable inputs of parser neighbor blocks */
4922 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4923 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4924 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
4925 NIG_WR(NIG_REG_PRS_REQ_IN_EN, 0x0);
4926
4927 /* Write 0 to parser credits for CFC search request */
4928 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4929
4930 /* send Ethernet packet */
4931 bnx2x_lb_pckt(bp);
4932
4933 /* TODO do i reset NIG statistic? */
4934 /* Wait until NIG register shows 1 packet of size 0x10 */
4935 count = 1000 * factor;
4936 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004938 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4939 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004940 if (val == 0x10)
4941 break;
4942
4943 msleep(10);
4944 count--;
4945 }
4946 if (val != 0x10) {
4947 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
4948 return -1;
4949 }
4950
4951 /* Wait until PRS register shows 1 packet */
4952 count = 1000 * factor;
4953 while (count) {
4954 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004955 if (val == 1)
4956 break;
4957
4958 msleep(10);
4959 count--;
4960 }
4961 if (val != 0x1) {
4962 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4963 return -2;
4964 }
4965
4966 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004967 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004968 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004969 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970 msleep(50);
4971 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
4972 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
4973
4974 DP(NETIF_MSG_HW, "part2\n");
4975
4976 /* Disable inputs of parser neighbor blocks */
4977 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4978 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4979 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
4980 NIG_WR(NIG_REG_PRS_REQ_IN_EN, 0x0);
4981
4982 /* Write 0 to parser credits for CFC search request */
4983 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4984
4985 /* send 10 Ethernet packets */
4986 for (i = 0; i < 10; i++)
4987 bnx2x_lb_pckt(bp);
4988
4989 /* Wait until NIG register shows 10 + 1
4990 packets of size 11*0x10 = 0xb0 */
4991 count = 1000 * factor;
4992 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004994 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4995 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004996 if (val == 0xb0)
4997 break;
4998
4999 msleep(10);
5000 count--;
5001 }
5002 if (val != 0xb0) {
5003 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5004 return -3;
5005 }
5006
5007 /* Wait until PRS register shows 2 packets */
5008 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5009 if (val != 2)
5010 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5011
5012 /* Write 1 to parser credits for CFC search request */
5013 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5014
5015 /* Wait until PRS register shows 3 packets */
5016 msleep(10 * factor);
5017 /* Wait until NIG register shows 1 packet of size 0x10 */
5018 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5019 if (val != 3)
5020 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5021
5022 /* clear NIG EOP FIFO */
5023 for (i = 0; i < 11; i++)
5024 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5025 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5026 if (val != 1) {
5027 BNX2X_ERR("clear of NIG failed\n");
5028 return -4;
5029 }
5030
5031 /* Reset and init BRB, PRS, NIG */
5032 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5033 msleep(50);
5034 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5035 msleep(50);
5036 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5037 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5038#ifndef BCM_ISCSI
5039 /* set NIC mode */
5040 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5041#endif
5042
5043 /* Enable inputs of parser neighbor blocks */
5044 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5045 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5046 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
5047 NIG_WR(NIG_REG_PRS_REQ_IN_EN, 0x1);
5048
5049 DP(NETIF_MSG_HW, "done\n");
5050
5051 return 0; /* OK */
5052}
5053
5054static void enable_blocks_attention(struct bnx2x *bp)
5055{
5056 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5057 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5058 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5059 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5060 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5061 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5062 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5063 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5064 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005065/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5066/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5068 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5069 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005070/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5071/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005072 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5073 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5074 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5075 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005076/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5077/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5078 if (CHIP_REV_IS_FPGA(bp))
5079 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5080 else
5081 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005082 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5083 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5084 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005085/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5086/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005087 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5088 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005089/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5090 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005091}
5092
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005094static int bnx2x_init_common(struct bnx2x *bp)
5095{
5096 u32 val, i;
5097
5098 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5099
5100 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5101 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5102
5103 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5104 if (CHIP_IS_E1H(bp))
5105 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5106
5107 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5108 msleep(30);
5109 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5110
5111 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5112 if (CHIP_IS_E1(bp)) {
5113 /* enable HW interrupt from PXP on USDM overflow
5114 bit 16 on INT_MASK_0 */
5115 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005116 }
5117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005118 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5119 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005120
5121#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005122 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5123 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5124 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5125 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5126 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
5127 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005128
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005129/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5130 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5131 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5132 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5133 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134#endif
5135
5136#ifndef BCM_ISCSI
5137 /* set NIC mode */
5138 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5139#endif
5140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005141 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005142#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005143 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5144 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5145 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146#endif
5147
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005148 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5149 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005151 /* let the HW do it's magic ... */
5152 msleep(100);
5153 /* finish PXP init */
5154 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5155 if (val != 1) {
5156 BNX2X_ERR("PXP2 CFG failed\n");
5157 return -EBUSY;
5158 }
5159 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5160 if (val != 1) {
5161 BNX2X_ERR("PXP2 RD_INIT failed\n");
5162 return -EBUSY;
5163 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005164
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005165 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5166 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005167
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005168 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005169
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005170 /* clean the DMAE memory */
5171 bp->dmae_ready = 1;
5172 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005173
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005174 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5175 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5176 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5177 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005178
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005179 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5180 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5181 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5182 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5183
5184 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5185 /* soft reset pulse */
5186 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5187 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005188
5189#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005190 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005193 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5194 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5195 if (!CHIP_REV_IS_SLOW(bp)) {
5196 /* enable hw interrupt from doorbell Q */
5197 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5198 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005199
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005200 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5201 if (CHIP_REV_IS_SLOW(bp)) {
5202 /* fix for emulation and FPGA for no pause */
5203 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0, 513);
5204 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_1, 513);
5205 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0, 0);
5206 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_1, 0);
5207 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005208
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005209 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5210 if (CHIP_IS_E1H(bp))
5211 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005213 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5214 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5215 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5216 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005218 if (CHIP_IS_E1H(bp)) {
5219 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5220 STORM_INTMEM_SIZE_E1H/2);
5221 bnx2x_init_fill(bp,
5222 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5223 0, STORM_INTMEM_SIZE_E1H/2);
5224 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5225 STORM_INTMEM_SIZE_E1H/2);
5226 bnx2x_init_fill(bp,
5227 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5228 0, STORM_INTMEM_SIZE_E1H/2);
5229 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5230 STORM_INTMEM_SIZE_E1H/2);
5231 bnx2x_init_fill(bp,
5232 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5233 0, STORM_INTMEM_SIZE_E1H/2);
5234 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5235 STORM_INTMEM_SIZE_E1H/2);
5236 bnx2x_init_fill(bp,
5237 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5238 0, STORM_INTMEM_SIZE_E1H/2);
5239 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005240 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5241 STORM_INTMEM_SIZE_E1);
5242 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5243 STORM_INTMEM_SIZE_E1);
5244 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5245 STORM_INTMEM_SIZE_E1);
5246 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5247 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005248 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005249
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005250 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5251 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5252 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5253 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005254
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005255 /* sync semi rtc */
5256 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5257 0x80000000);
5258 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5259 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005260
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005261 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5262 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5263 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005264
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005265 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5266 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5267 REG_WR(bp, i, 0xc0cac01a);
5268 /* TODO: replace with something meaningful */
5269 }
5270 if (CHIP_IS_E1H(bp))
5271 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
5272 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005273
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005274 if (sizeof(union cdu_context) != 1024)
5275 /* we currently assume that a context is 1024 bytes */
5276 printk(KERN_ALERT PFX "please adjust the size of"
5277 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005278
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005279 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5280 val = (4 << 24) + (0 << 12) + 1024;
5281 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5282 if (CHIP_IS_E1(bp)) {
5283 /* !!! fix pxp client crdit until excel update */
5284 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5285 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5286 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005287
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005288 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5289 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005290
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005291 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5292 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005294 /* PXPCS COMMON comes here */
5295 /* Reset PCIE errors for debug */
5296 REG_WR(bp, 0x2814, 0xffffffff);
5297 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005299 /* EMAC0 COMMON comes here */
5300 /* EMAC1 COMMON comes here */
5301 /* DBU COMMON comes here */
5302 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005303
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005304 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5305 if (CHIP_IS_E1H(bp)) {
5306 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5307 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5308 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005309
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005310 if (CHIP_REV_IS_SLOW(bp))
5311 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005312
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005313 /* finish CFC init */
5314 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5315 if (val != 1) {
5316 BNX2X_ERR("CFC LL_INIT failed\n");
5317 return -EBUSY;
5318 }
5319 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5320 if (val != 1) {
5321 BNX2X_ERR("CFC AC_INIT failed\n");
5322 return -EBUSY;
5323 }
5324 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5325 if (val != 1) {
5326 BNX2X_ERR("CFC CAM_INIT failed\n");
5327 return -EBUSY;
5328 }
5329 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005331 /* read NIG statistic
5332 to see if this is our first up since powerup */
5333 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5334 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005336 /* do internal memory self test */
5337 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5338 BNX2X_ERR("internal mem self test failed\n");
5339 return -EBUSY;
5340 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005342 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
5343 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5344 /* Fan failure is indicated by SPIO 5 */
5345 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5346 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005347
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005348 /* set to active low mode */
5349 val = REG_RD(bp, MISC_REG_SPIO_INT);
5350 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005351 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005352 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005354 /* enable interrupt to signal the IGU */
5355 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5356 val |= (1 << MISC_REGISTERS_SPIO_5);
5357 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5358 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005360 default:
5361 break;
5362 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005363
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005364 /* clear PXP2 attentions */
5365 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005366
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005367 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005368
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005369 if (bp->flags & TPA_ENABLE_FLAG) {
5370 struct tstorm_eth_tpa_exist tmp = {0};
5371
5372 tmp.tpa_exist = 1;
5373
5374 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
5375 ((u32 *)&tmp)[0]);
5376 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
5377 ((u32 *)&tmp)[1]);
5378 }
5379
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005380 if (!BP_NOMCP(bp)) {
5381 bnx2x_acquire_phy_lock(bp);
5382 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5383 bnx2x_release_phy_lock(bp);
5384 } else
5385 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5386
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005387 return 0;
5388}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005389
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005390static int bnx2x_init_port(struct bnx2x *bp)
5391{
5392 int port = BP_PORT(bp);
5393 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005395 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5396
5397 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005398
5399 /* Port PXP comes here */
5400 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401#ifdef BCM_ISCSI
5402 /* Port0 1
5403 * Port1 385 */
5404 i++;
5405 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5406 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5407 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5408 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5409
5410 /* Port0 2
5411 * Port1 386 */
5412 i++;
5413 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5414 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5415 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5416 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5417
5418 /* Port0 3
5419 * Port1 387 */
5420 i++;
5421 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5422 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5423 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5424 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5425#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005426 /* Port CMs come here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005427
5428 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005429#ifdef BCM_ISCSI
5430 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5431 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5432
5433 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5434 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5435#endif
5436 /* Port DQ comes here */
5437 /* Port BRB1 comes here */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005438 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005439 /* Port TSDM comes here */
5440 /* Port CSDM comes here */
5441 /* Port USDM comes here */
5442 /* Port XSDM comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005443 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5444 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5445 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5446 port ? USEM_PORT1_END : USEM_PORT0_END);
5447 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5448 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5449 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5450 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005452 /* Port XPB comes here */
5453
5454 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5455 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005456
5457 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005458 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005459
5460 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005461 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005462 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005463 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005464
5465 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005466 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005467 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005468 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005469
5470#ifdef BCM_ISCSI
5471 /* tell the searcher where the T2 table is */
5472 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5473
5474 wb_write[0] = U64_LO(bp->t2_mapping);
5475 wb_write[1] = U64_HI(bp->t2_mapping);
5476 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5477 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5478 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5479 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5480
5481 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5482 /* Port SRCH comes here */
5483#endif
5484 /* Port CDU comes here */
5485 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005486
5487 if (CHIP_IS_E1(bp)) {
5488 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5489 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5490 }
5491 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5492 port ? HC_PORT1_END : HC_PORT0_END);
5493
5494 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005495 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005496 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5497 /* init aeu_mask_attn_func_0/1:
5498 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5499 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5500 * bits 4-7 are used for "per vn group attention" */
5501 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5502 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5503
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005504 /* Port PXPCS comes here */
5505 /* Port EMAC0 comes here */
5506 /* Port EMAC1 comes here */
5507 /* Port DBU comes here */
5508 /* Port DBG comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005509 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5510 port ? NIG_PORT1_END : NIG_PORT0_END);
5511
5512 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5513
5514 if (CHIP_IS_E1H(bp)) {
5515 u32 wsum;
5516 struct cmng_struct_per_port m_cmng_port;
5517 int vn;
5518
5519 /* 0x2 disable e1hov, 0x1 enable */
5520 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5521 (IS_E1HMF(bp) ? 0x1 : 0x2));
5522
5523 /* Init RATE SHAPING and FAIRNESS contexts.
5524 Initialize as if there is 10G link. */
5525 wsum = bnx2x_calc_vn_wsum(bp);
5526 bnx2x_init_port_minmax(bp, (int)wsum, 10000, &m_cmng_port);
5527 if (IS_E1HMF(bp))
5528 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5529 bnx2x_init_vn_minmax(bp, 2*vn + port,
5530 wsum, 10000, &m_cmng_port);
5531 }
5532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005533 /* Port MCP comes here */
5534 /* Port DMAE comes here */
5535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005536 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08005537 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5538 /* add SPIO 5 to group 0 */
5539 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5540 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5541 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5542 break;
5543
5544 default:
5545 break;
5546 }
5547
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005548 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005549
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550 return 0;
5551}
5552
5553#define ILT_PER_FUNC (768/2)
5554#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
5555/* the phys address is shifted right 12 bits and has an added
5556 1=valid bit added to the 53rd bit
5557 then since this is a wide register(TM)
5558 we split it into two 32 bit writes
5559 */
5560#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
5561#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
5562#define PXP_ONE_ILT(x) (((x) << 10) | x)
5563#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
5564
5565#define CNIC_ILT_LINES 0
5566
5567static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5568{
5569 int reg;
5570
5571 if (CHIP_IS_E1H(bp))
5572 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
5573 else /* E1 */
5574 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
5575
5576 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5577}
5578
5579static int bnx2x_init_func(struct bnx2x *bp)
5580{
5581 int port = BP_PORT(bp);
5582 int func = BP_FUNC(bp);
5583 int i;
5584
5585 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
5586
5587 i = FUNC_ILT_BASE(func);
5588
5589 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
5590 if (CHIP_IS_E1H(bp)) {
5591 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
5592 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
5593 } else /* E1 */
5594 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
5595 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
5596
5597
5598 if (CHIP_IS_E1H(bp)) {
5599 for (i = 0; i < 9; i++)
5600 bnx2x_init_block(bp,
5601 cm_start[func][i], cm_end[func][i]);
5602
5603 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
5604 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
5605 }
5606
5607 /* HC init per function */
5608 if (CHIP_IS_E1H(bp)) {
5609 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5610
5611 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5612 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5613 }
5614 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
5615
5616 if (CHIP_IS_E1H(bp))
5617 REG_WR(bp, HC_REG_FUNC_NUM_P0 + port*4, func);
5618
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005619 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620 REG_WR(bp, 0x2114, 0xffffffff);
5621 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005622
5623 return 0;
5624}
5625
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
5627{
5628 int i, rc = 0;
5629
5630 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
5631 BP_FUNC(bp), load_code);
5632
5633 bp->dmae_ready = 0;
5634 mutex_init(&bp->dmae_mutex);
5635 bnx2x_gunzip_init(bp);
5636
5637 switch (load_code) {
5638 case FW_MSG_CODE_DRV_LOAD_COMMON:
5639 rc = bnx2x_init_common(bp);
5640 if (rc)
5641 goto init_hw_err;
5642 /* no break */
5643
5644 case FW_MSG_CODE_DRV_LOAD_PORT:
5645 bp->dmae_ready = 1;
5646 rc = bnx2x_init_port(bp);
5647 if (rc)
5648 goto init_hw_err;
5649 /* no break */
5650
5651 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5652 bp->dmae_ready = 1;
5653 rc = bnx2x_init_func(bp);
5654 if (rc)
5655 goto init_hw_err;
5656 break;
5657
5658 default:
5659 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5660 break;
5661 }
5662
5663 if (!BP_NOMCP(bp)) {
5664 int func = BP_FUNC(bp);
5665
5666 bp->fw_drv_pulse_wr_seq =
5667 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
5668 DRV_PULSE_SEQ_MASK);
5669 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
5670 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
5671 bp->fw_drv_pulse_wr_seq, bp->func_stx);
5672 } else
5673 bp->func_stx = 0;
5674
5675 /* this needs to be done before gunzip end */
5676 bnx2x_zero_def_sb(bp);
5677 for_each_queue(bp, i)
5678 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
5679
5680init_hw_err:
5681 bnx2x_gunzip_end(bp);
5682
5683 return rc;
5684}
5685
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005686/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005687static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
5688{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005689 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005690 u32 seq = ++bp->fw_seq;
5691 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07005692 u32 cnt = 1;
5693 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005695 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08005696 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005697
Eilon Greenstein19680c42008-08-13 15:47:33 -07005698 do {
5699 /* let the FW do it's magic ... */
5700 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005701
Eilon Greenstein19680c42008-08-13 15:47:33 -07005702 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005703
Eilon Greenstein19680c42008-08-13 15:47:33 -07005704 /* Give the FW up to 2 second (200*10ms) */
5705 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
5706
5707 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
5708 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005709
5710 /* is this a reply to our command? */
5711 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
5712 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005714 } else {
5715 /* FW BUG! */
5716 BNX2X_ERR("FW failed to respond!\n");
5717 bnx2x_fw_dump(bp);
5718 rc = 0;
5719 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005720
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005721 return rc;
5722}
5723
5724static void bnx2x_free_mem(struct bnx2x *bp)
5725{
5726
5727#define BNX2X_PCI_FREE(x, y, size) \
5728 do { \
5729 if (x) { \
5730 pci_free_consistent(bp->pdev, size, x, y); \
5731 x = NULL; \
5732 y = 0; \
5733 } \
5734 } while (0)
5735
5736#define BNX2X_FREE(x) \
5737 do { \
5738 if (x) { \
5739 vfree(x); \
5740 x = NULL; \
5741 } \
5742 } while (0)
5743
5744 int i;
5745
5746 /* fastpath */
5747 for_each_queue(bp, i) {
5748
5749 /* Status blocks */
5750 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
5751 bnx2x_fp(bp, i, status_blk_mapping),
5752 sizeof(struct host_status_block) +
5753 sizeof(struct eth_tx_db_data));
5754
5755 /* fast path rings: tx_buf tx_desc rx_buf rx_desc rx_comp */
5756 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
5757 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
5758 bnx2x_fp(bp, i, tx_desc_mapping),
5759 sizeof(struct eth_tx_bd) * NUM_TX_BD);
5760
5761 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
5762 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
5763 bnx2x_fp(bp, i, rx_desc_mapping),
5764 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5765
5766 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
5767 bnx2x_fp(bp, i, rx_comp_mapping),
5768 sizeof(struct eth_fast_path_rx_cqe) *
5769 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005771 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07005772 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005773 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
5774 bnx2x_fp(bp, i, rx_sge_mapping),
5775 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
5776 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005777 /* end of fastpath */
5778
5779 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005780 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005781
5782 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005783 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784
5785#ifdef BCM_ISCSI
5786 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
5787 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
5788 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
5789 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
5790#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005791 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792
5793#undef BNX2X_PCI_FREE
5794#undef BNX2X_KFREE
5795}
5796
5797static int bnx2x_alloc_mem(struct bnx2x *bp)
5798{
5799
5800#define BNX2X_PCI_ALLOC(x, y, size) \
5801 do { \
5802 x = pci_alloc_consistent(bp->pdev, size, y); \
5803 if (x == NULL) \
5804 goto alloc_mem_err; \
5805 memset(x, 0, size); \
5806 } while (0)
5807
5808#define BNX2X_ALLOC(x, size) \
5809 do { \
5810 x = vmalloc(size); \
5811 if (x == NULL) \
5812 goto alloc_mem_err; \
5813 memset(x, 0, size); \
5814 } while (0)
5815
5816 int i;
5817
5818 /* fastpath */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819 for_each_queue(bp, i) {
5820 bnx2x_fp(bp, i, bp) = bp;
5821
5822 /* Status blocks */
5823 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
5824 &bnx2x_fp(bp, i, status_blk_mapping),
5825 sizeof(struct host_status_block) +
5826 sizeof(struct eth_tx_db_data));
5827
5828 bnx2x_fp(bp, i, hw_tx_prods) =
5829 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
5830
5831 bnx2x_fp(bp, i, tx_prods_mapping) =
5832 bnx2x_fp(bp, i, status_blk_mapping) +
5833 sizeof(struct host_status_block);
5834
5835 /* fast path rings: tx_buf tx_desc rx_buf rx_desc rx_comp */
5836 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
5837 sizeof(struct sw_tx_bd) * NUM_TX_BD);
5838 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
5839 &bnx2x_fp(bp, i, tx_desc_mapping),
5840 sizeof(struct eth_tx_bd) * NUM_TX_BD);
5841
5842 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
5843 sizeof(struct sw_rx_bd) * NUM_RX_BD);
5844 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
5845 &bnx2x_fp(bp, i, rx_desc_mapping),
5846 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5847
5848 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
5849 &bnx2x_fp(bp, i, rx_comp_mapping),
5850 sizeof(struct eth_fast_path_rx_cqe) *
5851 NUM_RCQ_BD);
5852
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005853 /* SGE ring */
5854 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
5855 sizeof(struct sw_rx_page) * NUM_RX_SGE);
5856 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
5857 &bnx2x_fp(bp, i, rx_sge_mapping),
5858 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005859 }
5860 /* end of fastpath */
5861
5862 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
5863 sizeof(struct host_def_status_block));
5864
5865 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
5866 sizeof(struct bnx2x_slowpath));
5867
5868#ifdef BCM_ISCSI
5869 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
5870
5871 /* Initialize T1 */
5872 for (i = 0; i < 64*1024; i += 64) {
5873 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
5874 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
5875 }
5876
5877 /* allocate searcher T2 table
5878 we allocate 1/4 of alloc num for T2
5879 (which is not entered into the ILT) */
5880 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
5881
5882 /* Initialize T2 */
5883 for (i = 0; i < 16*1024; i += 64)
5884 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
5885
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005886 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005887 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
5888
5889 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
5890 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
5891
5892 /* QM queues (128*MAX_CONN) */
5893 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
5894#endif
5895
5896 /* Slow path ring */
5897 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
5898
5899 return 0;
5900
5901alloc_mem_err:
5902 bnx2x_free_mem(bp);
5903 return -ENOMEM;
5904
5905#undef BNX2X_PCI_ALLOC
5906#undef BNX2X_ALLOC
5907}
5908
5909static void bnx2x_free_tx_skbs(struct bnx2x *bp)
5910{
5911 int i;
5912
5913 for_each_queue(bp, i) {
5914 struct bnx2x_fastpath *fp = &bp->fp[i];
5915
5916 u16 bd_cons = fp->tx_bd_cons;
5917 u16 sw_prod = fp->tx_pkt_prod;
5918 u16 sw_cons = fp->tx_pkt_cons;
5919
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920 while (sw_cons != sw_prod) {
5921 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
5922 sw_cons++;
5923 }
5924 }
5925}
5926
5927static void bnx2x_free_rx_skbs(struct bnx2x *bp)
5928{
5929 int i, j;
5930
5931 for_each_queue(bp, j) {
5932 struct bnx2x_fastpath *fp = &bp->fp[j];
5933
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005934 for (i = 0; i < NUM_RX_BD; i++) {
5935 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
5936 struct sk_buff *skb = rx_buf->skb;
5937
5938 if (skb == NULL)
5939 continue;
5940
5941 pci_unmap_single(bp->pdev,
5942 pci_unmap_addr(rx_buf, mapping),
5943 bp->rx_buf_use_size,
5944 PCI_DMA_FROMDEVICE);
5945
5946 rx_buf->skb = NULL;
5947 dev_kfree_skb(skb);
5948 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005949 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07005950 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
5951 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005952 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005953 }
5954}
5955
5956static void bnx2x_free_skbs(struct bnx2x *bp)
5957{
5958 bnx2x_free_tx_skbs(bp);
5959 bnx2x_free_rx_skbs(bp);
5960}
5961
5962static void bnx2x_free_msix_irqs(struct bnx2x *bp)
5963{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005964 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005965
5966 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005967 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968 bp->msix_table[0].vector);
5969
5970 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005971 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005972 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005973 bnx2x_fp(bp, i, state));
5974
Eliezer Tamir228241e2008-02-28 11:56:57 -08005975 if (bnx2x_fp(bp, i, state) != BNX2X_FP_STATE_CLOSED)
5976 BNX2X_ERR("IRQ of fp #%d being freed while "
5977 "state != closed\n", i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005979 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005981}
5982
5983static void bnx2x_free_irq(struct bnx2x *bp)
5984{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005986 bnx2x_free_msix_irqs(bp);
5987 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005988 bp->flags &= ~USING_MSIX_FLAG;
5989
5990 } else
5991 free_irq(bp->pdev->irq, bp->dev);
5992}
5993
5994static int bnx2x_enable_msix(struct bnx2x *bp)
5995{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005996 int i, rc, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005997
5998 bp->msix_table[0].entry = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005999 offset = 1;
6000 DP(NETIF_MSG_IFUP, "msix_table[0].entry = 0 (slowpath)\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006002 for_each_queue(bp, i) {
6003 int igu_vec = offset + i + BP_L_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006004
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006005 bp->msix_table[i + offset].entry = igu_vec;
6006 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6007 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006008 }
6009
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006010 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
6011 bp->num_queues + offset);
6012 if (rc) {
6013 DP(NETIF_MSG_IFUP, "MSI-X is not attainable\n");
6014 return -1;
6015 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016 bp->flags |= USING_MSIX_FLAG;
6017
6018 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019}
6020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006021static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6022{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006023 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006024
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006025 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6026 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006027 if (rc) {
6028 BNX2X_ERR("request sp irq failed\n");
6029 return -EBUSY;
6030 }
6031
6032 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006033 rc = request_irq(bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006034 bnx2x_msix_fp_int, 0,
6035 bp->dev->name, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006036 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006037 BNX2X_ERR("request fp #%d irq failed rc %d\n",
6038 i + offset, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006039 bnx2x_free_msix_irqs(bp);
6040 return -EBUSY;
6041 }
6042
6043 bnx2x_fp(bp, i, state) = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006044 }
6045
6046 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006047}
6048
6049static int bnx2x_req_irq(struct bnx2x *bp)
6050{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006051 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006053 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, IRQF_SHARED,
6054 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006055 if (!rc)
6056 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6057
6058 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059}
6060
6061/*
6062 * Init service functions
6063 */
6064
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006065static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006066{
6067 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006068 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006069
6070 /* CAM allocation
6071 * unicasts 0-31:port0 32-63:port1
6072 * multicast 64-127:port0 128-191:port1
6073 */
6074 config->hdr.length_6b = 2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006075 config->hdr.offset = port ? 31 : 0;
6076 config->hdr.client_id = BP_CL_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006077 config->hdr.reserved1 = 0;
6078
6079 /* primary MAC */
6080 config->config_table[0].cam_entry.msb_mac_addr =
6081 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6082 config->config_table[0].cam_entry.middle_mac_addr =
6083 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6084 config->config_table[0].cam_entry.lsb_mac_addr =
6085 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006086 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006087 if (set)
6088 config->config_table[0].target_table_entry.flags = 0;
6089 else
6090 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006091 config->config_table[0].target_table_entry.client_id = 0;
6092 config->config_table[0].target_table_entry.vlan_id = 0;
6093
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006094 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6095 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096 config->config_table[0].cam_entry.msb_mac_addr,
6097 config->config_table[0].cam_entry.middle_mac_addr,
6098 config->config_table[0].cam_entry.lsb_mac_addr);
6099
6100 /* broadcast */
6101 config->config_table[1].cam_entry.msb_mac_addr = 0xffff;
6102 config->config_table[1].cam_entry.middle_mac_addr = 0xffff;
6103 config->config_table[1].cam_entry.lsb_mac_addr = 0xffff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006104 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006105 if (set)
6106 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006108 else
6109 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006110 config->config_table[1].target_table_entry.client_id = 0;
6111 config->config_table[1].target_table_entry.vlan_id = 0;
6112
6113 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6114 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6115 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6116}
6117
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006118static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006119{
6120 struct mac_configuration_cmd_e1h *config =
6121 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6122
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006123 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006124 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6125 return;
6126 }
6127
6128 /* CAM allocation for E1H
6129 * unicasts: by func number
6130 * multicast: 20+FUNC*20, 20 each
6131 */
6132 config->hdr.length_6b = 1;
6133 config->hdr.offset = BP_FUNC(bp);
6134 config->hdr.client_id = BP_CL_ID(bp);
6135 config->hdr.reserved1 = 0;
6136
6137 /* primary MAC */
6138 config->config_table[0].msb_mac_addr =
6139 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6140 config->config_table[0].middle_mac_addr =
6141 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6142 config->config_table[0].lsb_mac_addr =
6143 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6144 config->config_table[0].client_id = BP_L_ID(bp);
6145 config->config_table[0].vlan_id = 0;
6146 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006147 if (set)
6148 config->config_table[0].flags = BP_PORT(bp);
6149 else
6150 config->config_table[0].flags =
6151 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006152
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006153 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6154 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006155 config->config_table[0].msb_mac_addr,
6156 config->config_table[0].middle_mac_addr,
6157 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6158
6159 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6160 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6161 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6162}
6163
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6165 int *state_p, int poll)
6166{
6167 /* can take a while if any port is running */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006168 int cnt = 500;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006170 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6171 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006172
6173 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006174 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175 if (poll) {
6176 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006177 /* if index is different from 0
6178 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006179 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180 */
6181 if (idx)
6182 bnx2x_rx_int(&bp->fp[idx], 10);
6183 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006184
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006185 mb(); /* state is changed by bnx2x_sp_event() */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006186 if (*state_p == state)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006187 return 0;
6188
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006189 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006190 }
6191
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006193 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6194 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006195#ifdef BNX2X_STOP_ON_ERROR
6196 bnx2x_panic();
6197#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198
Eliezer Tamir49d66772008-02-28 11:53:13 -08006199 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006200}
6201
6202static int bnx2x_setup_leading(struct bnx2x *bp)
6203{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006204 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006205
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006206 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006207 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006208
6209 /* SETUP ramrod */
6210 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6211
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006212 /* Wait for completion */
6213 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006214
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006215 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216}
6217
6218static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6219{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006220 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006221 bnx2x_ack_sb(bp, bp->fp[index].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006222
Eliezer Tamir228241e2008-02-28 11:56:57 -08006223 /* SETUP ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006224 bp->fp[index].state = BNX2X_FP_STATE_OPENING;
6225 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0, index, 0);
6226
6227 /* Wait for completion */
6228 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eliezer Tamir228241e2008-02-28 11:56:57 -08006229 &(bp->fp[index].state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006230}
6231
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232static int bnx2x_poll(struct napi_struct *napi, int budget);
6233static void bnx2x_set_rx_mode(struct net_device *dev);
6234
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006235/* must be called with rtnl_lock */
6236static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006237{
Eliezer Tamir228241e2008-02-28 11:56:57 -08006238 u32 load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 int i, rc;
6240
6241#ifdef BNX2X_STOP_ON_ERROR
6242 if (unlikely(bp->panic))
6243 return -EPERM;
6244#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006245
6246 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6247
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006248 /* Send LOAD_REQUEST command to MCP
6249 Returns the type of LOAD command:
6250 if it is the first port to be initialized
6251 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006252 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006253 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006254 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6255 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006256 BNX2X_ERR("MCP response failure, aborting\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08006257 return -EBUSY;
6258 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006259 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006260 return -EBUSY; /* other port in diagnostic mode */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006261
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006262 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006263 int port = BP_PORT(bp);
6264
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006265 DP(NETIF_MSG_IFUP, "NO MCP load counts before us %d, %d, %d\n",
6266 load_count[0], load_count[1], load_count[2]);
6267 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006268 load_count[1 + port]++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006269 DP(NETIF_MSG_IFUP, "NO MCP new load counts %d, %d, %d\n",
6270 load_count[0], load_count[1], load_count[2]);
6271 if (load_count[0] == 1)
6272 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006273 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006274 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6275 else
6276 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277 }
6278
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006279 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6280 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6281 bp->port.pmf = 1;
6282 else
6283 bp->port.pmf = 0;
6284 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6285
6286 /* if we can't use MSI-X we only need one fp,
6287 * so try to enable MSI-X with the requested number of fp's
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288 * and fallback to inta with one fp
6289 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006290 if (use_inta) {
6291 bp->num_queues = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006292
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006293 } else {
6294 if ((use_multi > 1) && (use_multi <= BP_MAX_QUEUES(bp)))
6295 /* user requested number */
6296 bp->num_queues = use_multi;
6297
6298 else if (use_multi)
6299 bp->num_queues = min_t(u32, num_online_cpus(),
6300 BP_MAX_QUEUES(bp));
6301 else
6302 bp->num_queues = 1;
6303
6304 if (bnx2x_enable_msix(bp)) {
6305 /* failed to enable MSI-X */
6306 bp->num_queues = 1;
6307 if (use_multi)
6308 BNX2X_ERR("Multi requested but failed"
6309 " to enable MSI-X\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006310 }
6311 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006312 DP(NETIF_MSG_IFUP,
6313 "set number of queues to %d\n", bp->num_queues);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006314
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006315 if (bnx2x_alloc_mem(bp))
6316 return -ENOMEM;
6317
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006318 for_each_queue(bp, i)
6319 bnx2x_fp(bp, i, disable_tpa) =
6320 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6321
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006322 if (bp->flags & USING_MSIX_FLAG) {
6323 rc = bnx2x_req_msix_irqs(bp);
6324 if (rc) {
6325 pci_disable_msix(bp->pdev);
6326 goto load_error;
6327 }
6328 } else {
6329 bnx2x_ack_int(bp);
6330 rc = bnx2x_req_irq(bp);
6331 if (rc) {
6332 BNX2X_ERR("IRQ request failed, aborting\n");
6333 goto load_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006334 }
6335 }
6336
6337 for_each_queue(bp, i)
6338 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6339 bnx2x_poll, 128);
6340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006341 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006342 rc = bnx2x_init_hw(bp, load_code);
6343 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006344 BNX2X_ERR("HW init failed, aborting\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08006345 goto load_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006346 }
6347
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006348 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006349 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006350
6351 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006352 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006353 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6354 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006355 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006356 rc = -EBUSY;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006357 goto load_int_disable;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358 }
6359 }
6360
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006361 bnx2x_stats_init(bp);
6362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006363 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6364
6365 /* Enable Rx interrupt handling before sending the ramrod
6366 as it's completed on Rx FP queue */
6367 for_each_queue(bp, i)
6368 napi_enable(&bnx2x_fp(bp, i, napi));
6369
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006370 /* Enable interrupt handling */
6371 atomic_set(&bp->intr_sem, 0);
6372
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006373 rc = bnx2x_setup_leading(bp);
6374 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006375 BNX2X_ERR("Setup leading failed!\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08006376 goto load_stop_netif;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006377 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006378
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006379 if (CHIP_IS_E1H(bp))
6380 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
6381 BNX2X_ERR("!!! mf_cfg function disabled\n");
6382 bp->state = BNX2X_STATE_DISABLED;
6383 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006385 if (bp->state == BNX2X_STATE_OPEN)
6386 for_each_nondefault_queue(bp, i) {
6387 rc = bnx2x_setup_multi(bp, i);
6388 if (rc)
6389 goto load_stop_netif;
6390 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006391
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006392 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006393 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006394 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006395 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006396
6397 if (bp->port.pmf)
6398 bnx2x_initial_phy_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006399
6400 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006401 switch (load_mode) {
6402 case LOAD_NORMAL:
6403 /* Tx queue should be only reenabled */
6404 netif_wake_queue(bp->dev);
6405 bnx2x_set_rx_mode(bp->dev);
6406 break;
6407
6408 case LOAD_OPEN:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006409 netif_start_queue(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006410 bnx2x_set_rx_mode(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006411 if (bp->flags & USING_MSIX_FLAG)
6412 printk(KERN_INFO PFX "%s: using MSI-X\n",
6413 bp->dev->name);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006414 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006415
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006416 case LOAD_DIAG:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006417 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006418 bp->state = BNX2X_STATE_DIAG;
6419 break;
6420
6421 default:
6422 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006423 }
6424
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006425 if (!bp->port.pmf)
6426 bnx2x__link_status_update(bp);
6427
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428 /* start the timer */
6429 mod_timer(&bp->timer, jiffies + bp->current_interval);
6430
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006432 return 0;
6433
Eliezer Tamir228241e2008-02-28 11:56:57 -08006434load_stop_netif:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006435 for_each_queue(bp, i)
6436 napi_disable(&bnx2x_fp(bp, i, napi));
6437
Eliezer Tamir228241e2008-02-28 11:56:57 -08006438load_int_disable:
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006439 bnx2x_int_disable_sync(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006440
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006441 /* Release IRQs */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006442 bnx2x_free_irq(bp);
6443
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006444 /* Free SKBs, SGEs, TPA pool and driver internals */
6445 bnx2x_free_skbs(bp);
6446 for_each_queue(bp, i)
6447 bnx2x_free_rx_sge_range(bp, bp->fp + i,
6448 RX_SGE_CNT*NUM_RX_SGE_PAGES);
Eliezer Tamir228241e2008-02-28 11:56:57 -08006449load_error:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006450 bnx2x_free_mem(bp);
6451
6452 /* TBD we really need to reset the chip
6453 if we want to recover from this */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006454 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006455}
6456
6457static int bnx2x_stop_multi(struct bnx2x *bp, int index)
6458{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006459 int rc;
6460
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006461 /* halt the connection */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006462 bp->fp[index].state = BNX2X_FP_STATE_HALTING;
6463 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, 0, 0);
6464
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006465 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006466 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006467 &(bp->fp[index].state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006468 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006469 return rc;
6470
6471 /* delete cfc entry */
6472 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
6473
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006474 /* Wait for completion */
6475 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
6476 &(bp->fp[index].state), 1);
6477 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006478}
6479
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006480static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006481{
Eliezer Tamir49d66772008-02-28 11:53:13 -08006482 u16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006483 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006484 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006485 int cnt = 500;
6486 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006487
6488 might_sleep();
6489
6490 /* Send HALT ramrod */
6491 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006492 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, BP_CL_ID(bp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006493
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006494 /* Wait for completion */
6495 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
6496 &(bp->fp[0].state), 1);
6497 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006498 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499
Eliezer Tamir49d66772008-02-28 11:53:13 -08006500 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501
Eliezer Tamir228241e2008-02-28 11:56:57 -08006502 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006503 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
6504
Eliezer Tamir49d66772008-02-28 11:53:13 -08006505 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006506 we are going to reset the chip anyway
6507 so there is not much to do if this times out
6508 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006509 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006510 if (!cnt) {
6511 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
6512 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
6513 *bp->dsb_sp_prod, dsb_sp_prod_idx);
6514#ifdef BNX2X_STOP_ON_ERROR
6515 bnx2x_panic();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006516#else
6517 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006518#endif
6519 break;
6520 }
6521 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006522 msleep(1);
Eliezer Tamir49d66772008-02-28 11:53:13 -08006523 }
6524 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
6525 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006526
6527 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006528}
6529
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530static void bnx2x_reset_func(struct bnx2x *bp)
6531{
6532 int port = BP_PORT(bp);
6533 int func = BP_FUNC(bp);
6534 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08006535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 /* Configure IGU */
6537 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6538 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6539
6540 REG_WR(bp, HC_REG_CONFIG_0 + port*4, 0x1000);
6541
6542 /* Clear ILT */
6543 base = FUNC_ILT_BASE(func);
6544 for (i = base; i < base + ILT_PER_FUNC; i++)
6545 bnx2x_ilt_wr(bp, i, 0);
6546}
6547
6548static void bnx2x_reset_port(struct bnx2x *bp)
6549{
6550 int port = BP_PORT(bp);
6551 u32 val;
6552
6553 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
6554
6555 /* Do not rcv packets to BRB */
6556 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
6557 /* Do not direct rcv packets that are not for MCP to the BRB */
6558 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
6559 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6560
6561 /* Configure AEU */
6562 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
6563
6564 msleep(100);
6565 /* Check for BRB port occupancy */
6566 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
6567 if (val)
6568 DP(NETIF_MSG_IFDOWN,
6569 "BRB1 is not empty %d blooks are occupied\n", val);
6570
6571 /* TODO: Close Doorbell port? */
6572}
6573
6574static void bnx2x_reset_common(struct bnx2x *bp)
6575{
6576 /* reset_common */
6577 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6578 0xd3ffff7f);
6579 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
6580}
6581
6582static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
6583{
6584 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
6585 BP_FUNC(bp), reset_code);
6586
6587 switch (reset_code) {
6588 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
6589 bnx2x_reset_port(bp);
6590 bnx2x_reset_func(bp);
6591 bnx2x_reset_common(bp);
6592 break;
6593
6594 case FW_MSG_CODE_DRV_UNLOAD_PORT:
6595 bnx2x_reset_port(bp);
6596 bnx2x_reset_func(bp);
6597 break;
6598
6599 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
6600 bnx2x_reset_func(bp);
6601 break;
6602
6603 default:
6604 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
6605 break;
6606 }
6607}
6608
6609/* msut be called with rtnl_lock */
6610static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006612 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006613 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006614 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006615
6616 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
6617
Eliezer Tamir228241e2008-02-28 11:56:57 -08006618 bp->rx_mode = BNX2X_RX_MODE_NONE;
6619 bnx2x_set_storm_rx_mode(bp);
6620
6621 if (netif_running(bp->dev)) {
6622 netif_tx_disable(bp->dev);
6623 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6624 }
6625
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006626 del_timer_sync(&bp->timer);
6627 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
6628 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006629 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006630
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006631 /* Wait until tx fast path tasks complete */
Eliezer Tamir228241e2008-02-28 11:56:57 -08006632 for_each_queue(bp, i) {
6633 struct bnx2x_fastpath *fp = &bp->fp[i];
6634
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006635 cnt = 1000;
6636 smp_rmb();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006637 while (BNX2X_HAS_TX_WORK(fp)) {
6638
6639 if (!netif_running(bp->dev))
6640 bnx2x_tx_int(fp, 1000);
6641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006642 if (!cnt) {
6643 BNX2X_ERR("timeout waiting for queue[%d]\n",
6644 i);
6645#ifdef BNX2X_STOP_ON_ERROR
6646 bnx2x_panic();
6647 return -EBUSY;
6648#else
6649 break;
6650#endif
6651 }
6652 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006653 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006654 smp_rmb();
6655 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08006656 }
6657
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006658 /* Give HW time to discard old tx messages */
6659 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006660
Eliezer Tamir228241e2008-02-28 11:56:57 -08006661 for_each_queue(bp, i)
6662 napi_disable(&bnx2x_fp(bp, i, napi));
6663 /* Disable interrupts after Tx and Rx are disabled on stack level */
6664 bnx2x_int_disable_sync(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006666 /* Release IRQs */
6667 bnx2x_free_irq(bp);
6668
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006669 if (unload_mode == UNLOAD_NORMAL)
6670 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006671
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006672 else if (bp->flags & NO_WOL_FLAG) {
6673 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
6674 if (CHIP_IS_E1H(bp))
6675 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
6676
6677 } else if (bp->wol) {
6678 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006679 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006680 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006681 /* The mac address is written to entries 1-4 to
6682 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006683 u8 entry = (BP_E1HVN(bp) + 1)*8;
6684
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685 val = (mac_addr[0] << 8) | mac_addr[1];
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006686 EMAC_WR(EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006687
6688 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
6689 (mac_addr[4] << 8) | mac_addr[5];
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006690 EMAC_WR(EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006691
6692 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006693
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006694 } else
6695 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
6696
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006697 if (CHIP_IS_E1(bp)) {
6698 struct mac_configuration_cmd *config =
6699 bnx2x_sp(bp, mcast_config);
6700
6701 bnx2x_set_mac_addr_e1(bp, 0);
6702
6703 for (i = 0; i < config->hdr.length_6b; i++)
6704 CAM_INVALIDATE(config->config_table[i]);
6705
6706 config->hdr.length_6b = i;
6707 if (CHIP_REV_IS_SLOW(bp))
6708 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
6709 else
6710 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
6711 config->hdr.client_id = BP_CL_ID(bp);
6712 config->hdr.reserved1 = 0;
6713
6714 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6715 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
6716 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
6717
6718 } else { /* E1H */
6719 bnx2x_set_mac_addr_e1h(bp, 0);
6720
6721 for (i = 0; i < MC_HASH_SIZE; i++)
6722 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
6723 }
6724
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006725 if (CHIP_IS_E1H(bp))
6726 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
6727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728 /* Close multi and leading connections
6729 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006730 for_each_nondefault_queue(bp, i)
6731 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08006732 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006733
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006734 rc = bnx2x_stop_leading(bp);
6735 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006736 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006737#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006738 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006739#else
6740 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006741#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08006742 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006743
Eliezer Tamir228241e2008-02-28 11:56:57 -08006744unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006745 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08006746 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006747 else {
6748 DP(NETIF_MSG_IFDOWN, "NO MCP load counts %d, %d, %d\n",
6749 load_count[0], load_count[1], load_count[2]);
6750 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006751 load_count[1 + port]--;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006752 DP(NETIF_MSG_IFDOWN, "NO MCP new load counts %d, %d, %d\n",
6753 load_count[0], load_count[1], load_count[2]);
6754 if (load_count[0] == 0)
6755 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006756 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
6758 else
6759 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
6760 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
6763 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
6764 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006765
6766 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08006767 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006768
6769 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006770 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006771 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6772
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006773 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774 bnx2x_free_skbs(bp);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006775 for_each_queue(bp, i)
6776 bnx2x_free_rx_sge_range(bp, bp->fp + i,
6777 RX_SGE_CNT*NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778 bnx2x_free_mem(bp);
6779
6780 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006782 netif_carrier_off(bp->dev);
6783
6784 return 0;
6785}
6786
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006787static void bnx2x_reset_task(struct work_struct *work)
6788{
6789 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
6790
6791#ifdef BNX2X_STOP_ON_ERROR
6792 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
6793 " so reset not done to allow debug dump,\n"
6794 KERN_ERR " you will need to reboot when done\n");
6795 return;
6796#endif
6797
6798 rtnl_lock();
6799
6800 if (!netif_running(bp->dev))
6801 goto reset_task_exit;
6802
6803 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
6804 bnx2x_nic_load(bp, LOAD_NORMAL);
6805
6806reset_task_exit:
6807 rtnl_unlock();
6808}
6809
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006810/* end of nic load/unload */
6811
6812/* ethtool_ops */
6813
6814/*
6815 * Init service functions
6816 */
6817
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006818static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006819{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006820 u32 val;
6821
6822 /* Check if there is any driver already loaded */
6823 val = REG_RD(bp, MISC_REG_UNPREPARED);
6824 if (val == 0x1) {
6825 /* Check if it is the UNDI driver
6826 * UNDI driver initializes CID offset for normal bell to 0x7
6827 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07006828 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006829 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
6830 if (val == 0x7) {
6831 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006832 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006833 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006834 u32 swap_en;
6835 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006836
6837 BNX2X_DEV_INFO("UNDI is active! reset device\n");
6838
6839 /* try unload UNDI on port 0 */
6840 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006841 bp->fw_seq =
6842 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6843 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006844 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006845
6846 /* if UNDI is loaded on the other port */
6847 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
6848
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006849 /* send "DONE" for previous unload */
6850 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6851
6852 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006853 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006854 bp->fw_seq =
6855 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6856 DRV_MSG_SEQ_NUMBER_MASK);
6857 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006858
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006859 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006860 }
6861
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006862 REG_WR(bp, (BP_PORT(bp) ? HC_REG_CONFIG_1 :
6863 HC_REG_CONFIG_0), 0x1000);
6864
6865 /* close input traffic and wait for it */
6866 /* Do not rcv packets to BRB */
6867 REG_WR(bp,
6868 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
6869 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
6870 /* Do not direct rcv packets that are not for MCP to
6871 * the BRB */
6872 REG_WR(bp,
6873 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
6874 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6875 /* clear AEU */
6876 REG_WR(bp,
6877 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
6878 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
6879 msleep(10);
6880
6881 /* save NIG port swap info */
6882 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6883 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006884 /* reset device */
6885 REG_WR(bp,
6886 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006887 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888 REG_WR(bp,
6889 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
6890 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006891 /* take the NIG out of reset and restore swap values */
6892 REG_WR(bp,
6893 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6894 MISC_REGISTERS_RESET_REG_1_RST_NIG);
6895 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
6896 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
6897
6898 /* send unload done to the MCP */
6899 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6900
6901 /* restore our func and fw_seq */
6902 bp->func = func;
6903 bp->fw_seq =
6904 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6905 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006906 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07006907 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006908 }
6909}
6910
6911static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
6912{
6913 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07006914 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006915
6916 /* Get the chip revision id and number. */
6917 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
6918 val = REG_RD(bp, MISC_REG_CHIP_NUM);
6919 id = ((val & 0xffff) << 16);
6920 val = REG_RD(bp, MISC_REG_CHIP_REV);
6921 id |= ((val & 0xf) << 12);
6922 val = REG_RD(bp, MISC_REG_CHIP_METAL);
6923 id |= ((val & 0xff) << 4);
6924 REG_RD(bp, MISC_REG_BOND_ID);
6925 id |= (val & 0xf);
6926 bp->common.chip_id = id;
6927 bp->link_params.chip_id = bp->common.chip_id;
6928 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
6929
6930 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
6931 bp->common.flash_size = (NVRAM_1MB_SIZE <<
6932 (val & MCPR_NVM_CFG4_FLASH_SIZE));
6933 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
6934 bp->common.flash_size, bp->common.flash_size);
6935
6936 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
6937 bp->link_params.shmem_base = bp->common.shmem_base;
6938 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
6939
6940 if (!bp->common.shmem_base ||
6941 (bp->common.shmem_base < 0xA0000) ||
6942 (bp->common.shmem_base >= 0xC0000)) {
6943 BNX2X_DEV_INFO("MCP not active\n");
6944 bp->flags |= NO_MCP_FLAG;
6945 return;
6946 }
6947
6948 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
6949 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
6950 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
6951 BNX2X_ERR("BAD MCP validity signature\n");
6952
6953 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
6954 bp->common.board = SHMEM_RD(bp, dev_info.shared_hw_config.board);
6955
6956 BNX2X_DEV_INFO("hw_config 0x%08x board 0x%08x\n",
6957 bp->common.hw_config, bp->common.board);
6958
6959 bp->link_params.hw_led_mode = ((bp->common.hw_config &
6960 SHARED_HW_CFG_LED_MODE_MASK) >>
6961 SHARED_HW_CFG_LED_MODE_SHIFT);
6962
6963 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
6964 bp->common.bc_ver = val;
6965 BNX2X_DEV_INFO("bc_ver %X\n", val);
6966 if (val < BNX2X_BC_VER) {
6967 /* for now only warn
6968 * later we might need to enforce this */
6969 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
6970 " please upgrade BC\n", BNX2X_BC_VER, val);
6971 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07006972
6973 if (BP_E1HVN(bp) == 0) {
6974 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
6975 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
6976 } else {
6977 /* no WOL capability for E1HVN != 0 */
6978 bp->flags |= NO_WOL_FLAG;
6979 }
6980 BNX2X_DEV_INFO("%sWoL capable\n",
6981 (bp->flags & NO_WOL_FLAG) ? "Not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006982
6983 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
6984 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
6985 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
6986 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
6987
6988 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
6989 val, val2, val3, val4);
6990}
6991
6992static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
6993 u32 switch_cfg)
6994{
6995 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996 u32 ext_phy_type;
6997
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006998 switch (switch_cfg) {
6999 case SWITCH_CFG_1G:
7000 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7001
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007002 ext_phy_type =
7003 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 switch (ext_phy_type) {
7005 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7006 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7007 ext_phy_type);
7008
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007009 bp->port.supported |= (SUPPORTED_10baseT_Half |
7010 SUPPORTED_10baseT_Full |
7011 SUPPORTED_100baseT_Half |
7012 SUPPORTED_100baseT_Full |
7013 SUPPORTED_1000baseT_Full |
7014 SUPPORTED_2500baseX_Full |
7015 SUPPORTED_TP |
7016 SUPPORTED_FIBRE |
7017 SUPPORTED_Autoneg |
7018 SUPPORTED_Pause |
7019 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007020 break;
7021
7022 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7023 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7024 ext_phy_type);
7025
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007026 bp->port.supported |= (SUPPORTED_10baseT_Half |
7027 SUPPORTED_10baseT_Full |
7028 SUPPORTED_100baseT_Half |
7029 SUPPORTED_100baseT_Full |
7030 SUPPORTED_1000baseT_Full |
7031 SUPPORTED_TP |
7032 SUPPORTED_FIBRE |
7033 SUPPORTED_Autoneg |
7034 SUPPORTED_Pause |
7035 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007036 break;
7037
7038 default:
7039 BNX2X_ERR("NVRAM config error. "
7040 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007041 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007042 return;
7043 }
7044
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007045 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7046 port*0x10);
7047 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007048 break;
7049
7050 case SWITCH_CFG_10G:
7051 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7052
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007053 ext_phy_type =
7054 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007055 switch (ext_phy_type) {
7056 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7057 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7058 ext_phy_type);
7059
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007060 bp->port.supported |= (SUPPORTED_10baseT_Half |
7061 SUPPORTED_10baseT_Full |
7062 SUPPORTED_100baseT_Half |
7063 SUPPORTED_100baseT_Full |
7064 SUPPORTED_1000baseT_Full |
7065 SUPPORTED_2500baseX_Full |
7066 SUPPORTED_10000baseT_Full |
7067 SUPPORTED_TP |
7068 SUPPORTED_FIBRE |
7069 SUPPORTED_Autoneg |
7070 SUPPORTED_Pause |
7071 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007072 break;
7073
7074 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007075 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007076 ext_phy_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007078 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7079 SUPPORTED_FIBRE |
7080 SUPPORTED_Pause |
7081 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007082 break;
7083
Eliezer Tamirf1410642008-02-28 11:51:50 -08007084 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7085 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7086 ext_phy_type);
7087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007088 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7089 SUPPORTED_1000baseT_Full |
7090 SUPPORTED_FIBRE |
7091 SUPPORTED_Pause |
7092 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007093 break;
7094
7095 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7096 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7097 ext_phy_type);
7098
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007099 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7100 SUPPORTED_1000baseT_Full |
7101 SUPPORTED_FIBRE |
7102 SUPPORTED_Autoneg |
7103 SUPPORTED_Pause |
7104 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007105 break;
7106
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007107 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7108 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7109 ext_phy_type);
7110
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007111 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7112 SUPPORTED_2500baseX_Full |
7113 SUPPORTED_1000baseT_Full |
7114 SUPPORTED_FIBRE |
7115 SUPPORTED_Autoneg |
7116 SUPPORTED_Pause |
7117 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007118 break;
7119
Eliezer Tamirf1410642008-02-28 11:51:50 -08007120 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7121 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7122 ext_phy_type);
7123
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007124 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7125 SUPPORTED_TP |
7126 SUPPORTED_Autoneg |
7127 SUPPORTED_Pause |
7128 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007129 break;
7130
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007131 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7132 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7133 bp->link_params.ext_phy_config);
7134 break;
7135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007136 default:
7137 BNX2X_ERR("NVRAM config error. "
7138 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007139 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007140 return;
7141 }
7142
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007143 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7144 port*0x18);
7145 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007146
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007147 break;
7148
7149 default:
7150 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007151 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007152 return;
7153 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007154 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007155
7156 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007157 if (!(bp->link_params.speed_cap_mask &
7158 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007159 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007160
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007161 if (!(bp->link_params.speed_cap_mask &
7162 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007163 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007164
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007165 if (!(bp->link_params.speed_cap_mask &
7166 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007167 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007168
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007169 if (!(bp->link_params.speed_cap_mask &
7170 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007171 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007172
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007173 if (!(bp->link_params.speed_cap_mask &
7174 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007175 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7176 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007177
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007178 if (!(bp->link_params.speed_cap_mask &
7179 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007180 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007181
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007182 if (!(bp->link_params.speed_cap_mask &
7183 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007184 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007185
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007186 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007187}
7188
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007189static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007190{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007191 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007193 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007194 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007195 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007196 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007197 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007198 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007199 u32 ext_phy_type =
7200 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7201
7202 if ((ext_phy_type ==
7203 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7204 (ext_phy_type ==
7205 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007206 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007207 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007208 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007209 (ADVERTISED_10000baseT_Full |
7210 ADVERTISED_FIBRE);
7211 break;
7212 }
7213 BNX2X_ERR("NVRAM config error. "
7214 "Invalid link_config 0x%x"
7215 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007216 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007217 return;
7218 }
7219 break;
7220
7221 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007222 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007223 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007224 bp->port.advertising = (ADVERTISED_10baseT_Full |
7225 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007226 } else {
7227 BNX2X_ERR("NVRAM config error. "
7228 "Invalid link_config 0x%x"
7229 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007230 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007231 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007232 return;
7233 }
7234 break;
7235
7236 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007237 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007238 bp->link_params.req_line_speed = SPEED_10;
7239 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007240 bp->port.advertising = (ADVERTISED_10baseT_Half |
7241 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007242 } else {
7243 BNX2X_ERR("NVRAM config error. "
7244 "Invalid link_config 0x%x"
7245 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007247 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007248 return;
7249 }
7250 break;
7251
7252 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007253 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007254 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007255 bp->port.advertising = (ADVERTISED_100baseT_Full |
7256 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007257 } else {
7258 BNX2X_ERR("NVRAM config error. "
7259 "Invalid link_config 0x%x"
7260 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007261 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007262 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007263 return;
7264 }
7265 break;
7266
7267 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007268 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007269 bp->link_params.req_line_speed = SPEED_100;
7270 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007271 bp->port.advertising = (ADVERTISED_100baseT_Half |
7272 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007273 } else {
7274 BNX2X_ERR("NVRAM config error. "
7275 "Invalid link_config 0x%x"
7276 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007277 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007278 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007279 return;
7280 }
7281 break;
7282
7283 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007284 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007285 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007286 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7287 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007288 } else {
7289 BNX2X_ERR("NVRAM config error. "
7290 "Invalid link_config 0x%x"
7291 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007292 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007293 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007294 return;
7295 }
7296 break;
7297
7298 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007299 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007300 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007301 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7302 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007303 } else {
7304 BNX2X_ERR("NVRAM config error. "
7305 "Invalid link_config 0x%x"
7306 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007307 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007308 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007309 return;
7310 }
7311 break;
7312
7313 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7314 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7315 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007316 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007317 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007318 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7319 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007320 } else {
7321 BNX2X_ERR("NVRAM config error. "
7322 "Invalid link_config 0x%x"
7323 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007324 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007325 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007326 return;
7327 }
7328 break;
7329
7330 default:
7331 BNX2X_ERR("NVRAM config error. "
7332 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007333 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007334 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007335 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007336 break;
7337 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007338
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007339 bp->link_params.req_flow_ctrl = (bp->port.link_config &
7340 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007341 if ((bp->link_params.req_flow_ctrl == FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07007342 !(bp->port.supported & SUPPORTED_Autoneg))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007343 bp->link_params.req_flow_ctrl = FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007344
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007345 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08007346 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007347 bp->link_params.req_line_speed,
7348 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007349 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007350}
7351
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007352static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007353{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007354 int port = BP_PORT(bp);
7355 u32 val, val2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007356
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007357 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007358 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007359
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007360 bp->link_params.serdes_config =
Eliezer Tamirf1410642008-02-28 11:51:50 -08007361 SHMEM_RD(bp, dev_info.port_hw_config[port].serdes_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007362 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007363 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007364 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007365 SHMEM_RD(bp,
7366 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007367 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007368 SHMEM_RD(bp,
7369 dev_info.port_hw_config[port].speed_capability_mask);
7370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007371 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007372 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
7373
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007374 BNX2X_DEV_INFO("serdes_config 0x%08x lane_config 0x%08x\n"
7375 KERN_INFO " ext_phy_config 0x%08x speed_cap_mask 0x%08x"
7376 " link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007377 bp->link_params.serdes_config,
7378 bp->link_params.lane_config,
7379 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007381
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007382 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007383 PORT_FEATURE_CONNECTED_SWITCH_MASK);
7384 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007385
7386 bnx2x_link_settings_requested(bp);
7387
7388 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
7389 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
7390 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7391 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7392 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7393 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7394 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7395 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007396 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
7397 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007398}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007399
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007400static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
7401{
7402 int func = BP_FUNC(bp);
7403 u32 val, val2;
7404 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007405
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007406 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007407
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007408 bp->e1hov = 0;
7409 bp->e1hmf = 0;
7410 if (CHIP_IS_E1H(bp)) {
7411 bp->mf_config =
7412 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007414 val =
7415 (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
7416 FUNC_MF_CFG_E1HOV_TAG_MASK);
7417 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007418
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007419 bp->e1hov = val;
7420 bp->e1hmf = 1;
7421 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
7422 "(0x%04x)\n",
7423 func, bp->e1hov, bp->e1hov);
7424 } else {
7425 BNX2X_DEV_INFO("Single function mode\n");
7426 if (BP_E1HVN(bp)) {
7427 BNX2X_ERR("!!! No valid E1HOV for func %d,"
7428 " aborting\n", func);
7429 rc = -EPERM;
7430 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007431 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007432 }
7433
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007434 if (!BP_NOMCP(bp)) {
7435 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007436
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007437 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
7438 DRV_MSG_SEQ_NUMBER_MASK);
7439 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7440 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007441
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007442 if (IS_E1HMF(bp)) {
7443 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
7444 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
7445 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
7446 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
7447 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7448 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7449 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7450 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7451 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7452 bp->dev->dev_addr[5] = (u8)(val & 0xff);
7453 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
7454 ETH_ALEN);
7455 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
7456 ETH_ALEN);
7457 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007458
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007459 return rc;
7460 }
7461
7462 if (BP_NOMCP(bp)) {
7463 /* only supposed to happen on emulation/FPGA */
7464 BNX2X_ERR("warning rendom MAC workaround active\n");
7465 random_ether_addr(bp->dev->dev_addr);
7466 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
7467 }
7468
7469 return rc;
7470}
7471
7472static int __devinit bnx2x_init_bp(struct bnx2x *bp)
7473{
7474 int func = BP_FUNC(bp);
7475 int rc;
7476
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007477 /* Disable interrupt handling until HW is initialized */
7478 atomic_set(&bp->intr_sem, 1);
7479
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007480 mutex_init(&bp->port.phy_mutex);
7481
7482 INIT_WORK(&bp->sp_task, bnx2x_sp_task);
7483 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
7484
7485 rc = bnx2x_get_hwinfo(bp);
7486
7487 /* need to reset chip if undi was active */
7488 if (!BP_NOMCP(bp))
7489 bnx2x_undi_unload(bp);
7490
7491 if (CHIP_REV_IS_FPGA(bp))
7492 printk(KERN_ERR PFX "FPGA detected\n");
7493
7494 if (BP_NOMCP(bp) && (func == 0))
7495 printk(KERN_ERR PFX
7496 "MCP disabled, must load devices in order!\n");
7497
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007498 /* Set TPA flags */
7499 if (disable_tpa) {
7500 bp->flags &= ~TPA_ENABLE_FLAG;
7501 bp->dev->features &= ~NETIF_F_LRO;
7502 } else {
7503 bp->flags |= TPA_ENABLE_FLAG;
7504 bp->dev->features |= NETIF_F_LRO;
7505 }
7506
7507
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007508 bp->tx_ring_size = MAX_TX_AVAIL;
7509 bp->rx_ring_size = MAX_RX_AVAIL;
7510
7511 bp->rx_csum = 1;
7512 bp->rx_offset = 0;
7513
7514 bp->tx_ticks = 50;
7515 bp->rx_ticks = 25;
7516
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007517 bp->timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
7518 bp->current_interval = (poll ? poll : bp->timer_interval);
7519
7520 init_timer(&bp->timer);
7521 bp->timer.expires = jiffies + bp->current_interval;
7522 bp->timer.data = (unsigned long) bp;
7523 bp->timer.function = bnx2x_timer;
7524
7525 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007526}
7527
7528/*
7529 * ethtool service functions
7530 */
7531
7532/* All ethtool functions called with rtnl_lock */
7533
7534static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7535{
7536 struct bnx2x *bp = netdev_priv(dev);
7537
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007538 cmd->supported = bp->port.supported;
7539 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007540
7541 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007542 cmd->speed = bp->link_vars.line_speed;
7543 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007544 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007545 cmd->speed = bp->link_params.req_line_speed;
7546 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007547 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007548 if (IS_E1HMF(bp)) {
7549 u16 vn_max_rate;
7550
7551 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
7552 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
7553 if (vn_max_rate < cmd->speed)
7554 cmd->speed = vn_max_rate;
7555 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007556
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007557 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
7558 u32 ext_phy_type =
7559 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007560
7561 switch (ext_phy_type) {
7562 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7563 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7564 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7565 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007566 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007567 cmd->port = PORT_FIBRE;
7568 break;
7569
7570 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7571 cmd->port = PORT_TP;
7572 break;
7573
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007574 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7575 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7576 bp->link_params.ext_phy_config);
7577 break;
7578
Eliezer Tamirf1410642008-02-28 11:51:50 -08007579 default:
7580 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007581 bp->link_params.ext_phy_config);
7582 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007583 }
7584 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007585 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007587 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007588 cmd->transceiver = XCVR_INTERNAL;
7589
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007590 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007591 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007592 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007593 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007594
7595 cmd->maxtxpkt = 0;
7596 cmd->maxrxpkt = 0;
7597
7598 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
7599 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
7600 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
7601 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
7602 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
7603 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
7604 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
7605
7606 return 0;
7607}
7608
7609static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7610{
7611 struct bnx2x *bp = netdev_priv(dev);
7612 u32 advertising;
7613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007614 if (IS_E1HMF(bp))
7615 return 0;
7616
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007617 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
7618 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
7619 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
7620 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
7621 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
7622 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
7623 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
7624
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007625 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007626 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
7627 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007628 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007629 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007630
7631 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007632 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007633
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007634 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
7635 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007636 bp->port.advertising |= (ADVERTISED_Autoneg |
7637 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007638
7639 } else { /* forced speed */
7640 /* advertise the requested speed and duplex if supported */
7641 switch (cmd->speed) {
7642 case SPEED_10:
7643 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007644 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007645 SUPPORTED_10baseT_Full)) {
7646 DP(NETIF_MSG_LINK,
7647 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007648 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007649 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007650
7651 advertising = (ADVERTISED_10baseT_Full |
7652 ADVERTISED_TP);
7653 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007654 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007655 SUPPORTED_10baseT_Half)) {
7656 DP(NETIF_MSG_LINK,
7657 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007658 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007659 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007660
7661 advertising = (ADVERTISED_10baseT_Half |
7662 ADVERTISED_TP);
7663 }
7664 break;
7665
7666 case SPEED_100:
7667 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007668 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007669 SUPPORTED_100baseT_Full)) {
7670 DP(NETIF_MSG_LINK,
7671 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007672 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007673 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007674
7675 advertising = (ADVERTISED_100baseT_Full |
7676 ADVERTISED_TP);
7677 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007679 SUPPORTED_100baseT_Half)) {
7680 DP(NETIF_MSG_LINK,
7681 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007682 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007683 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007684
7685 advertising = (ADVERTISED_100baseT_Half |
7686 ADVERTISED_TP);
7687 }
7688 break;
7689
7690 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007691 if (cmd->duplex != DUPLEX_FULL) {
7692 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007693 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007694 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007695
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007696 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007697 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007698 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007699 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007700
7701 advertising = (ADVERTISED_1000baseT_Full |
7702 ADVERTISED_TP);
7703 break;
7704
7705 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007706 if (cmd->duplex != DUPLEX_FULL) {
7707 DP(NETIF_MSG_LINK,
7708 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007709 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007710 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007712 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007713 DP(NETIF_MSG_LINK,
7714 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007715 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007716 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007717
Eliezer Tamirf1410642008-02-28 11:51:50 -08007718 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007719 ADVERTISED_TP);
7720 break;
7721
7722 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007723 if (cmd->duplex != DUPLEX_FULL) {
7724 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007725 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007726 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007728 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007729 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007730 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007731 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007732
7733 advertising = (ADVERTISED_10000baseT_Full |
7734 ADVERTISED_FIBRE);
7735 break;
7736
7737 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007738 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739 return -EINVAL;
7740 }
7741
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007742 bp->link_params.req_line_speed = cmd->speed;
7743 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007744 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007745 }
7746
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007747 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007748 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007749 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007750 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007751
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007752 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007753 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007754 bnx2x_link_set(bp);
7755 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007756
7757 return 0;
7758}
7759
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007760#define PHY_FW_VER_LEN 10
7761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007762static void bnx2x_get_drvinfo(struct net_device *dev,
7763 struct ethtool_drvinfo *info)
7764{
7765 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07007766 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007767
7768 strcpy(info->driver, DRV_MODULE_NAME);
7769 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007770
7771 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007772 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007773 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007774 bnx2x_get_ext_phy_fw_version(&bp->link_params,
7775 (bp->state != BNX2X_STATE_CLOSED),
7776 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007777 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007778 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007779
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07007780 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
7781 (bp->common.bc_ver & 0xff0000) >> 16,
7782 (bp->common.bc_ver & 0xff00) >> 8,
7783 (bp->common.bc_ver & 0xff),
7784 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007785 strcpy(info->bus_info, pci_name(bp->pdev));
7786 info->n_stats = BNX2X_NUM_STATS;
7787 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007788 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007789 info->regdump_len = 0;
7790}
7791
7792static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7793{
7794 struct bnx2x *bp = netdev_priv(dev);
7795
7796 if (bp->flags & NO_WOL_FLAG) {
7797 wol->supported = 0;
7798 wol->wolopts = 0;
7799 } else {
7800 wol->supported = WAKE_MAGIC;
7801 if (bp->wol)
7802 wol->wolopts = WAKE_MAGIC;
7803 else
7804 wol->wolopts = 0;
7805 }
7806 memset(&wol->sopass, 0, sizeof(wol->sopass));
7807}
7808
7809static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7810{
7811 struct bnx2x *bp = netdev_priv(dev);
7812
7813 if (wol->wolopts & ~WAKE_MAGIC)
7814 return -EINVAL;
7815
7816 if (wol->wolopts & WAKE_MAGIC) {
7817 if (bp->flags & NO_WOL_FLAG)
7818 return -EINVAL;
7819
7820 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007821 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007822 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007823
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007824 return 0;
7825}
7826
7827static u32 bnx2x_get_msglevel(struct net_device *dev)
7828{
7829 struct bnx2x *bp = netdev_priv(dev);
7830
7831 return bp->msglevel;
7832}
7833
7834static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
7835{
7836 struct bnx2x *bp = netdev_priv(dev);
7837
7838 if (capable(CAP_NET_ADMIN))
7839 bp->msglevel = level;
7840}
7841
7842static int bnx2x_nway_reset(struct net_device *dev)
7843{
7844 struct bnx2x *bp = netdev_priv(dev);
7845
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007846 if (!bp->port.pmf)
7847 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007848
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007849 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007850 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007851 bnx2x_link_set(bp);
7852 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007853
7854 return 0;
7855}
7856
7857static int bnx2x_get_eeprom_len(struct net_device *dev)
7858{
7859 struct bnx2x *bp = netdev_priv(dev);
7860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007861 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007862}
7863
7864static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
7865{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007866 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007867 int count, i;
7868 u32 val = 0;
7869
7870 /* adjust timeout for emulation/FPGA */
7871 count = NVRAM_TIMEOUT_COUNT;
7872 if (CHIP_REV_IS_SLOW(bp))
7873 count *= 100;
7874
7875 /* request access to nvram interface */
7876 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
7877 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
7878
7879 for (i = 0; i < count*10; i++) {
7880 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
7881 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
7882 break;
7883
7884 udelay(5);
7885 }
7886
7887 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007888 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007889 return -EBUSY;
7890 }
7891
7892 return 0;
7893}
7894
7895static int bnx2x_release_nvram_lock(struct bnx2x *bp)
7896{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007897 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007898 int count, i;
7899 u32 val = 0;
7900
7901 /* adjust timeout for emulation/FPGA */
7902 count = NVRAM_TIMEOUT_COUNT;
7903 if (CHIP_REV_IS_SLOW(bp))
7904 count *= 100;
7905
7906 /* relinquish nvram interface */
7907 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
7908 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
7909
7910 for (i = 0; i < count*10; i++) {
7911 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
7912 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
7913 break;
7914
7915 udelay(5);
7916 }
7917
7918 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007919 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007920 return -EBUSY;
7921 }
7922
7923 return 0;
7924}
7925
7926static void bnx2x_enable_nvram_access(struct bnx2x *bp)
7927{
7928 u32 val;
7929
7930 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
7931
7932 /* enable both bits, even on read */
7933 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
7934 (val | MCPR_NVM_ACCESS_ENABLE_EN |
7935 MCPR_NVM_ACCESS_ENABLE_WR_EN));
7936}
7937
7938static void bnx2x_disable_nvram_access(struct bnx2x *bp)
7939{
7940 u32 val;
7941
7942 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
7943
7944 /* disable both bits, even after read */
7945 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
7946 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
7947 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
7948}
7949
7950static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, u32 *ret_val,
7951 u32 cmd_flags)
7952{
Eliezer Tamirf1410642008-02-28 11:51:50 -08007953 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007954 u32 val;
7955
7956 /* build the command word */
7957 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
7958
7959 /* need to clear DONE bit separately */
7960 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
7961
7962 /* address of the NVRAM to read from */
7963 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
7964 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
7965
7966 /* issue a read command */
7967 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
7968
7969 /* adjust timeout for emulation/FPGA */
7970 count = NVRAM_TIMEOUT_COUNT;
7971 if (CHIP_REV_IS_SLOW(bp))
7972 count *= 100;
7973
7974 /* wait for completion */
7975 *ret_val = 0;
7976 rc = -EBUSY;
7977 for (i = 0; i < count; i++) {
7978 udelay(5);
7979 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
7980
7981 if (val & MCPR_NVM_COMMAND_DONE) {
7982 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007983 /* we read nvram data in cpu order
7984 * but ethtool sees it as an array of bytes
7985 * converting to big-endian will do the work */
7986 val = cpu_to_be32(val);
7987 *ret_val = val;
7988 rc = 0;
7989 break;
7990 }
7991 }
7992
7993 return rc;
7994}
7995
7996static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
7997 int buf_size)
7998{
7999 int rc;
8000 u32 cmd_flags;
8001 u32 val;
8002
8003 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008004 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008005 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008006 offset, buf_size);
8007 return -EINVAL;
8008 }
8009
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008010 if (offset + buf_size > bp->common.flash_size) {
8011 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008012 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008013 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008014 return -EINVAL;
8015 }
8016
8017 /* request access to nvram interface */
8018 rc = bnx2x_acquire_nvram_lock(bp);
8019 if (rc)
8020 return rc;
8021
8022 /* enable access to nvram interface */
8023 bnx2x_enable_nvram_access(bp);
8024
8025 /* read the first word(s) */
8026 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8027 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8028 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8029 memcpy(ret_buf, &val, 4);
8030
8031 /* advance to the next dword */
8032 offset += sizeof(u32);
8033 ret_buf += sizeof(u32);
8034 buf_size -= sizeof(u32);
8035 cmd_flags = 0;
8036 }
8037
8038 if (rc == 0) {
8039 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8040 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8041 memcpy(ret_buf, &val, 4);
8042 }
8043
8044 /* disable access to nvram interface */
8045 bnx2x_disable_nvram_access(bp);
8046 bnx2x_release_nvram_lock(bp);
8047
8048 return rc;
8049}
8050
8051static int bnx2x_get_eeprom(struct net_device *dev,
8052 struct ethtool_eeprom *eeprom, u8 *eebuf)
8053{
8054 struct bnx2x *bp = netdev_priv(dev);
8055 int rc;
8056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008057 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008058 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8059 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8060 eeprom->len, eeprom->len);
8061
8062 /* parameters already validated in ethtool_get_eeprom */
8063
8064 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8065
8066 return rc;
8067}
8068
8069static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8070 u32 cmd_flags)
8071{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008072 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008073
8074 /* build the command word */
8075 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8076
8077 /* need to clear DONE bit separately */
8078 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8079
8080 /* write the data */
8081 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8082
8083 /* address of the NVRAM to write to */
8084 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8085 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8086
8087 /* issue the write command */
8088 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8089
8090 /* adjust timeout for emulation/FPGA */
8091 count = NVRAM_TIMEOUT_COUNT;
8092 if (CHIP_REV_IS_SLOW(bp))
8093 count *= 100;
8094
8095 /* wait for completion */
8096 rc = -EBUSY;
8097 for (i = 0; i < count; i++) {
8098 udelay(5);
8099 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8100 if (val & MCPR_NVM_COMMAND_DONE) {
8101 rc = 0;
8102 break;
8103 }
8104 }
8105
8106 return rc;
8107}
8108
Eliezer Tamirf1410642008-02-28 11:51:50 -08008109#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008110
8111static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8112 int buf_size)
8113{
8114 int rc;
8115 u32 cmd_flags;
8116 u32 align_offset;
8117 u32 val;
8118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008119 if (offset + buf_size > bp->common.flash_size) {
8120 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008121 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008122 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008123 return -EINVAL;
8124 }
8125
8126 /* request access to nvram interface */
8127 rc = bnx2x_acquire_nvram_lock(bp);
8128 if (rc)
8129 return rc;
8130
8131 /* enable access to nvram interface */
8132 bnx2x_enable_nvram_access(bp);
8133
8134 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8135 align_offset = (offset & ~0x03);
8136 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8137
8138 if (rc == 0) {
8139 val &= ~(0xff << BYTE_OFFSET(offset));
8140 val |= (*data_buf << BYTE_OFFSET(offset));
8141
8142 /* nvram data is returned as an array of bytes
8143 * convert it back to cpu order */
8144 val = be32_to_cpu(val);
8145
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008146 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8147 cmd_flags);
8148 }
8149
8150 /* disable access to nvram interface */
8151 bnx2x_disable_nvram_access(bp);
8152 bnx2x_release_nvram_lock(bp);
8153
8154 return rc;
8155}
8156
8157static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8158 int buf_size)
8159{
8160 int rc;
8161 u32 cmd_flags;
8162 u32 val;
8163 u32 written_so_far;
8164
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008165 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008166 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167
8168 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008169 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008170 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008171 offset, buf_size);
8172 return -EINVAL;
8173 }
8174
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008175 if (offset + buf_size > bp->common.flash_size) {
8176 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008177 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008178 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008179 return -EINVAL;
8180 }
8181
8182 /* request access to nvram interface */
8183 rc = bnx2x_acquire_nvram_lock(bp);
8184 if (rc)
8185 return rc;
8186
8187 /* enable access to nvram interface */
8188 bnx2x_enable_nvram_access(bp);
8189
8190 written_so_far = 0;
8191 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8192 while ((written_so_far < buf_size) && (rc == 0)) {
8193 if (written_so_far == (buf_size - sizeof(u32)))
8194 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8195 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8196 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8197 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8198 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8199
8200 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008201
8202 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8203
8204 /* advance to the next dword */
8205 offset += sizeof(u32);
8206 data_buf += sizeof(u32);
8207 written_so_far += sizeof(u32);
8208 cmd_flags = 0;
8209 }
8210
8211 /* disable access to nvram interface */
8212 bnx2x_disable_nvram_access(bp);
8213 bnx2x_release_nvram_lock(bp);
8214
8215 return rc;
8216}
8217
8218static int bnx2x_set_eeprom(struct net_device *dev,
8219 struct ethtool_eeprom *eeprom, u8 *eebuf)
8220{
8221 struct bnx2x *bp = netdev_priv(dev);
8222 int rc;
8223
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008224 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008225 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8226 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8227 eeprom->len, eeprom->len);
8228
8229 /* parameters already validated in ethtool_set_eeprom */
8230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008231 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008232 if (eeprom->magic == 0x00504859)
8233 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008234
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008235 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008236 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8237 bp->link_params.ext_phy_config,
8238 (bp->state != BNX2X_STATE_CLOSED),
8239 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008240 if ((bp->state == BNX2X_STATE_OPEN) ||
8241 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008242 rc |= bnx2x_link_reset(&bp->link_params,
8243 &bp->link_vars);
8244 rc |= bnx2x_phy_init(&bp->link_params,
8245 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008246 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008247 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008248
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008249 } else /* Only the PMF can access the PHY */
8250 return -EINVAL;
8251 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008252 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008253
8254 return rc;
8255}
8256
8257static int bnx2x_get_coalesce(struct net_device *dev,
8258 struct ethtool_coalesce *coal)
8259{
8260 struct bnx2x *bp = netdev_priv(dev);
8261
8262 memset(coal, 0, sizeof(struct ethtool_coalesce));
8263
8264 coal->rx_coalesce_usecs = bp->rx_ticks;
8265 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008266
8267 return 0;
8268}
8269
8270static int bnx2x_set_coalesce(struct net_device *dev,
8271 struct ethtool_coalesce *coal)
8272{
8273 struct bnx2x *bp = netdev_priv(dev);
8274
8275 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8276 if (bp->rx_ticks > 3000)
8277 bp->rx_ticks = 3000;
8278
8279 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8280 if (bp->tx_ticks > 0x3000)
8281 bp->tx_ticks = 0x3000;
8282
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008283 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008284 bnx2x_update_coalesce(bp);
8285
8286 return 0;
8287}
8288
8289static void bnx2x_get_ringparam(struct net_device *dev,
8290 struct ethtool_ringparam *ering)
8291{
8292 struct bnx2x *bp = netdev_priv(dev);
8293
8294 ering->rx_max_pending = MAX_RX_AVAIL;
8295 ering->rx_mini_max_pending = 0;
8296 ering->rx_jumbo_max_pending = 0;
8297
8298 ering->rx_pending = bp->rx_ring_size;
8299 ering->rx_mini_pending = 0;
8300 ering->rx_jumbo_pending = 0;
8301
8302 ering->tx_max_pending = MAX_TX_AVAIL;
8303 ering->tx_pending = bp->tx_ring_size;
8304}
8305
8306static int bnx2x_set_ringparam(struct net_device *dev,
8307 struct ethtool_ringparam *ering)
8308{
8309 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008310 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008311
8312 if ((ering->rx_pending > MAX_RX_AVAIL) ||
8313 (ering->tx_pending > MAX_TX_AVAIL) ||
8314 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
8315 return -EINVAL;
8316
8317 bp->rx_ring_size = ering->rx_pending;
8318 bp->tx_ring_size = ering->tx_pending;
8319
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008320 if (netif_running(dev)) {
8321 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8322 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008323 }
8324
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008325 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008326}
8327
8328static void bnx2x_get_pauseparam(struct net_device *dev,
8329 struct ethtool_pauseparam *epause)
8330{
8331 struct bnx2x *bp = netdev_priv(dev);
8332
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008333 epause->autoneg = (bp->link_params.req_flow_ctrl == FLOW_CTRL_AUTO) &&
8334 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
8335
8336 epause->rx_pause = ((bp->link_vars.flow_ctrl & FLOW_CTRL_RX) ==
8337 FLOW_CTRL_RX);
8338 epause->tx_pause = ((bp->link_vars.flow_ctrl & FLOW_CTRL_TX) ==
8339 FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008340
8341 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8342 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8343 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8344}
8345
8346static int bnx2x_set_pauseparam(struct net_device *dev,
8347 struct ethtool_pauseparam *epause)
8348{
8349 struct bnx2x *bp = netdev_priv(dev);
8350
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008351 if (IS_E1HMF(bp))
8352 return 0;
8353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008354 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8355 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8356 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8357
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008358 bp->link_params.req_flow_ctrl = FLOW_CTRL_AUTO;
8359
8360 if (epause->rx_pause)
8361 bp->link_params.req_flow_ctrl |= FLOW_CTRL_RX;
8362
8363 if (epause->tx_pause)
8364 bp->link_params.req_flow_ctrl |= FLOW_CTRL_TX;
8365
8366 if (bp->link_params.req_flow_ctrl == FLOW_CTRL_AUTO)
8367 bp->link_params.req_flow_ctrl = FLOW_CTRL_NONE;
8368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008369 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008370 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008371 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08008372 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008373 }
8374
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008375 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
8376 bp->link_params.req_flow_ctrl = FLOW_CTRL_AUTO;
8377 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008378
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008379 DP(NETIF_MSG_LINK,
8380 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008381
8382 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008383 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008384 bnx2x_link_set(bp);
8385 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008386
8387 return 0;
8388}
8389
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008390static int bnx2x_set_flags(struct net_device *dev, u32 data)
8391{
8392 struct bnx2x *bp = netdev_priv(dev);
8393 int changed = 0;
8394 int rc = 0;
8395
8396 /* TPA requires Rx CSUM offloading */
8397 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
8398 if (!(dev->features & NETIF_F_LRO)) {
8399 dev->features |= NETIF_F_LRO;
8400 bp->flags |= TPA_ENABLE_FLAG;
8401 changed = 1;
8402 }
8403
8404 } else if (dev->features & NETIF_F_LRO) {
8405 dev->features &= ~NETIF_F_LRO;
8406 bp->flags &= ~TPA_ENABLE_FLAG;
8407 changed = 1;
8408 }
8409
8410 if (changed && netif_running(dev)) {
8411 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8412 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
8413 }
8414
8415 return rc;
8416}
8417
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008418static u32 bnx2x_get_rx_csum(struct net_device *dev)
8419{
8420 struct bnx2x *bp = netdev_priv(dev);
8421
8422 return bp->rx_csum;
8423}
8424
8425static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
8426{
8427 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008428 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008429
8430 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008431
8432 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
8433 TPA'ed packets will be discarded due to wrong TCP CSUM */
8434 if (!data) {
8435 u32 flags = ethtool_op_get_flags(dev);
8436
8437 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
8438 }
8439
8440 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008441}
8442
8443static int bnx2x_set_tso(struct net_device *dev, u32 data)
8444{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008445 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008446 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008447 dev->features |= NETIF_F_TSO6;
8448 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008449 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008450 dev->features &= ~NETIF_F_TSO6;
8451 }
8452
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008453 return 0;
8454}
8455
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008456static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008457 char string[ETH_GSTRING_LEN];
8458} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008459 { "register_test (offline)" },
8460 { "memory_test (offline)" },
8461 { "loopback_test (offline)" },
8462 { "nvram_test (online)" },
8463 { "interrupt_test (online)" },
8464 { "link_test (online)" },
8465 { "idle check (online)" },
8466 { "MC errors (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008467};
8468
8469static int bnx2x_self_test_count(struct net_device *dev)
8470{
8471 return BNX2X_NUM_TESTS;
8472}
8473
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008474static int bnx2x_test_registers(struct bnx2x *bp)
8475{
8476 int idx, i, rc = -ENODEV;
8477 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008478 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008479 static const struct {
8480 u32 offset0;
8481 u32 offset1;
8482 u32 mask;
8483 } reg_tbl[] = {
8484/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
8485 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
8486 { HC_REG_AGG_INT_0, 4, 0x000003ff },
8487 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
8488 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
8489 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
8490 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
8491 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8492 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
8493 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8494/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
8495 { QM_REG_CONNNUM_0, 4, 0x000fffff },
8496 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
8497 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
8498 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
8499 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
8500 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
8501 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
8502 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
8503 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
8504/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
8505 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
8506 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
8507 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
8508 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
8509 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
8510 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
8511 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
8512 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
8513 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
8514/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
8515 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
8516 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
8517 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
8518 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
8519 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
8520 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
8521 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
8522
8523 { 0xffffffff, 0, 0x00000000 }
8524 };
8525
8526 if (!netif_running(bp->dev))
8527 return rc;
8528
8529 /* Repeat the test twice:
8530 First by writing 0x00000000, second by writing 0xffffffff */
8531 for (idx = 0; idx < 2; idx++) {
8532
8533 switch (idx) {
8534 case 0:
8535 wr_val = 0;
8536 break;
8537 case 1:
8538 wr_val = 0xffffffff;
8539 break;
8540 }
8541
8542 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
8543 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008544
8545 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
8546 mask = reg_tbl[i].mask;
8547
8548 save_val = REG_RD(bp, offset);
8549
8550 REG_WR(bp, offset, wr_val);
8551 val = REG_RD(bp, offset);
8552
8553 /* Restore the original register's value */
8554 REG_WR(bp, offset, save_val);
8555
8556 /* verify that value is as expected value */
8557 if ((val & mask) != (wr_val & mask))
8558 goto test_reg_exit;
8559 }
8560 }
8561
8562 rc = 0;
8563
8564test_reg_exit:
8565 return rc;
8566}
8567
8568static int bnx2x_test_memory(struct bnx2x *bp)
8569{
8570 int i, j, rc = -ENODEV;
8571 u32 val;
8572 static const struct {
8573 u32 offset;
8574 int size;
8575 } mem_tbl[] = {
8576 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
8577 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
8578 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
8579 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
8580 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
8581 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
8582 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
8583
8584 { 0xffffffff, 0 }
8585 };
8586 static const struct {
8587 char *name;
8588 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008589 u32 e1_mask;
8590 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008591 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008592 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
8593 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
8594 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
8595 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
8596 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
8597 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008598
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008599 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008600 };
8601
8602 if (!netif_running(bp->dev))
8603 return rc;
8604
8605 /* Go through all the memories */
8606 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
8607 for (j = 0; j < mem_tbl[i].size; j++)
8608 REG_RD(bp, mem_tbl[i].offset + j*4);
8609
8610 /* Check the parity status */
8611 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
8612 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008613 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
8614 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008615 DP(NETIF_MSG_HW,
8616 "%s is 0x%x\n", prty_tbl[i].name, val);
8617 goto test_mem_exit;
8618 }
8619 }
8620
8621 rc = 0;
8622
8623test_mem_exit:
8624 return rc;
8625}
8626
8627static void bnx2x_netif_start(struct bnx2x *bp)
8628{
8629 int i;
8630
8631 if (atomic_dec_and_test(&bp->intr_sem)) {
8632 if (netif_running(bp->dev)) {
8633 bnx2x_int_enable(bp);
8634 for_each_queue(bp, i)
8635 napi_enable(&bnx2x_fp(bp, i, napi));
8636 if (bp->state == BNX2X_STATE_OPEN)
8637 netif_wake_queue(bp->dev);
8638 }
8639 }
8640}
8641
8642static void bnx2x_netif_stop(struct bnx2x *bp)
8643{
8644 int i;
8645
8646 if (netif_running(bp->dev)) {
8647 netif_tx_disable(bp->dev);
8648 bp->dev->trans_start = jiffies; /* prevent tx timeout */
8649 for_each_queue(bp, i)
8650 napi_disable(&bnx2x_fp(bp, i, napi));
8651 }
8652 bnx2x_int_disable_sync(bp);
8653}
8654
8655static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
8656{
8657 int cnt = 1000;
8658
8659 if (link_up)
8660 while (bnx2x_link_test(bp) && cnt--)
8661 msleep(10);
8662}
8663
8664static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
8665{
8666 unsigned int pkt_size, num_pkts, i;
8667 struct sk_buff *skb;
8668 unsigned char *packet;
8669 struct bnx2x_fastpath *fp = &bp->fp[0];
8670 u16 tx_start_idx, tx_idx;
8671 u16 rx_start_idx, rx_idx;
8672 u16 pkt_prod;
8673 struct sw_tx_bd *tx_buf;
8674 struct eth_tx_bd *tx_bd;
8675 dma_addr_t mapping;
8676 union eth_rx_cqe *cqe;
8677 u8 cqe_fp_flags;
8678 struct sw_rx_bd *rx_buf;
8679 u16 len;
8680 int rc = -ENODEV;
8681
8682 if (loopback_mode == BNX2X_MAC_LOOPBACK) {
8683 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008684 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008685 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008686 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008687
8688 } else if (loopback_mode == BNX2X_PHY_LOOPBACK) {
8689 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008690 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008691 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008692 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008693 /* wait until link state is restored */
8694 bnx2x_wait_for_link(bp, link_up);
8695
8696 } else
8697 return -EINVAL;
8698
8699 pkt_size = 1514;
8700 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
8701 if (!skb) {
8702 rc = -ENOMEM;
8703 goto test_loopback_exit;
8704 }
8705 packet = skb_put(skb, pkt_size);
8706 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
8707 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
8708 for (i = ETH_HLEN; i < pkt_size; i++)
8709 packet[i] = (unsigned char) (i & 0xff);
8710
8711 num_pkts = 0;
8712 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
8713 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
8714
8715 pkt_prod = fp->tx_pkt_prod++;
8716 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
8717 tx_buf->first_bd = fp->tx_bd_prod;
8718 tx_buf->skb = skb;
8719
8720 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
8721 mapping = pci_map_single(bp->pdev, skb->data,
8722 skb_headlen(skb), PCI_DMA_TODEVICE);
8723 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
8724 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
8725 tx_bd->nbd = cpu_to_le16(1);
8726 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
8727 tx_bd->vlan = cpu_to_le16(pkt_prod);
8728 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
8729 ETH_TX_BD_FLAGS_END_BD);
8730 tx_bd->general_data = ((UNICAST_ADDRESS <<
8731 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
8732
8733 fp->hw_tx_prods->bds_prod =
8734 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + 1);
8735 mb(); /* FW restriction: must not reorder writing nbd and packets */
8736 fp->hw_tx_prods->packets_prod =
8737 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
8738 DOORBELL(bp, FP_IDX(fp), 0);
8739
8740 mmiowb();
8741
8742 num_pkts++;
8743 fp->tx_bd_prod++;
8744 bp->dev->trans_start = jiffies;
8745
8746 udelay(100);
8747
8748 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
8749 if (tx_idx != tx_start_idx + num_pkts)
8750 goto test_loopback_exit;
8751
8752 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
8753 if (rx_idx != rx_start_idx + num_pkts)
8754 goto test_loopback_exit;
8755
8756 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
8757 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
8758 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
8759 goto test_loopback_rx_exit;
8760
8761 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
8762 if (len != pkt_size)
8763 goto test_loopback_rx_exit;
8764
8765 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
8766 skb = rx_buf->skb;
8767 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
8768 for (i = ETH_HLEN; i < pkt_size; i++)
8769 if (*(skb->data + i) != (unsigned char) (i & 0xff))
8770 goto test_loopback_rx_exit;
8771
8772 rc = 0;
8773
8774test_loopback_rx_exit:
8775 bp->dev->last_rx = jiffies;
8776
8777 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
8778 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
8779 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
8780 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
8781
8782 /* Update producers */
8783 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
8784 fp->rx_sge_prod);
8785 mmiowb(); /* keep prod updates ordered */
8786
8787test_loopback_exit:
8788 bp->link_params.loopback_mode = LOOPBACK_NONE;
8789
8790 return rc;
8791}
8792
8793static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
8794{
8795 int rc = 0;
8796
8797 if (!netif_running(bp->dev))
8798 return BNX2X_LOOPBACK_FAILED;
8799
8800 bnx2x_netif_stop(bp);
8801
8802 if (bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up)) {
8803 DP(NETIF_MSG_PROBE, "MAC loopback failed\n");
8804 rc |= BNX2X_MAC_LOOPBACK_FAILED;
8805 }
8806
8807 if (bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up)) {
8808 DP(NETIF_MSG_PROBE, "PHY loopback failed\n");
8809 rc |= BNX2X_PHY_LOOPBACK_FAILED;
8810 }
8811
8812 bnx2x_netif_start(bp);
8813
8814 return rc;
8815}
8816
8817#define CRC32_RESIDUAL 0xdebb20e3
8818
8819static int bnx2x_test_nvram(struct bnx2x *bp)
8820{
8821 static const struct {
8822 int offset;
8823 int size;
8824 } nvram_tbl[] = {
8825 { 0, 0x14 }, /* bootstrap */
8826 { 0x14, 0xec }, /* dir */
8827 { 0x100, 0x350 }, /* manuf_info */
8828 { 0x450, 0xf0 }, /* feature_info */
8829 { 0x640, 0x64 }, /* upgrade_key_info */
8830 { 0x6a4, 0x64 },
8831 { 0x708, 0x70 }, /* manuf_key_info */
8832 { 0x778, 0x70 },
8833 { 0, 0 }
8834 };
8835 u32 buf[0x350 / 4];
8836 u8 *data = (u8 *)buf;
8837 int i, rc;
8838 u32 magic, csum;
8839
8840 rc = bnx2x_nvram_read(bp, 0, data, 4);
8841 if (rc) {
8842 DP(NETIF_MSG_PROBE, "magic value read (rc -%d)\n", -rc);
8843 goto test_nvram_exit;
8844 }
8845
8846 magic = be32_to_cpu(buf[0]);
8847 if (magic != 0x669955aa) {
8848 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
8849 rc = -ENODEV;
8850 goto test_nvram_exit;
8851 }
8852
8853 for (i = 0; nvram_tbl[i].size; i++) {
8854
8855 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
8856 nvram_tbl[i].size);
8857 if (rc) {
8858 DP(NETIF_MSG_PROBE,
8859 "nvram_tbl[%d] read data (rc -%d)\n", i, -rc);
8860 goto test_nvram_exit;
8861 }
8862
8863 csum = ether_crc_le(nvram_tbl[i].size, data);
8864 if (csum != CRC32_RESIDUAL) {
8865 DP(NETIF_MSG_PROBE,
8866 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
8867 rc = -ENODEV;
8868 goto test_nvram_exit;
8869 }
8870 }
8871
8872test_nvram_exit:
8873 return rc;
8874}
8875
8876static int bnx2x_test_intr(struct bnx2x *bp)
8877{
8878 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
8879 int i, rc;
8880
8881 if (!netif_running(bp->dev))
8882 return -ENODEV;
8883
8884 config->hdr.length_6b = 0;
8885 config->hdr.offset = 0;
8886 config->hdr.client_id = BP_CL_ID(bp);
8887 config->hdr.reserved1 = 0;
8888
8889 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
8890 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
8891 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
8892 if (rc == 0) {
8893 bp->set_mac_pending++;
8894 for (i = 0; i < 10; i++) {
8895 if (!bp->set_mac_pending)
8896 break;
8897 msleep_interruptible(10);
8898 }
8899 if (i == 10)
8900 rc = -ENODEV;
8901 }
8902
8903 return rc;
8904}
8905
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008906static void bnx2x_self_test(struct net_device *dev,
8907 struct ethtool_test *etest, u64 *buf)
8908{
8909 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008910
8911 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
8912
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008913 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008914 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008915
8916 /* offline tests are not suppoerted in MF mode */
8917 if (IS_E1HMF(bp))
8918 etest->flags &= ~ETH_TEST_FL_OFFLINE;
8919
8920 if (etest->flags & ETH_TEST_FL_OFFLINE) {
8921 u8 link_up;
8922
8923 link_up = bp->link_vars.link_up;
8924 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8925 bnx2x_nic_load(bp, LOAD_DIAG);
8926 /* wait until link state is restored */
8927 bnx2x_wait_for_link(bp, link_up);
8928
8929 if (bnx2x_test_registers(bp) != 0) {
8930 buf[0] = 1;
8931 etest->flags |= ETH_TEST_FL_FAILED;
8932 }
8933 if (bnx2x_test_memory(bp) != 0) {
8934 buf[1] = 1;
8935 etest->flags |= ETH_TEST_FL_FAILED;
8936 }
8937 buf[2] = bnx2x_test_loopback(bp, link_up);
8938 if (buf[2] != 0)
8939 etest->flags |= ETH_TEST_FL_FAILED;
8940
8941 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8942 bnx2x_nic_load(bp, LOAD_NORMAL);
8943 /* wait until link state is restored */
8944 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008945 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008946 if (bnx2x_test_nvram(bp) != 0) {
8947 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008948 etest->flags |= ETH_TEST_FL_FAILED;
8949 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008950 if (bnx2x_test_intr(bp) != 0) {
8951 buf[4] = 1;
8952 etest->flags |= ETH_TEST_FL_FAILED;
8953 }
8954 if (bp->port.pmf)
8955 if (bnx2x_link_test(bp) != 0) {
8956 buf[5] = 1;
8957 etest->flags |= ETH_TEST_FL_FAILED;
8958 }
8959 buf[7] = bnx2x_mc_assert(bp);
8960 if (buf[7] != 0)
8961 etest->flags |= ETH_TEST_FL_FAILED;
8962
8963#ifdef BNX2X_EXTRA_DEBUG
8964 bnx2x_panic_dump(bp);
8965#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008966}
8967
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008968static const struct {
8969 long offset;
8970 int size;
8971 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008972#define STATS_FLAGS_PORT 1
8973#define STATS_FLAGS_FUNC 2
8974 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008975} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008976/* 1 */ { STATS_OFFSET32(valid_bytes_received_hi),
8977 8, STATS_FLAGS_FUNC, "rx_bytes" },
8978 { STATS_OFFSET32(error_bytes_received_hi),
8979 8, STATS_FLAGS_FUNC, "rx_error_bytes" },
8980 { STATS_OFFSET32(total_bytes_transmitted_hi),
8981 8, STATS_FLAGS_FUNC, "tx_bytes" },
8982 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
8983 8, STATS_FLAGS_PORT, "tx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008984 { STATS_OFFSET32(total_unicast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008985 8, STATS_FLAGS_FUNC, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008986 { STATS_OFFSET32(total_multicast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008987 8, STATS_FLAGS_FUNC, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008988 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008989 8, STATS_FLAGS_FUNC, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008990 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008991 8, STATS_FLAGS_FUNC, "tx_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008992 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008993 8, STATS_FLAGS_PORT, "tx_mac_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008994/* 10 */{ STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008995 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008996 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008997 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008998 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07008999 8, STATS_FLAGS_PORT, "rx_align_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009000 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009001 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009002 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009003 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009004 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009005 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009006 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009007 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009008 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009009 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009010 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009011 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009012 { STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009013 8, STATS_FLAGS_PORT, "rx_fragments" },
9014/* 20 */{ STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9015 8, STATS_FLAGS_PORT, "rx_jabbers" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009016 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009017 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009018 { STATS_OFFSET32(jabber_packets_received),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009019 4, STATS_FLAGS_FUNC, "rx_oversize_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009020 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009021 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009022 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009023 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009024 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009025 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009026 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009027 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009028 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009029 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009030 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009031 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009032 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009033 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009034/* 30 */{ STATS_OFFSET32(rx_stat_xonpauseframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009035 8, STATS_FLAGS_PORT, "rx_xon_frames" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009036 { STATS_OFFSET32(rx_stat_xoffpauseframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009037 8, STATS_FLAGS_PORT, "rx_xoff_frames" },
9038 { STATS_OFFSET32(tx_stat_outxonsent_hi),
9039 8, STATS_FLAGS_PORT, "tx_xon_frames" },
9040 { STATS_OFFSET32(tx_stat_outxoffsent_hi),
9041 8, STATS_FLAGS_PORT, "tx_xoff_frames" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009042 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009043 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9044 { STATS_OFFSET32(mac_filter_discard),
9045 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9046 { STATS_OFFSET32(no_buff_discard),
9047 4, STATS_FLAGS_FUNC, "rx_discards" },
9048 { STATS_OFFSET32(xxoverflow_discard),
9049 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9050 { STATS_OFFSET32(brb_drop_hi),
9051 8, STATS_FLAGS_PORT, "brb_discard" },
9052 { STATS_OFFSET32(brb_truncate_hi),
9053 8, STATS_FLAGS_PORT, "brb_truncate" },
9054/* 40 */{ STATS_OFFSET32(rx_err_discard_pkt),
9055 4, STATS_FLAGS_FUNC, "rx_phy_ip_err_discards"},
9056 { STATS_OFFSET32(rx_skb_alloc_failed),
9057 4, STATS_FLAGS_FUNC, "rx_skb_alloc_discard" },
9058/* 42 */{ STATS_OFFSET32(hw_csum_err),
9059 4, STATS_FLAGS_FUNC, "rx_csum_offload_errors" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009060};
9061
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009062#define IS_NOT_E1HMF_STAT(bp, i) \
9063 (IS_E1HMF(bp) && (bnx2x_stats_arr[i].flags & STATS_FLAGS_PORT))
9064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009065static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9066{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009067 struct bnx2x *bp = netdev_priv(dev);
9068 int i, j;
9069
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009070 switch (stringset) {
9071 case ETH_SS_STATS:
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009072 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009073 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009074 continue;
9075 strcpy(buf + j*ETH_GSTRING_LEN,
9076 bnx2x_stats_arr[i].string);
9077 j++;
9078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009079 break;
9080
9081 case ETH_SS_TEST:
9082 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9083 break;
9084 }
9085}
9086
9087static int bnx2x_get_stats_count(struct net_device *dev)
9088{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009089 struct bnx2x *bp = netdev_priv(dev);
9090 int i, num_stats = 0;
9091
9092 for (i = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009093 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009094 continue;
9095 num_stats++;
9096 }
9097 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009098}
9099
9100static void bnx2x_get_ethtool_stats(struct net_device *dev,
9101 struct ethtool_stats *stats, u64 *buf)
9102{
9103 struct bnx2x *bp = netdev_priv(dev);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009104 u32 *hw_stats = (u32 *)&bp->eth_stats;
9105 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009106
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009107 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009108 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009109 continue;
9110
9111 if (bnx2x_stats_arr[i].size == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009112 /* skip this counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009113 buf[j] = 0;
9114 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009115 continue;
9116 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009117 if (bnx2x_stats_arr[i].size == 4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009118 /* 4-byte counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009119 buf[j] = (u64) *(hw_stats + bnx2x_stats_arr[i].offset);
9120 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009121 continue;
9122 }
9123 /* 8-byte counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009124 buf[j] = HILO_U64(*(hw_stats + bnx2x_stats_arr[i].offset),
9125 *(hw_stats + bnx2x_stats_arr[i].offset + 1));
9126 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009127 }
9128}
9129
9130static int bnx2x_phys_id(struct net_device *dev, u32 data)
9131{
9132 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009133 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009134 int i;
9135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009136 if (!netif_running(dev))
9137 return 0;
9138
9139 if (!bp->port.pmf)
9140 return 0;
9141
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009142 if (data == 0)
9143 data = 2;
9144
9145 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009146 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009147 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009148 bp->link_params.hw_led_mode,
9149 bp->link_params.chip_id);
9150 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009151 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009152 bp->link_params.hw_led_mode,
9153 bp->link_params.chip_id);
9154
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009155 msleep_interruptible(500);
9156 if (signal_pending(current))
9157 break;
9158 }
9159
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009160 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009161 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009162 bp->link_vars.line_speed,
9163 bp->link_params.hw_led_mode,
9164 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009165
9166 return 0;
9167}
9168
9169static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009170 .get_settings = bnx2x_get_settings,
9171 .set_settings = bnx2x_set_settings,
9172 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009173 .get_wol = bnx2x_get_wol,
9174 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009175 .get_msglevel = bnx2x_get_msglevel,
9176 .set_msglevel = bnx2x_set_msglevel,
9177 .nway_reset = bnx2x_nway_reset,
9178 .get_link = ethtool_op_get_link,
9179 .get_eeprom_len = bnx2x_get_eeprom_len,
9180 .get_eeprom = bnx2x_get_eeprom,
9181 .set_eeprom = bnx2x_set_eeprom,
9182 .get_coalesce = bnx2x_get_coalesce,
9183 .set_coalesce = bnx2x_set_coalesce,
9184 .get_ringparam = bnx2x_get_ringparam,
9185 .set_ringparam = bnx2x_set_ringparam,
9186 .get_pauseparam = bnx2x_get_pauseparam,
9187 .set_pauseparam = bnx2x_set_pauseparam,
9188 .get_rx_csum = bnx2x_get_rx_csum,
9189 .set_rx_csum = bnx2x_set_rx_csum,
9190 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009191 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009192 .set_flags = bnx2x_set_flags,
9193 .get_flags = ethtool_op_get_flags,
9194 .get_sg = ethtool_op_get_sg,
9195 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009196 .get_tso = ethtool_op_get_tso,
9197 .set_tso = bnx2x_set_tso,
9198 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009199 .self_test = bnx2x_self_test,
9200 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009201 .phys_id = bnx2x_phys_id,
9202 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009203 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009204};
9205
9206/* end of ethtool_ops */
9207
9208/****************************************************************************
9209* General service functions
9210****************************************************************************/
9211
9212static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9213{
9214 u16 pmcsr;
9215
9216 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
9217
9218 switch (state) {
9219 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009220 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009221 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
9222 PCI_PM_CTRL_PME_STATUS));
9223
9224 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
9225 /* delay required during transition out of D3hot */
9226 msleep(20);
9227 break;
9228
9229 case PCI_D3hot:
9230 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
9231 pmcsr |= 3;
9232
9233 if (bp->wol)
9234 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
9235
9236 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
9237 pmcsr);
9238
9239 /* No more memory access after this point until
9240 * device is brought back to D0.
9241 */
9242 break;
9243
9244 default:
9245 return -EINVAL;
9246 }
9247 return 0;
9248}
9249
9250/*
9251 * net_device service functions
9252 */
9253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009254static int bnx2x_poll(struct napi_struct *napi, int budget)
9255{
9256 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
9257 napi);
9258 struct bnx2x *bp = fp->bp;
9259 int work_done = 0;
9260
9261#ifdef BNX2X_STOP_ON_ERROR
9262 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009263 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009264#endif
9265
9266 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
9267 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
9268 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
9269
9270 bnx2x_update_fpsb_idx(fp);
9271
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009272 if (BNX2X_HAS_TX_WORK(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009273 bnx2x_tx_int(fp, budget);
9274
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009275 if (BNX2X_HAS_RX_WORK(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009276 work_done = bnx2x_rx_int(fp, budget);
9277
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009278 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009279
9280 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009281 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009282
9283#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009284poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009285#endif
9286 netif_rx_complete(bp->dev, napi);
9287
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009288 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009289 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009290 bnx2x_ack_sb(bp, FP_SB_ID(fp), CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009291 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
9292 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009293 return work_done;
9294}
9295
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009296
9297/* we split the first BD into headers and data BDs
9298 * to ease the pain of our fellow micocode engineers
9299 * we use one mapping for both BDs
9300 * So far this has only been observed to happen
9301 * in Other Operating Systems(TM)
9302 */
9303static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
9304 struct bnx2x_fastpath *fp,
9305 struct eth_tx_bd **tx_bd, u16 hlen,
9306 u16 bd_prod, int nbd)
9307{
9308 struct eth_tx_bd *h_tx_bd = *tx_bd;
9309 struct eth_tx_bd *d_tx_bd;
9310 dma_addr_t mapping;
9311 int old_len = le16_to_cpu(h_tx_bd->nbytes);
9312
9313 /* first fix first BD */
9314 h_tx_bd->nbd = cpu_to_le16(nbd);
9315 h_tx_bd->nbytes = cpu_to_le16(hlen);
9316
9317 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
9318 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
9319 h_tx_bd->addr_lo, h_tx_bd->nbd);
9320
9321 /* now get a new data BD
9322 * (after the pbd) and fill it */
9323 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9324 d_tx_bd = &fp->tx_desc_ring[bd_prod];
9325
9326 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
9327 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
9328
9329 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9330 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9331 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
9332 d_tx_bd->vlan = 0;
9333 /* this marks the BD as one that has no individual mapping
9334 * the FW ignores this flag in a BD not marked start
9335 */
9336 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
9337 DP(NETIF_MSG_TX_QUEUED,
9338 "TSO split data size is %d (%x:%x)\n",
9339 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
9340
9341 /* update tx_bd for marking the last BD flag */
9342 *tx_bd = d_tx_bd;
9343
9344 return bd_prod;
9345}
9346
9347static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
9348{
9349 if (fix > 0)
9350 csum = (u16) ~csum_fold(csum_sub(csum,
9351 csum_partial(t_header - fix, fix, 0)));
9352
9353 else if (fix < 0)
9354 csum = (u16) ~csum_fold(csum_add(csum,
9355 csum_partial(t_header, -fix, 0)));
9356
9357 return swab16(csum);
9358}
9359
9360static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
9361{
9362 u32 rc;
9363
9364 if (skb->ip_summed != CHECKSUM_PARTIAL)
9365 rc = XMIT_PLAIN;
9366
9367 else {
9368 if (skb->protocol == ntohs(ETH_P_IPV6)) {
9369 rc = XMIT_CSUM_V6;
9370 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
9371 rc |= XMIT_CSUM_TCP;
9372
9373 } else {
9374 rc = XMIT_CSUM_V4;
9375 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
9376 rc |= XMIT_CSUM_TCP;
9377 }
9378 }
9379
9380 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
9381 rc |= XMIT_GSO_V4;
9382
9383 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
9384 rc |= XMIT_GSO_V6;
9385
9386 return rc;
9387}
9388
9389/* check if packet requires linearization (packet is too fragmented) */
9390static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
9391 u32 xmit_type)
9392{
9393 int to_copy = 0;
9394 int hlen = 0;
9395 int first_bd_sz = 0;
9396
9397 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
9398 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
9399
9400 if (xmit_type & XMIT_GSO) {
9401 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
9402 /* Check if LSO packet needs to be copied:
9403 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
9404 int wnd_size = MAX_FETCH_BD - 3;
9405 /* Number of widnows to check */
9406 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
9407 int wnd_idx = 0;
9408 int frag_idx = 0;
9409 u32 wnd_sum = 0;
9410
9411 /* Headers length */
9412 hlen = (int)(skb_transport_header(skb) - skb->data) +
9413 tcp_hdrlen(skb);
9414
9415 /* Amount of data (w/o headers) on linear part of SKB*/
9416 first_bd_sz = skb_headlen(skb) - hlen;
9417
9418 wnd_sum = first_bd_sz;
9419
9420 /* Calculate the first sum - it's special */
9421 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
9422 wnd_sum +=
9423 skb_shinfo(skb)->frags[frag_idx].size;
9424
9425 /* If there was data on linear skb data - check it */
9426 if (first_bd_sz > 0) {
9427 if (unlikely(wnd_sum < lso_mss)) {
9428 to_copy = 1;
9429 goto exit_lbl;
9430 }
9431
9432 wnd_sum -= first_bd_sz;
9433 }
9434
9435 /* Others are easier: run through the frag list and
9436 check all windows */
9437 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
9438 wnd_sum +=
9439 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
9440
9441 if (unlikely(wnd_sum < lso_mss)) {
9442 to_copy = 1;
9443 break;
9444 }
9445 wnd_sum -=
9446 skb_shinfo(skb)->frags[wnd_idx].size;
9447 }
9448
9449 } else {
9450 /* in non-LSO too fragmented packet should always
9451 be linearized */
9452 to_copy = 1;
9453 }
9454 }
9455
9456exit_lbl:
9457 if (unlikely(to_copy))
9458 DP(NETIF_MSG_TX_QUEUED,
9459 "Linearization IS REQUIRED for %s packet. "
9460 "num_frags %d hlen %d first_bd_sz %d\n",
9461 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
9462 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
9463
9464 return to_copy;
9465}
9466
9467/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009468 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009469 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009470 */
9471static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
9472{
9473 struct bnx2x *bp = netdev_priv(dev);
9474 struct bnx2x_fastpath *fp;
9475 struct sw_tx_bd *tx_buf;
9476 struct eth_tx_bd *tx_bd;
9477 struct eth_tx_parse_bd *pbd = NULL;
9478 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009479 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009480 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009481 u32 xmit_type = bnx2x_xmit_type(bp, skb);
9482 int vlan_off = (bp->e1hov ? 4 : 0);
9483 int i;
9484 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009485
9486#ifdef BNX2X_STOP_ON_ERROR
9487 if (unlikely(bp->panic))
9488 return NETDEV_TX_BUSY;
9489#endif
9490
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009491 fp_index = (smp_processor_id() % bp->num_queues);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009492 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009493
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009494 if (unlikely(bnx2x_tx_avail(bp->fp) <
9495 (skb_shinfo(skb)->nr_frags + 3))) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009496 bp->eth_stats.driver_xoff++,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009497 netif_stop_queue(dev);
9498 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
9499 return NETDEV_TX_BUSY;
9500 }
9501
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009502 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
9503 " gso type %x xmit_type %x\n",
9504 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
9505 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
9506
9507 /* First, check if we need to linearaize the skb
9508 (due to FW restrictions) */
9509 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
9510 /* Statistics of linearization */
9511 bp->lin_cnt++;
9512 if (skb_linearize(skb) != 0) {
9513 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
9514 "silently dropping this SKB\n");
9515 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009516 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009517 }
9518 }
9519
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009520 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009521 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009522 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009523 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009524 (don't forget to mark the last one as last,
9525 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009526 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009527 */
9528
9529 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009530 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009531
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009532 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009533 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9534 tx_bd = &fp->tx_desc_ring[bd_prod];
9535
9536 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
9537 tx_bd->general_data = (UNICAST_ADDRESS <<
9538 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
9539 tx_bd->general_data |= 1; /* header nbd */
9540
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009541 /* remember the first BD of the packet */
9542 tx_buf->first_bd = fp->tx_bd_prod;
9543 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009544
9545 DP(NETIF_MSG_TX_QUEUED,
9546 "sending pkt %u @%p next_idx %u bd %u @%p\n",
9547 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
9548
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009549 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb)) {
9550 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
9551 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009552 vlan_off += 4;
9553 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009554 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009555
9556 if (xmit_type) {
9557
9558 /* turn on parsing and get a BD */
9559 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9560 pbd = (void *)&fp->tx_desc_ring[bd_prod];
9561
9562 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
9563 }
9564
9565 if (xmit_type & XMIT_CSUM) {
9566 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
9567
9568 /* for now NS flag is not used in Linux */
9569 pbd->global_data = (hlen |
9570 ((skb->protocol == ntohs(ETH_P_8021Q)) <<
9571 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
9572
9573 pbd->ip_hlen = (skb_transport_header(skb) -
9574 skb_network_header(skb)) / 2;
9575
9576 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
9577
9578 pbd->total_hlen = cpu_to_le16(hlen);
9579 hlen = hlen*2 - vlan_off;
9580
9581 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
9582
9583 if (xmit_type & XMIT_CSUM_V4)
9584 tx_bd->bd_flags.as_bitfield |=
9585 ETH_TX_BD_FLAGS_IP_CSUM;
9586 else
9587 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
9588
9589 if (xmit_type & XMIT_CSUM_TCP) {
9590 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
9591
9592 } else {
9593 s8 fix = SKB_CS_OFF(skb); /* signed! */
9594
9595 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
9596 pbd->cs_offset = fix / 2;
9597
9598 DP(NETIF_MSG_TX_QUEUED,
9599 "hlen %d offset %d fix %d csum before fix %x\n",
9600 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
9601 SKB_CS(skb));
9602
9603 /* HW bug: fixup the CSUM */
9604 pbd->tcp_pseudo_csum =
9605 bnx2x_csum_fix(skb_transport_header(skb),
9606 SKB_CS(skb), fix);
9607
9608 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
9609 pbd->tcp_pseudo_csum);
9610 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009611 }
9612
9613 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009614 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009615
9616 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9617 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9618 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL)? 1 : 2);
9619 tx_bd->nbd = cpu_to_le16(nbd);
9620 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9621
9622 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009623 " nbytes %d flags %x vlan %x\n",
9624 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
9625 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
9626 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009627
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009628 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009629
9630 DP(NETIF_MSG_TX_QUEUED,
9631 "TSO packet len %d hlen %d total len %d tso size %d\n",
9632 skb->len, hlen, skb_headlen(skb),
9633 skb_shinfo(skb)->gso_size);
9634
9635 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
9636
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009637 if (unlikely(skb_headlen(skb) > hlen))
9638 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
9639 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009640
9641 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
9642 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009643 pbd->tcp_flags = pbd_tcp_flags(skb);
9644
9645 if (xmit_type & XMIT_GSO_V4) {
9646 pbd->ip_id = swab16(ip_hdr(skb)->id);
9647 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009648 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
9649 ip_hdr(skb)->daddr,
9650 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009651
9652 } else
9653 pbd->tcp_pseudo_csum =
9654 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
9655 &ipv6_hdr(skb)->daddr,
9656 0, IPPROTO_TCP, 0));
9657
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009658 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
9659 }
9660
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009661 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
9662 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009663
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009664 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9665 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009666
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009667 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
9668 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009669
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009670 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9671 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9672 tx_bd->nbytes = cpu_to_le16(frag->size);
9673 tx_bd->vlan = cpu_to_le16(pkt_prod);
9674 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009675
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009676 DP(NETIF_MSG_TX_QUEUED,
9677 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
9678 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
9679 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009680 }
9681
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009682 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009683 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
9684
9685 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
9686 tx_bd, tx_bd->bd_flags.as_bitfield);
9687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009688 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9689
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009690 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009691 * if the packet contains or ends with it
9692 */
9693 if (TX_BD_POFF(bd_prod) < nbd)
9694 nbd++;
9695
9696 if (pbd)
9697 DP(NETIF_MSG_TX_QUEUED,
9698 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
9699 " tcp_flags %x xsum %x seq %u hlen %u\n",
9700 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
9701 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009702 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009703
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009704 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009705
Eliezer Tamir96fc1782008-02-28 11:57:55 -08009706 fp->hw_tx_prods->bds_prod =
9707 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009708 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eliezer Tamir96fc1782008-02-28 11:57:55 -08009709 fp->hw_tx_prods->packets_prod =
9710 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009711 DOORBELL(bp, FP_IDX(fp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009712
9713 mmiowb();
9714
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009715 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009716 dev->trans_start = jiffies;
9717
9718 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
9719 netif_stop_queue(dev);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009720 bp->eth_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009721 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
9722 netif_wake_queue(dev);
9723 }
9724 fp->tx_pkt++;
9725
9726 return NETDEV_TX_OK;
9727}
9728
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009729/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009730static int bnx2x_open(struct net_device *dev)
9731{
9732 struct bnx2x *bp = netdev_priv(dev);
9733
9734 bnx2x_set_power_state(bp, PCI_D0);
9735
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009736 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009737}
9738
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009739/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009740static int bnx2x_close(struct net_device *dev)
9741{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009742 struct bnx2x *bp = netdev_priv(dev);
9743
9744 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009745 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
9746 if (atomic_read(&bp->pdev->enable_cnt) == 1)
9747 if (!CHIP_REV_IS_SLOW(bp))
9748 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009749
9750 return 0;
9751}
9752
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009753/* called with netif_tx_lock from set_multicast */
9754static void bnx2x_set_rx_mode(struct net_device *dev)
9755{
9756 struct bnx2x *bp = netdev_priv(dev);
9757 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
9758 int port = BP_PORT(bp);
9759
9760 if (bp->state != BNX2X_STATE_OPEN) {
9761 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9762 return;
9763 }
9764
9765 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
9766
9767 if (dev->flags & IFF_PROMISC)
9768 rx_mode = BNX2X_RX_MODE_PROMISC;
9769
9770 else if ((dev->flags & IFF_ALLMULTI) ||
9771 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
9772 rx_mode = BNX2X_RX_MODE_ALLMULTI;
9773
9774 else { /* some multicasts */
9775 if (CHIP_IS_E1(bp)) {
9776 int i, old, offset;
9777 struct dev_mc_list *mclist;
9778 struct mac_configuration_cmd *config =
9779 bnx2x_sp(bp, mcast_config);
9780
9781 for (i = 0, mclist = dev->mc_list;
9782 mclist && (i < dev->mc_count);
9783 i++, mclist = mclist->next) {
9784
9785 config->config_table[i].
9786 cam_entry.msb_mac_addr =
9787 swab16(*(u16 *)&mclist->dmi_addr[0]);
9788 config->config_table[i].
9789 cam_entry.middle_mac_addr =
9790 swab16(*(u16 *)&mclist->dmi_addr[2]);
9791 config->config_table[i].
9792 cam_entry.lsb_mac_addr =
9793 swab16(*(u16 *)&mclist->dmi_addr[4]);
9794 config->config_table[i].cam_entry.flags =
9795 cpu_to_le16(port);
9796 config->config_table[i].
9797 target_table_entry.flags = 0;
9798 config->config_table[i].
9799 target_table_entry.client_id = 0;
9800 config->config_table[i].
9801 target_table_entry.vlan_id = 0;
9802
9803 DP(NETIF_MSG_IFUP,
9804 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
9805 config->config_table[i].
9806 cam_entry.msb_mac_addr,
9807 config->config_table[i].
9808 cam_entry.middle_mac_addr,
9809 config->config_table[i].
9810 cam_entry.lsb_mac_addr);
9811 }
9812 old = config->hdr.length_6b;
9813 if (old > i) {
9814 for (; i < old; i++) {
9815 if (CAM_IS_INVALID(config->
9816 config_table[i])) {
9817 i--; /* already invalidated */
9818 break;
9819 }
9820 /* invalidate */
9821 CAM_INVALIDATE(config->
9822 config_table[i]);
9823 }
9824 }
9825
9826 if (CHIP_REV_IS_SLOW(bp))
9827 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
9828 else
9829 offset = BNX2X_MAX_MULTICAST*(1 + port);
9830
9831 config->hdr.length_6b = i;
9832 config->hdr.offset = offset;
9833 config->hdr.client_id = BP_CL_ID(bp);
9834 config->hdr.reserved1 = 0;
9835
9836 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9837 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
9838 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
9839 0);
9840 } else { /* E1H */
9841 /* Accept one or more multicasts */
9842 struct dev_mc_list *mclist;
9843 u32 mc_filter[MC_HASH_SIZE];
9844 u32 crc, bit, regidx;
9845 int i;
9846
9847 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
9848
9849 for (i = 0, mclist = dev->mc_list;
9850 mclist && (i < dev->mc_count);
9851 i++, mclist = mclist->next) {
9852
9853 DP(NETIF_MSG_IFUP, "Adding mcast MAC: "
9854 "%02x:%02x:%02x:%02x:%02x:%02x\n",
9855 mclist->dmi_addr[0], mclist->dmi_addr[1],
9856 mclist->dmi_addr[2], mclist->dmi_addr[3],
9857 mclist->dmi_addr[4], mclist->dmi_addr[5]);
9858
9859 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
9860 bit = (crc >> 24) & 0xff;
9861 regidx = bit >> 5;
9862 bit &= 0x1f;
9863 mc_filter[regidx] |= (1 << bit);
9864 }
9865
9866 for (i = 0; i < MC_HASH_SIZE; i++)
9867 REG_WR(bp, MC_HASH_OFFSET(bp, i),
9868 mc_filter[i]);
9869 }
9870 }
9871
9872 bp->rx_mode = rx_mode;
9873 bnx2x_set_storm_rx_mode(bp);
9874}
9875
9876/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009877static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
9878{
9879 struct sockaddr *addr = p;
9880 struct bnx2x *bp = netdev_priv(dev);
9881
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009882 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009883 return -EINVAL;
9884
9885 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009886 if (netif_running(dev)) {
9887 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07009888 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009889 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07009890 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009891 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009892
9893 return 0;
9894}
9895
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009896/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009897static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9898{
9899 struct mii_ioctl_data *data = if_mii(ifr);
9900 struct bnx2x *bp = netdev_priv(dev);
9901 int err;
9902
9903 switch (cmd) {
9904 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009905 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009906
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009907 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009908
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009909 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009910 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009911
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009912 if (!netif_running(dev))
9913 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009915 mutex_lock(&bp->port.phy_mutex);
9916 err = bnx2x_cl45_read(bp, BP_PORT(bp), 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009917 DEFAULT_PHY_DEV_ADDR,
9918 (data->reg_num & 0x1f), &mii_regval);
9919 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009920 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009921 return err;
9922 }
9923
9924 case SIOCSMIIREG:
9925 if (!capable(CAP_NET_ADMIN))
9926 return -EPERM;
9927
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009928 if (!netif_running(dev))
9929 return -EAGAIN;
9930
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009931 mutex_lock(&bp->port.phy_mutex);
9932 err = bnx2x_cl45_write(bp, BP_PORT(bp), 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009933 DEFAULT_PHY_DEV_ADDR,
9934 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009935 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009936 return err;
9937
9938 default:
9939 /* do nothing */
9940 break;
9941 }
9942
9943 return -EOPNOTSUPP;
9944}
9945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009946/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009947static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
9948{
9949 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009950 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009951
9952 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
9953 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
9954 return -EINVAL;
9955
9956 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009957 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009958 * only updated as part of load
9959 */
9960 dev->mtu = new_mtu;
9961
9962 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009963 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9964 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009965 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009966
9967 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009968}
9969
9970static void bnx2x_tx_timeout(struct net_device *dev)
9971{
9972 struct bnx2x *bp = netdev_priv(dev);
9973
9974#ifdef BNX2X_STOP_ON_ERROR
9975 if (!bp->panic)
9976 bnx2x_panic();
9977#endif
9978 /* This allows the netif to be shutdown gracefully before resetting */
9979 schedule_work(&bp->reset_task);
9980}
9981
9982#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009983/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009984static void bnx2x_vlan_rx_register(struct net_device *dev,
9985 struct vlan_group *vlgrp)
9986{
9987 struct bnx2x *bp = netdev_priv(dev);
9988
9989 bp->vlgrp = vlgrp;
9990 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -08009991 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009992}
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009994#endif
9995
9996#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
9997static void poll_bnx2x(struct net_device *dev)
9998{
9999 struct bnx2x *bp = netdev_priv(dev);
10000
10001 disable_irq(bp->pdev->irq);
10002 bnx2x_interrupt(bp->pdev->irq, dev);
10003 enable_irq(bp->pdev->irq);
10004}
10005#endif
10006
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010007static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10008 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010009{
10010 struct bnx2x *bp;
10011 int rc;
10012
10013 SET_NETDEV_DEV(dev, &pdev->dev);
10014 bp = netdev_priv(dev);
10015
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010016 bp->dev = dev;
10017 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010018 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010019 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010020
10021 rc = pci_enable_device(pdev);
10022 if (rc) {
10023 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10024 goto err_out;
10025 }
10026
10027 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10028 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10029 " aborting\n");
10030 rc = -ENODEV;
10031 goto err_out_disable;
10032 }
10033
10034 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10035 printk(KERN_ERR PFX "Cannot find second PCI device"
10036 " base address, aborting\n");
10037 rc = -ENODEV;
10038 goto err_out_disable;
10039 }
10040
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010041 if (atomic_read(&pdev->enable_cnt) == 1) {
10042 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10043 if (rc) {
10044 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10045 " aborting\n");
10046 goto err_out_disable;
10047 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010049 pci_set_master(pdev);
10050 pci_save_state(pdev);
10051 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010052
10053 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10054 if (bp->pm_cap == 0) {
10055 printk(KERN_ERR PFX "Cannot find power management"
10056 " capability, aborting\n");
10057 rc = -EIO;
10058 goto err_out_release;
10059 }
10060
10061 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10062 if (bp->pcie_cap == 0) {
10063 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10064 " aborting\n");
10065 rc = -EIO;
10066 goto err_out_release;
10067 }
10068
10069 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10070 bp->flags |= USING_DAC_FLAG;
10071 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10072 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10073 " failed, aborting\n");
10074 rc = -EIO;
10075 goto err_out_release;
10076 }
10077
10078 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10079 printk(KERN_ERR PFX "System does not support DMA,"
10080 " aborting\n");
10081 rc = -EIO;
10082 goto err_out_release;
10083 }
10084
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010085 dev->mem_start = pci_resource_start(pdev, 0);
10086 dev->base_addr = dev->mem_start;
10087 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010088
10089 dev->irq = pdev->irq;
10090
10091 bp->regview = ioremap_nocache(dev->base_addr,
10092 pci_resource_len(pdev, 0));
10093 if (!bp->regview) {
10094 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10095 rc = -ENOMEM;
10096 goto err_out_release;
10097 }
10098
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010099 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10100 min_t(u64, BNX2X_DB_SIZE,
10101 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010102 if (!bp->doorbells) {
10103 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10104 rc = -ENOMEM;
10105 goto err_out_unmap;
10106 }
10107
10108 bnx2x_set_power_state(bp, PCI_D0);
10109
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010110 /* clean indirect addresses */
10111 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10112 PCICFG_VENDOR_ID_OFFSET);
10113 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10114 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10115 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10116 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010117
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010118 dev->hard_start_xmit = bnx2x_start_xmit;
10119 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010120
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010121 dev->ethtool_ops = &bnx2x_ethtool_ops;
10122 dev->open = bnx2x_open;
10123 dev->stop = bnx2x_close;
10124 dev->set_multicast_list = bnx2x_set_rx_mode;
10125 dev->set_mac_address = bnx2x_change_mac_addr;
10126 dev->do_ioctl = bnx2x_ioctl;
10127 dev->change_mtu = bnx2x_change_mtu;
10128 dev->tx_timeout = bnx2x_tx_timeout;
10129#ifdef BCM_VLAN
10130 dev->vlan_rx_register = bnx2x_vlan_rx_register;
10131#endif
10132#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10133 dev->poll_controller = poll_bnx2x;
10134#endif
10135 dev->features |= NETIF_F_SG;
10136 dev->features |= NETIF_F_HW_CSUM;
10137 if (bp->flags & USING_DAC_FLAG)
10138 dev->features |= NETIF_F_HIGHDMA;
10139#ifdef BCM_VLAN
10140 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
10141#endif
10142 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010143 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010144
10145 return 0;
10146
10147err_out_unmap:
10148 if (bp->regview) {
10149 iounmap(bp->regview);
10150 bp->regview = NULL;
10151 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010152 if (bp->doorbells) {
10153 iounmap(bp->doorbells);
10154 bp->doorbells = NULL;
10155 }
10156
10157err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010158 if (atomic_read(&pdev->enable_cnt) == 1)
10159 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010160
10161err_out_disable:
10162 pci_disable_device(pdev);
10163 pci_set_drvdata(pdev, NULL);
10164
10165err_out:
10166 return rc;
10167}
10168
Eliezer Tamir25047952008-02-28 11:50:16 -080010169static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
10170{
10171 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10172
10173 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10174 return val;
10175}
10176
10177/* return value of 1=2.5GHz 2=5GHz */
10178static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
10179{
10180 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10181
10182 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
10183 return val;
10184}
10185
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10187 const struct pci_device_id *ent)
10188{
10189 static int version_printed;
10190 struct net_device *dev = NULL;
10191 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080010192 int rc;
Eliezer Tamir25047952008-02-28 11:50:16 -080010193 DECLARE_MAC_BUF(mac);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010194
10195 if (version_printed++ == 0)
10196 printk(KERN_INFO "%s", version);
10197
10198 /* dev zeroed in init_etherdev */
10199 dev = alloc_etherdev(sizeof(*bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010200 if (!dev) {
10201 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010202 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010203 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010204
10205 netif_carrier_off(dev);
10206
10207 bp = netdev_priv(dev);
10208 bp->msglevel = debug;
10209
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010210 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010211 if (rc < 0) {
10212 free_netdev(dev);
10213 return rc;
10214 }
10215
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010216 rc = register_netdev(dev);
10217 if (rc) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010218 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010219 goto init_one_exit;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010220 }
10221
10222 pci_set_drvdata(pdev, dev);
10223
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010224 rc = bnx2x_init_bp(bp);
10225 if (rc) {
10226 unregister_netdev(dev);
10227 goto init_one_exit;
10228 }
10229
10230 bp->common.name = board_info[ent->driver_data].name;
Eliezer Tamir25047952008-02-28 11:50:16 -080010231 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010232 " IRQ %d, ", dev->name, bp->common.name,
10233 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080010234 bnx2x_get_pcie_width(bp),
10235 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
10236 dev->base_addr, bp->pdev->irq);
10237 printk(KERN_CONT "node addr %s\n", print_mac(mac, dev->dev_addr));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010238 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010239
10240init_one_exit:
10241 if (bp->regview)
10242 iounmap(bp->regview);
10243
10244 if (bp->doorbells)
10245 iounmap(bp->doorbells);
10246
10247 free_netdev(dev);
10248
10249 if (atomic_read(&pdev->enable_cnt) == 1)
10250 pci_release_regions(pdev);
10251
10252 pci_disable_device(pdev);
10253 pci_set_drvdata(pdev, NULL);
10254
10255 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010256}
10257
10258static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10259{
10260 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010261 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010262
Eliezer Tamir228241e2008-02-28 11:56:57 -080010263 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080010264 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10265 return;
10266 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010267 bp = netdev_priv(dev);
10268
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269 unregister_netdev(dev);
10270
10271 if (bp->regview)
10272 iounmap(bp->regview);
10273
10274 if (bp->doorbells)
10275 iounmap(bp->doorbells);
10276
10277 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010278
10279 if (atomic_read(&pdev->enable_cnt) == 1)
10280 pci_release_regions(pdev);
10281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010282 pci_disable_device(pdev);
10283 pci_set_drvdata(pdev, NULL);
10284}
10285
10286static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
10287{
10288 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010289 struct bnx2x *bp;
10290
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010291 if (!dev) {
10292 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10293 return -ENODEV;
10294 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010295 bp = netdev_priv(dev);
10296
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010297 rtnl_lock();
10298
10299 pci_save_state(pdev);
10300
10301 if (!netif_running(dev)) {
10302 rtnl_unlock();
10303 return 0;
10304 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010305
10306 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010307
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010308 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010310 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080010311
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010312 rtnl_unlock();
10313
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010314 return 0;
10315}
10316
10317static int bnx2x_resume(struct pci_dev *pdev)
10318{
10319 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010320 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010321 int rc;
10322
Eliezer Tamir228241e2008-02-28 11:56:57 -080010323 if (!dev) {
10324 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10325 return -ENODEV;
10326 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010327 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010328
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010329 rtnl_lock();
10330
Eliezer Tamir228241e2008-02-28 11:56:57 -080010331 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010332
10333 if (!netif_running(dev)) {
10334 rtnl_unlock();
10335 return 0;
10336 }
10337
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010338 bnx2x_set_power_state(bp, PCI_D0);
10339 netif_device_attach(dev);
10340
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010341 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010342
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010343 rtnl_unlock();
10344
10345 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010346}
10347
Wendy Xiong493adb12008-06-23 20:36:22 -070010348/**
10349 * bnx2x_io_error_detected - called when PCI error is detected
10350 * @pdev: Pointer to PCI device
10351 * @state: The current pci connection state
10352 *
10353 * This function is called after a PCI bus error affecting
10354 * this device has been detected.
10355 */
10356static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10357 pci_channel_state_t state)
10358{
10359 struct net_device *dev = pci_get_drvdata(pdev);
10360 struct bnx2x *bp = netdev_priv(dev);
10361
10362 rtnl_lock();
10363
10364 netif_device_detach(dev);
10365
10366 if (netif_running(dev))
10367 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10368
10369 pci_disable_device(pdev);
10370
10371 rtnl_unlock();
10372
10373 /* Request a slot reset */
10374 return PCI_ERS_RESULT_NEED_RESET;
10375}
10376
10377/**
10378 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10379 * @pdev: Pointer to PCI device
10380 *
10381 * Restart the card from scratch, as if from a cold-boot.
10382 */
10383static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10384{
10385 struct net_device *dev = pci_get_drvdata(pdev);
10386 struct bnx2x *bp = netdev_priv(dev);
10387
10388 rtnl_lock();
10389
10390 if (pci_enable_device(pdev)) {
10391 dev_err(&pdev->dev,
10392 "Cannot re-enable PCI device after reset\n");
10393 rtnl_unlock();
10394 return PCI_ERS_RESULT_DISCONNECT;
10395 }
10396
10397 pci_set_master(pdev);
10398 pci_restore_state(pdev);
10399
10400 if (netif_running(dev))
10401 bnx2x_set_power_state(bp, PCI_D0);
10402
10403 rtnl_unlock();
10404
10405 return PCI_ERS_RESULT_RECOVERED;
10406}
10407
10408/**
10409 * bnx2x_io_resume - called when traffic can start flowing again
10410 * @pdev: Pointer to PCI device
10411 *
10412 * This callback is called when the error recovery driver tells us that
10413 * its OK to resume normal operation.
10414 */
10415static void bnx2x_io_resume(struct pci_dev *pdev)
10416{
10417 struct net_device *dev = pci_get_drvdata(pdev);
10418 struct bnx2x *bp = netdev_priv(dev);
10419
10420 rtnl_lock();
10421
10422 if (netif_running(dev))
10423 bnx2x_nic_load(bp, LOAD_OPEN);
10424
10425 netif_device_attach(dev);
10426
10427 rtnl_unlock();
10428}
10429
10430static struct pci_error_handlers bnx2x_err_handler = {
10431 .error_detected = bnx2x_io_error_detected,
10432 .slot_reset = bnx2x_io_slot_reset,
10433 .resume = bnx2x_io_resume,
10434};
10435
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010436static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010437 .name = DRV_MODULE_NAME,
10438 .id_table = bnx2x_pci_tbl,
10439 .probe = bnx2x_init_one,
10440 .remove = __devexit_p(bnx2x_remove_one),
10441 .suspend = bnx2x_suspend,
10442 .resume = bnx2x_resume,
10443 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010444};
10445
10446static int __init bnx2x_init(void)
10447{
10448 return pci_register_driver(&bnx2x_pci_driver);
10449}
10450
10451static void __exit bnx2x_cleanup(void)
10452{
10453 pci_unregister_driver(&bnx2x_pci_driver);
10454}
10455
10456module_init(bnx2x_init);
10457module_exit(bnx2x_cleanup);
10458