blob: 96d7b73f5fdc985b9f1320522dfe63489e982467 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sx4.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc.
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 */
32
33#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/sched.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050041#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050043#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <linux/libata.h>
45#include <asm/io.h>
46#include "sata_promise.h"
47
48#define DRV_NAME "sata_sx4"
Jeff Garzikaf643712006-04-02 20:41:36 -040049#define DRV_VERSION "0.9"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
54
55 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
56 PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
57 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
58 PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
59
60 PDC_20621_SEQCTL = 0x400,
61 PDC_20621_SEQMASK = 0x480,
62 PDC_20621_GENERAL_CTL = 0x484,
63 PDC_20621_PAGE_SIZE = (32 * 1024),
64
65 /* chosen, not constant, values; we design our own DIMM mem map */
66 PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
67 PDC_20621_DIMM_BASE = 0x00200000,
68 PDC_20621_DIMM_DATA = (64 * 1024),
69 PDC_DIMM_DATA_STEP = (256 * 1024),
70 PDC_DIMM_WINDOW_STEP = (8 * 1024),
71 PDC_DIMM_HOST_PRD = (6 * 1024),
72 PDC_DIMM_HOST_PKT = (128 * 0),
73 PDC_DIMM_HPKT_PRD = (128 * 1),
74 PDC_DIMM_ATA_PKT = (128 * 2),
75 PDC_DIMM_APKT_PRD = (128 * 3),
76 PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
77 PDC_PAGE_WINDOW = 0x40,
78 PDC_PAGE_DATA = PDC_PAGE_WINDOW +
79 (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
80 PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
81
82 PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
83
84 PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
85 (1<<23),
86
87 board_20621 = 0, /* FastTrak S150 SX4 */
88
89 PDC_RESET = (1 << 11), /* HDMA reset */
90
91 PDC_MAX_HDMA = 32,
92 PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
93
94 PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
95 PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
96 PDC_MAX_DIMM_MODULE = 0x02,
97 PDC_I2C_CONTROL_OFFSET = 0x48,
98 PDC_I2C_ADDR_DATA_OFFSET = 0x4C,
99 PDC_DIMM0_CONTROL_OFFSET = 0x80,
100 PDC_DIMM1_CONTROL_OFFSET = 0x84,
101 PDC_SDRAM_CONTROL_OFFSET = 0x88,
102 PDC_I2C_WRITE = 0x00000000,
Jeff Garzik8a60a072005-07-31 13:13:24 -0400103 PDC_I2C_READ = 0x00000040,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 PDC_I2C_START = 0x00000080,
105 PDC_I2C_MASK_INT = 0x00000020,
106 PDC_I2C_COMPLETE = 0x00010000,
107 PDC_I2C_NO_ACK = 0x00100000,
108 PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
109 PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
110 PDC_DIMM_SPD_ROW_NUM = 3,
111 PDC_DIMM_SPD_COLUMN_NUM = 4,
112 PDC_DIMM_SPD_MODULE_ROW = 5,
113 PDC_DIMM_SPD_TYPE = 11,
Jeff Garzik8a60a072005-07-31 13:13:24 -0400114 PDC_DIMM_SPD_FRESH_RATE = 12,
115 PDC_DIMM_SPD_BANK_NUM = 17,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PDC_DIMM_SPD_CAS_LATENCY = 18,
Jeff Garzik8a60a072005-07-31 13:13:24 -0400117 PDC_DIMM_SPD_ATTRIBUTE = 21,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
Jeff Garzik8a60a072005-07-31 13:13:24 -0400119 PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
121 PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
122 PDC_DIMM_SPD_SYSTEM_FREQ = 126,
Jeff Garzik8a60a072005-07-31 13:13:24 -0400123 PDC_CTL_STATUS = 0x08,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 PDC_DIMM_WINDOW_CTLR = 0x0C,
125 PDC_TIME_CONTROL = 0x3C,
126 PDC_TIME_PERIOD = 0x40,
127 PDC_TIME_COUNTER = 0x44,
128 PDC_GENERAL_CTLR = 0x484,
129 PCI_PLL_INIT = 0x8A531824,
130 PCI_X_TCOUNT = 0xEE1E5CFF
131};
132
133
134struct pdc_port_priv {
135 u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
136 u8 *pkt;
137 dma_addr_t pkt_dma;
138};
139
140struct pdc_host_priv {
Al Viroa9afd7c2005-10-21 06:46:02 +0100141 void __iomem *dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143 unsigned int doing_hdma;
144 unsigned int hdma_prod;
145 unsigned int hdma_cons;
146 struct {
147 struct ata_queued_cmd *qc;
148 unsigned int seq;
149 unsigned long pkt_ofs;
150 } hdma[32];
151};
152
153
154static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
155static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
156static void pdc_eng_timeout(struct ata_port *ap);
157static void pdc_20621_phy_reset (struct ata_port *ap);
158static int pdc_port_start(struct ata_port *ap);
159static void pdc_port_stop(struct ata_port *ap);
160static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzik057ace52005-10-22 14:27:05 -0400161static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
162static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static void pdc20621_host_stop(struct ata_host_set *host_set);
164static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe);
165static int pdc20621_detect_dimm(struct ata_probe_ent *pe);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400166static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 u32 device, u32 subaddr, u32 *pdata);
168static int pdc20621_prog_dimm0(struct ata_probe_ent *pe);
169static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe);
170#ifdef ATA_VERBOSE_DEBUG
Jeff Garzik8a60a072005-07-31 13:13:24 -0400171static void pdc20621_get_from_dimm(struct ata_probe_ent *pe,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 void *psource, u32 offset, u32 size);
173#endif
Jeff Garzik8a60a072005-07-31 13:13:24 -0400174static void pdc20621_put_to_dimm(struct ata_probe_ent *pe,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 void *psource, u32 offset, u32 size);
176static void pdc20621_irq_clear(struct ata_port *ap);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900177static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179
Jeff Garzik193515d2005-11-07 00:59:37 -0500180static struct scsi_host_template pdc_sata_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 .module = THIS_MODULE,
182 .name = DRV_NAME,
183 .ioctl = ata_scsi_ioctl,
184 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 .can_queue = ATA_DEF_QUEUE,
186 .this_id = ATA_SHT_THIS_ID,
187 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
189 .emulated = ATA_SHT_EMULATED,
190 .use_clustering = ATA_SHT_USE_CLUSTERING,
191 .proc_name = DRV_NAME,
192 .dma_boundary = ATA_DMA_BOUNDARY,
193 .slave_configure = ata_scsi_slave_config,
194 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195};
196
Jeff Garzik057ace52005-10-22 14:27:05 -0400197static const struct ata_port_operations pdc_20621_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 .port_disable = ata_port_disable,
199 .tf_load = pdc_tf_load_mmio,
200 .tf_read = ata_tf_read,
201 .check_status = ata_check_status,
202 .exec_command = pdc_exec_command_mmio,
203 .dev_select = ata_std_dev_select,
204 .phy_reset = pdc_20621_phy_reset,
205 .qc_prep = pdc20621_qc_prep,
206 .qc_issue = pdc20621_qc_issue_prot,
207 .eng_timeout = pdc_eng_timeout,
208 .irq_handler = pdc20621_interrupt,
209 .irq_clear = pdc20621_irq_clear,
210 .port_start = pdc_port_start,
211 .port_stop = pdc_port_stop,
212 .host_stop = pdc20621_host_stop,
213};
214
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100215static const struct ata_port_info pdc_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 /* board_20621 */
217 {
218 .sht = &pdc_sata_sht,
219 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -0500220 ATA_FLAG_SRST | ATA_FLAG_MMIO |
221 ATA_FLAG_NO_ATAPI,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 .pio_mask = 0x1f, /* pio0-4 */
223 .mwdma_mask = 0x07, /* mwdma0-2 */
224 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
225 .port_ops = &pdc_20621_ops,
226 },
227
228};
229
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500230static const struct pci_device_id pdc_sata_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 { PCI_VENDOR_ID_PROMISE, 0x6622, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
232 board_20621 },
233 { } /* terminate list */
234};
235
236
237static struct pci_driver pdc_sata_pci_driver = {
238 .name = DRV_NAME,
239 .id_table = pdc_sata_pci_tbl,
240 .probe = pdc_sata_init_one,
241 .remove = ata_pci_remove_one,
242};
243
244
245static void pdc20621_host_stop(struct ata_host_set *host_set)
246{
Jeff Garzik374b1872005-08-30 05:42:52 -0400247 struct pci_dev *pdev = to_pci_dev(host_set->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 struct pdc_host_priv *hpriv = host_set->private_data;
Al Viroa9afd7c2005-10-21 06:46:02 +0100249 void __iomem *dimm_mmio = hpriv->dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Jeff Garzik374b1872005-08-30 05:42:52 -0400251 pci_iounmap(pdev, dimm_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 kfree(hpriv);
Jeff Garzikaa8f0dc2005-05-26 21:54:27 -0400253
Jeff Garzik374b1872005-08-30 05:42:52 -0400254 pci_iounmap(pdev, host_set->mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
257static int pdc_port_start(struct ata_port *ap)
258{
259 struct device *dev = ap->host_set->dev;
260 struct pdc_port_priv *pp;
261 int rc;
262
263 rc = ata_port_start(ap);
264 if (rc)
265 return rc;
266
267 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
268 if (!pp) {
269 rc = -ENOMEM;
270 goto err_out;
271 }
272 memset(pp, 0, sizeof(*pp));
273
274 pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
275 if (!pp->pkt) {
276 rc = -ENOMEM;
277 goto err_out_kfree;
278 }
279
280 ap->private_data = pp;
281
282 return 0;
283
284err_out_kfree:
285 kfree(pp);
286err_out:
287 ata_port_stop(ap);
288 return rc;
289}
290
291
292static void pdc_port_stop(struct ata_port *ap)
293{
294 struct device *dev = ap->host_set->dev;
295 struct pdc_port_priv *pp = ap->private_data;
296
297 ap->private_data = NULL;
298 dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
299 kfree(pp);
300 ata_port_stop(ap);
301}
302
303
304static void pdc_20621_phy_reset (struct ata_port *ap)
305{
306 VPRINTK("ENTER\n");
307 ap->cbl = ATA_CBL_SATA;
308 ata_port_probe(ap);
309 ata_bus_reset(ap);
310}
311
312static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
313 unsigned int portno,
314 unsigned int total_len)
315{
316 u32 addr;
317 unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
318 u32 *buf32 = (u32 *) buf;
319
320 /* output ATA packet S/G table */
321 addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
322 (PDC_DIMM_DATA_STEP * portno);
323 VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
324 buf32[dw] = cpu_to_le32(addr);
325 buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
326
327 VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
328 PDC_20621_DIMM_BASE +
329 (PDC_DIMM_WINDOW_STEP * portno) +
330 PDC_DIMM_APKT_PRD,
331 buf32[dw], buf32[dw + 1]);
332}
333
334static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
335 unsigned int portno,
336 unsigned int total_len)
337{
338 u32 addr;
339 unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
340 u32 *buf32 = (u32 *) buf;
341
342 /* output Host DMA packet S/G table */
343 addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
344 (PDC_DIMM_DATA_STEP * portno);
345
346 buf32[dw] = cpu_to_le32(addr);
347 buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
348
349 VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
350 PDC_20621_DIMM_BASE +
351 (PDC_DIMM_WINDOW_STEP * portno) +
352 PDC_DIMM_HPKT_PRD,
353 buf32[dw], buf32[dw + 1]);
354}
355
356static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
357 unsigned int devno, u8 *buf,
358 unsigned int portno)
359{
360 unsigned int i, dw;
361 u32 *buf32 = (u32 *) buf;
362 u8 dev_reg;
363
364 unsigned int dimm_sg = PDC_20621_DIMM_BASE +
365 (PDC_DIMM_WINDOW_STEP * portno) +
366 PDC_DIMM_APKT_PRD;
367 VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
368
369 i = PDC_DIMM_ATA_PKT;
370
371 /*
372 * Set up ATA packet
373 */
374 if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
375 buf[i++] = PDC_PKT_READ;
376 else if (tf->protocol == ATA_PROT_NODATA)
377 buf[i++] = PDC_PKT_NODATA;
378 else
379 buf[i++] = 0;
380 buf[i++] = 0; /* reserved */
381 buf[i++] = portno + 1; /* seq. id */
382 buf[i++] = 0xff; /* delay seq. id */
383
384 /* dimm dma S/G, and next-pkt */
385 dw = i >> 2;
386 if (tf->protocol == ATA_PROT_NODATA)
387 buf32[dw] = 0;
388 else
389 buf32[dw] = cpu_to_le32(dimm_sg);
390 buf32[dw + 1] = 0;
391 i += 8;
392
393 if (devno == 0)
394 dev_reg = ATA_DEVICE_OBS;
395 else
396 dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
397
398 /* select device */
399 buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
400 buf[i++] = dev_reg;
401
402 /* device control register */
403 buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
404 buf[i++] = tf->ctl;
405
406 return i;
407}
408
409static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
410 unsigned int portno)
411{
412 unsigned int dw;
413 u32 tmp, *buf32 = (u32 *) buf;
414
415 unsigned int host_sg = PDC_20621_DIMM_BASE +
416 (PDC_DIMM_WINDOW_STEP * portno) +
417 PDC_DIMM_HOST_PRD;
418 unsigned int dimm_sg = PDC_20621_DIMM_BASE +
419 (PDC_DIMM_WINDOW_STEP * portno) +
420 PDC_DIMM_HPKT_PRD;
421 VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
422 VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
423
424 dw = PDC_DIMM_HOST_PKT >> 2;
425
426 /*
427 * Set up Host DMA packet
428 */
429 if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
430 tmp = PDC_PKT_READ;
431 else
432 tmp = 0;
433 tmp |= ((portno + 1 + 4) << 16); /* seq. id */
434 tmp |= (0xff << 24); /* delay seq. id */
435 buf32[dw + 0] = cpu_to_le32(tmp);
436 buf32[dw + 1] = cpu_to_le32(host_sg);
437 buf32[dw + 2] = cpu_to_le32(dimm_sg);
438 buf32[dw + 3] = 0;
439
440 VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
441 PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
442 PDC_DIMM_HOST_PKT,
443 buf32[dw + 0],
444 buf32[dw + 1],
445 buf32[dw + 2],
446 buf32[dw + 3]);
447}
448
449static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
450{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400451 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct ata_port *ap = qc->ap;
453 struct pdc_port_priv *pp = ap->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400454 void __iomem *mmio = ap->host_set->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 struct pdc_host_priv *hpriv = ap->host_set->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400456 void __iomem *dimm_mmio = hpriv->dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 unsigned int portno = ap->port_no;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400458 unsigned int i, idx, total_len = 0, sgt_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
460
Tejun Heobeec7db2006-02-11 19:11:13 +0900461 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
463 VPRINTK("ata%u: ENTER\n", ap->id);
464
465 /* hard-code chip #0 */
466 mmio += PDC_CHIP0_OFS;
467
468 /*
469 * Build S/G table
470 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 idx = 0;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400472 ata_for_each_sg(sg, qc) {
473 buf[idx++] = cpu_to_le32(sg_dma_address(sg));
474 buf[idx++] = cpu_to_le32(sg_dma_len(sg));
475 total_len += sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 }
477 buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
478 sgt_len = idx * 4;
479
480 /*
481 * Build ATA, host DMA packets
482 */
483 pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
484 pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
485
486 pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
487 i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
488
489 if (qc->tf.flags & ATA_TFLAG_LBA48)
490 i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
491 else
492 i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
493
494 pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
495
496 /* copy three S/G tables and two packets to DIMM MMIO window */
497 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
498 &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
499 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
500 PDC_DIMM_HOST_PRD,
501 &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
502
503 /* force host FIFO dump */
504 writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
505
506 readl(dimm_mmio); /* MMIO PCI posting flush */
507
508 VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
509}
510
511static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
512{
513 struct ata_port *ap = qc->ap;
514 struct pdc_port_priv *pp = ap->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400515 void __iomem *mmio = ap->host_set->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 struct pdc_host_priv *hpriv = ap->host_set->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400517 void __iomem *dimm_mmio = hpriv->dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 unsigned int portno = ap->port_no;
519 unsigned int i;
520
521 VPRINTK("ata%u: ENTER\n", ap->id);
522
523 /* hard-code chip #0 */
524 mmio += PDC_CHIP0_OFS;
525
526 i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
527
528 if (qc->tf.flags & ATA_TFLAG_LBA48)
529 i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
530 else
531 i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
532
533 pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
534
535 /* copy three S/G tables and two packets to DIMM MMIO window */
536 memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
537 &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
538
539 /* force host FIFO dump */
540 writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
541
542 readl(dimm_mmio); /* MMIO PCI posting flush */
543
544 VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
545}
546
547static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
548{
549 switch (qc->tf.protocol) {
550 case ATA_PROT_DMA:
551 pdc20621_dma_prep(qc);
552 break;
553 case ATA_PROT_NODATA:
554 pdc20621_nodata_prep(qc);
555 break;
556 default:
557 break;
558 }
559}
560
561static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
562 unsigned int seq,
563 u32 pkt_ofs)
564{
565 struct ata_port *ap = qc->ap;
566 struct ata_host_set *host_set = ap->host_set;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400567 void __iomem *mmio = host_set->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 /* hard-code chip #0 */
570 mmio += PDC_CHIP0_OFS;
571
572 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
573 readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
574
575 writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
576 readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
577}
578
579static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
580 unsigned int seq,
581 u32 pkt_ofs)
582{
583 struct ata_port *ap = qc->ap;
584 struct pdc_host_priv *pp = ap->host_set->private_data;
585 unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
586
587 if (!pp->doing_hdma) {
588 __pdc20621_push_hdma(qc, seq, pkt_ofs);
589 pp->doing_hdma = 1;
590 return;
591 }
592
593 pp->hdma[idx].qc = qc;
594 pp->hdma[idx].seq = seq;
595 pp->hdma[idx].pkt_ofs = pkt_ofs;
596 pp->hdma_prod++;
597}
598
599static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
600{
601 struct ata_port *ap = qc->ap;
602 struct pdc_host_priv *pp = ap->host_set->private_data;
603 unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
604
605 /* if nothing on queue, we're done */
606 if (pp->hdma_prod == pp->hdma_cons) {
607 pp->doing_hdma = 0;
608 return;
609 }
610
611 __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
612 pp->hdma[idx].pkt_ofs);
613 pp->hdma_cons++;
614}
615
616#ifdef ATA_VERBOSE_DEBUG
617static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
618{
619 struct ata_port *ap = qc->ap;
620 unsigned int port_no = ap->port_no;
621 struct pdc_host_priv *hpriv = ap->host_set->private_data;
622 void *dimm_mmio = hpriv->dimm_mmio;
623
624 dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
625 dimm_mmio += PDC_DIMM_HOST_PKT;
626
627 printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
628 printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
629 printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
630 printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
631}
632#else
633static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
634#endif /* ATA_VERBOSE_DEBUG */
635
636static void pdc20621_packet_start(struct ata_queued_cmd *qc)
637{
638 struct ata_port *ap = qc->ap;
639 struct ata_host_set *host_set = ap->host_set;
640 unsigned int port_no = ap->port_no;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400641 void __iomem *mmio = host_set->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
643 u8 seq = (u8) (port_no + 1);
644 unsigned int port_ofs;
645
646 /* hard-code chip #0 */
647 mmio += PDC_CHIP0_OFS;
648
649 VPRINTK("ata%u: ENTER\n", ap->id);
650
651 wmb(); /* flush PRD, pkt writes */
652
653 port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
654
655 /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
656 if (rw && qc->tf.protocol == ATA_PROT_DMA) {
657 seq += 4;
658
659 pdc20621_dump_hdma(qc);
660 pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
661 VPRINTK("queued ofs 0x%x (%u), seq %u\n",
662 port_ofs + PDC_DIMM_HOST_PKT,
663 port_ofs + PDC_DIMM_HOST_PKT,
664 seq);
665 } else {
666 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
667 readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
668
669 writel(port_ofs + PDC_DIMM_ATA_PKT,
Al Viroa9afd7c2005-10-21 06:46:02 +0100670 (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
671 readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
673 port_ofs + PDC_DIMM_ATA_PKT,
674 port_ofs + PDC_DIMM_ATA_PKT,
675 seq);
676 }
677}
678
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900679static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680{
681 switch (qc->tf.protocol) {
682 case ATA_PROT_DMA:
683 case ATA_PROT_NODATA:
684 pdc20621_packet_start(qc);
685 return 0;
686
687 case ATA_PROT_ATAPI_DMA:
688 BUG();
689 break;
690
691 default:
692 break;
693 }
694
695 return ata_qc_issue_prot(qc);
696}
697
698static inline unsigned int pdc20621_host_intr( struct ata_port *ap,
699 struct ata_queued_cmd *qc,
700 unsigned int doing_hdma,
Jeff Garzikea6ba102005-08-30 05:18:18 -0400701 void __iomem *mmio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702{
703 unsigned int port_no = ap->port_no;
704 unsigned int port_ofs =
705 PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
706 u8 status;
707 unsigned int handled = 0;
708
709 VPRINTK("ENTER\n");
710
711 if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
712 (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
713
714 /* step two - DMA from DIMM to host */
715 if (doing_hdma) {
716 VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->id,
717 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
718 /* get drive status; clear intr; complete txn */
Albert Leea22e2eb2005-12-05 15:38:02 +0800719 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
720 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 pdc20621_pop_hdma(qc);
722 }
723
724 /* step one - exec ATA command */
725 else {
726 u8 seq = (u8) (port_no + 1 + 4);
727 VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->id,
728 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
729
730 /* submit hdma pkt */
731 pdc20621_dump_hdma(qc);
732 pdc20621_push_hdma(qc, seq,
733 port_ofs + PDC_DIMM_HOST_PKT);
734 }
735 handled = 1;
736
737 } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
738
739 /* step one - DMA from host to DIMM */
740 if (doing_hdma) {
741 u8 seq = (u8) (port_no + 1);
742 VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->id,
743 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
744
745 /* submit ata pkt */
746 writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
747 readl(mmio + PDC_20621_SEQCTL + (seq * 4));
748 writel(port_ofs + PDC_DIMM_ATA_PKT,
Al Viroa9afd7c2005-10-21 06:46:02 +0100749 (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
750 readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 }
752
753 /* step two - execute ATA command */
754 else {
755 VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->id,
756 readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
757 /* get drive status; clear intr; complete txn */
Albert Leea22e2eb2005-12-05 15:38:02 +0800758 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
759 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 pdc20621_pop_hdma(qc);
761 }
762 handled = 1;
763
764 /* command completion, but no data xfer */
765 } else if (qc->tf.protocol == ATA_PROT_NODATA) {
766
767 status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
768 DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
Albert Leea22e2eb2005-12-05 15:38:02 +0800769 qc->err_mask |= ac_err_mask(status);
770 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 handled = 1;
772
773 } else {
774 ap->stats.idle_irq++;
775 }
776
777 return handled;
778}
779
780static void pdc20621_irq_clear(struct ata_port *ap)
781{
782 struct ata_host_set *host_set = ap->host_set;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400783 void __iomem *mmio = host_set->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 mmio += PDC_CHIP0_OFS;
786
787 readl(mmio + PDC_20621_SEQMASK);
788}
789
790static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
791{
792 struct ata_host_set *host_set = dev_instance;
793 struct ata_port *ap;
794 u32 mask = 0;
795 unsigned int i, tmp, port_no;
796 unsigned int handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400797 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 VPRINTK("ENTER\n");
800
801 if (!host_set || !host_set->mmio_base) {
802 VPRINTK("QUICK EXIT\n");
803 return IRQ_NONE;
804 }
805
806 mmio_base = host_set->mmio_base;
807
808 /* reading should also clear interrupts */
809 mmio_base += PDC_CHIP0_OFS;
810 mask = readl(mmio_base + PDC_20621_SEQMASK);
811 VPRINTK("mask == 0x%x\n", mask);
812
813 if (mask == 0xffffffff) {
814 VPRINTK("QUICK EXIT 2\n");
815 return IRQ_NONE;
816 }
817 mask &= 0xffff; /* only 16 tags possible */
818 if (!mask) {
819 VPRINTK("QUICK EXIT 3\n");
820 return IRQ_NONE;
821 }
822
823 spin_lock(&host_set->lock);
824
825 for (i = 1; i < 9; i++) {
826 port_no = i - 1;
827 if (port_no > 3)
828 port_no -= 4;
829 if (port_no >= host_set->n_ports)
830 ap = NULL;
831 else
832 ap = host_set->ports[port_no];
833 tmp = mask & (1 << i);
834 VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
Tejun Heoc1389502005-08-22 14:59:24 +0900835 if (tmp && ap &&
Tejun Heo198e0fe2006-04-02 18:51:52 +0900836 !(ap->flags & (ATA_FLAG_DISABLED | ATA_FLAG_NOINTR))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 struct ata_queued_cmd *qc;
838
839 qc = ata_qc_from_tag(ap, ap->active_tag);
840 if (qc && (!(qc->tf.ctl & ATA_NIEN)))
841 handled += pdc20621_host_intr(ap, qc, (i > 4),
842 mmio_base);
843 }
844 }
845
846 spin_unlock(&host_set->lock);
847
848 VPRINTK("mask == 0x%x\n", mask);
849
850 VPRINTK("EXIT\n");
851
852 return IRQ_RETVAL(handled);
853}
854
855static void pdc_eng_timeout(struct ata_port *ap)
856{
857 u8 drv_stat;
Jeff Garzikb8f61532005-08-25 22:01:20 -0400858 struct ata_host_set *host_set = ap->host_set;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 struct ata_queued_cmd *qc;
Jeff Garzikb8f61532005-08-25 22:01:20 -0400860 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862 DPRINTK("ENTER\n");
863
Jeff Garzikb8f61532005-08-25 22:01:20 -0400864 spin_lock_irqsave(&host_set->lock, flags);
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 qc = ata_qc_from_tag(ap, ap->active_tag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 switch (qc->tf.protocol) {
869 case ATA_PROT_DMA:
870 case ATA_PROT_NODATA:
Tejun Heof15a1da2006-05-15 20:57:56 +0900871 ata_port_printk(ap, KERN_ERR, "command timeout\n");
Albert Leea22e2eb2005-12-05 15:38:02 +0800872 qc->err_mask |= __ac_err_mask(ata_wait_idle(ap));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 break;
874
875 default:
876 drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
877
Tejun Heof15a1da2006-05-15 20:57:56 +0900878 ata_port_printk(ap, KERN_ERR,
879 "unknown timeout, cmd 0x%x stat 0x%x\n",
880 qc->tf.command, drv_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881
Albert Leea22e2eb2005-12-05 15:38:02 +0800882 qc->err_mask |= ac_err_mask(drv_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 break;
884 }
885
Jeff Garzikb8f61532005-08-25 22:01:20 -0400886 spin_unlock_irqrestore(&host_set->lock, flags);
Tejun Heof6379022006-02-10 15:10:48 +0900887 ata_eh_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 DPRINTK("EXIT\n");
889}
890
Jeff Garzik057ace52005-10-22 14:27:05 -0400891static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
893 WARN_ON (tf->protocol == ATA_PROT_DMA ||
894 tf->protocol == ATA_PROT_NODATA);
895 ata_tf_load(ap, tf);
896}
897
898
Jeff Garzik057ace52005-10-22 14:27:05 -0400899static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
901 WARN_ON (tf->protocol == ATA_PROT_DMA ||
902 tf->protocol == ATA_PROT_NODATA);
903 ata_exec_command(ap, tf);
904}
905
906
907static void pdc_sata_setup_port(struct ata_ioports *port, unsigned long base)
908{
909 port->cmd_addr = base;
910 port->data_addr = base;
911 port->feature_addr =
912 port->error_addr = base + 0x4;
913 port->nsect_addr = base + 0x8;
914 port->lbal_addr = base + 0xc;
915 port->lbam_addr = base + 0x10;
916 port->lbah_addr = base + 0x14;
917 port->device_addr = base + 0x18;
918 port->command_addr =
919 port->status_addr = base + 0x1c;
920 port->altstatus_addr =
921 port->ctl_addr = base + 0x38;
922}
923
924
925#ifdef ATA_VERBOSE_DEBUG
Jeff Garzik8a60a072005-07-31 13:13:24 -0400926static void pdc20621_get_from_dimm(struct ata_probe_ent *pe, void *psource,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 u32 offset, u32 size)
928{
929 u32 window_size;
930 u16 idx;
931 u8 page_mask;
932 long dist;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400933 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 struct pdc_host_priv *hpriv = pe->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400935 void __iomem *dimm_mmio = hpriv->dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 /* hard-code chip #0 */
938 mmio += PDC_CHIP0_OFS;
939
Jeff Garzik8a60a072005-07-31 13:13:24 -0400940 page_mask = 0x00;
941 window_size = 0x2000 * 4; /* 32K byte uchar size */
942 idx = (u16) (offset / window_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
944 writel(0x01, mmio + PDC_GENERAL_CTLR);
945 readl(mmio + PDC_GENERAL_CTLR);
946 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
947 readl(mmio + PDC_DIMM_WINDOW_CTLR);
948
949 offset -= (idx * window_size);
950 idx++;
Jeff Garzik8a60a072005-07-31 13:13:24 -0400951 dist = ((long) (window_size - (offset + size))) >= 0 ? size :
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 (long) (window_size - offset);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400953 memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 dist);
955
Jeff Garzik8a60a072005-07-31 13:13:24 -0400956 psource += dist;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 size -= dist;
958 for (; (long) size >= (long) window_size ;) {
959 writel(0x01, mmio + PDC_GENERAL_CTLR);
960 readl(mmio + PDC_GENERAL_CTLR);
961 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
962 readl(mmio + PDC_DIMM_WINDOW_CTLR);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400963 memcpy_fromio((char *) psource, (char *) (dimm_mmio),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 window_size / 4);
965 psource += window_size;
966 size -= window_size;
967 idx ++;
968 }
969
970 if (size) {
971 writel(0x01, mmio + PDC_GENERAL_CTLR);
972 readl(mmio + PDC_GENERAL_CTLR);
973 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
974 readl(mmio + PDC_DIMM_WINDOW_CTLR);
Jeff Garzik8a60a072005-07-31 13:13:24 -0400975 memcpy_fromio((char *) psource, (char *) (dimm_mmio),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 size / 4);
977 }
978}
979#endif
980
981
Jeff Garzik8a60a072005-07-31 13:13:24 -0400982static void pdc20621_put_to_dimm(struct ata_probe_ent *pe, void *psource,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 u32 offset, u32 size)
984{
985 u32 window_size;
986 u16 idx;
987 u8 page_mask;
988 long dist;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400989 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 struct pdc_host_priv *hpriv = pe->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400991 void __iomem *dimm_mmio = hpriv->dimm_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Jeff Garzik8a60a072005-07-31 13:13:24 -0400993 /* hard-code chip #0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 mmio += PDC_CHIP0_OFS;
995
Jeff Garzik8a60a072005-07-31 13:13:24 -0400996 page_mask = 0x00;
997 window_size = 0x2000 * 4; /* 32K byte uchar size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 idx = (u16) (offset / window_size);
999
1000 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1001 readl(mmio + PDC_DIMM_WINDOW_CTLR);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001002 offset -= (idx * window_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 idx++;
1004 dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
1005 (long) (window_size - offset);
Al Viroa9afd7c2005-10-21 06:46:02 +01001006 memcpy_toio(dimm_mmio + offset / 4, psource, dist);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 writel(0x01, mmio + PDC_GENERAL_CTLR);
1008 readl(mmio + PDC_GENERAL_CTLR);
1009
Jeff Garzik8a60a072005-07-31 13:13:24 -04001010 psource += dist;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 size -= dist;
1012 for (; (long) size >= (long) window_size ;) {
1013 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1014 readl(mmio + PDC_DIMM_WINDOW_CTLR);
Al Viroa9afd7c2005-10-21 06:46:02 +01001015 memcpy_toio(dimm_mmio, psource, window_size / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 writel(0x01, mmio + PDC_GENERAL_CTLR);
1017 readl(mmio + PDC_GENERAL_CTLR);
1018 psource += window_size;
1019 size -= window_size;
1020 idx ++;
1021 }
Jeff Garzik8a60a072005-07-31 13:13:24 -04001022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 if (size) {
1024 writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
1025 readl(mmio + PDC_DIMM_WINDOW_CTLR);
Al Viroa9afd7c2005-10-21 06:46:02 +01001026 memcpy_toio(dimm_mmio, psource, size / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 writel(0x01, mmio + PDC_GENERAL_CTLR);
1028 readl(mmio + PDC_GENERAL_CTLR);
1029 }
1030}
1031
1032
Jeff Garzik8a60a072005-07-31 13:13:24 -04001033static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe, u32 device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 u32 subaddr, u32 *pdata)
1035{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001036 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 u32 i2creg = 0;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001038 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 u32 count =0;
1040
1041 /* hard-code chip #0 */
1042 mmio += PDC_CHIP0_OFS;
1043
1044 i2creg |= device << 24;
1045 i2creg |= subaddr << 16;
1046
1047 /* Set the device and subaddress */
1048 writel(i2creg, mmio + PDC_I2C_ADDR_DATA_OFFSET);
1049 readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
1050
1051 /* Write Control to perform read operation, mask int */
Jeff Garzik8a60a072005-07-31 13:13:24 -04001052 writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 mmio + PDC_I2C_CONTROL_OFFSET);
1054
1055 for (count = 0; count <= 1000; count ++) {
1056 status = readl(mmio + PDC_I2C_CONTROL_OFFSET);
1057 if (status & PDC_I2C_COMPLETE) {
1058 status = readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
1059 break;
1060 } else if (count == 1000)
1061 return 0;
1062 }
1063
1064 *pdata = (status >> 8) & 0x000000ff;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001065 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066}
1067
1068
1069static int pdc20621_detect_dimm(struct ata_probe_ent *pe)
1070{
1071 u32 data=0 ;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001072 if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
1074 if (data == 100)
1075 return 100;
1076 } else
1077 return 0;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001080 if(data <= 0x75)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 return 133;
1082 } else
1083 return 0;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 return 0;
1086}
1087
1088
1089static int pdc20621_prog_dimm0(struct ata_probe_ent *pe)
1090{
1091 u32 spd0[50];
1092 u32 data = 0;
1093 int size, i;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001094 u8 bdimmsize;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001095 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 static const struct {
1097 unsigned int reg;
1098 unsigned int ofs;
1099 } pdc_i2c_read_data [] = {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001100 { PDC_DIMM_SPD_TYPE, 11 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 { PDC_DIMM_SPD_FRESH_RATE, 12 },
Jeff Garzik8a60a072005-07-31 13:13:24 -04001102 { PDC_DIMM_SPD_COLUMN_NUM, 4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 { PDC_DIMM_SPD_ATTRIBUTE, 21 },
1104 { PDC_DIMM_SPD_ROW_NUM, 3 },
1105 { PDC_DIMM_SPD_BANK_NUM, 17 },
1106 { PDC_DIMM_SPD_MODULE_ROW, 5 },
1107 { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
1108 { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
1109 { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
1110 { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
Jeff Garzik8a60a072005-07-31 13:13:24 -04001111 { PDC_DIMM_SPD_CAS_LATENCY, 18 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 };
1113
1114 /* hard-code chip #0 */
1115 mmio += PDC_CHIP0_OFS;
1116
1117 for(i=0; i<ARRAY_SIZE(pdc_i2c_read_data); i++)
1118 pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
Jeff Garzik8a60a072005-07-31 13:13:24 -04001119 pdc_i2c_read_data[i].reg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 &spd0[pdc_i2c_read_data[i].ofs]);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001123 data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 ((((spd0[27] + 9) / 10) - 1) << 8) ;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001125 data |= (((((spd0[29] > spd0[28])
1126 ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001128
1129 if (spd0[18] & 0x08)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 data |= ((0x03) << 14);
1131 else if (spd0[18] & 0x04)
1132 data |= ((0x02) << 14);
1133 else if (spd0[18] & 0x01)
1134 data |= ((0x01) << 14);
1135 else
1136 data |= (0 << 14);
1137
Jeff Garzik8a60a072005-07-31 13:13:24 -04001138 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 Calculate the size of bDIMMSize (power of 2) and
1140 merge the DIMM size by program start/end address.
1141 */
1142
1143 bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
1144 size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
1145 data |= (((size / 16) - 1) << 16);
1146 data |= (0 << 23);
1147 data |= 8;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001148 writel(data, mmio + PDC_DIMM0_CONTROL_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 readl(mmio + PDC_DIMM0_CONTROL_OFFSET);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001150 return size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151}
1152
1153
1154static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe)
1155{
1156 u32 data, spd0;
1157 int error, i;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001158 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
1160 /* hard-code chip #0 */
1161 mmio += PDC_CHIP0_OFS;
1162
1163 /*
1164 Set To Default : DIMM Module Global Control Register (0x022259F1)
1165 DIMM Arbitration Disable (bit 20)
1166 DIMM Data/Control Output Driving Selection (bit12 - bit15)
1167 Refresh Enable (bit 17)
1168 */
1169
Jeff Garzik8a60a072005-07-31 13:13:24 -04001170 data = 0x022259F1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
1172 readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
1173
1174 /* Turn on for ECC */
Jeff Garzik8a60a072005-07-31 13:13:24 -04001175 pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 PDC_DIMM_SPD_TYPE, &spd0);
1177 if (spd0 == 0x02) {
1178 data |= (0x01 << 16);
1179 writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
1180 readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
1181 printk(KERN_ERR "Local DIMM ECC Enabled\n");
1182 }
1183
1184 /* DIMM Initialization Select/Enable (bit 18/19) */
1185 data &= (~(1<<18));
1186 data |= (1<<19);
1187 writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
1188
Jeff Garzik8a60a072005-07-31 13:13:24 -04001189 error = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 for (i = 1; i <= 10; i++) { /* polling ~5 secs */
1191 data = readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
1192 if (!(data & (1<<19))) {
1193 error = 0;
Jeff Garzik8a60a072005-07-31 13:13:24 -04001194 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 }
1196 msleep(i*100);
1197 }
1198 return error;
1199}
Jeff Garzik8a60a072005-07-31 13:13:24 -04001200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe)
1203{
Jeff Garzik8a60a072005-07-31 13:13:24 -04001204 int speed, size, length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 u32 addr,spd0,pci_status;
1206 u32 tmp=0;
1207 u32 time_period=0;
1208 u32 tcount=0;
1209 u32 ticks=0;
1210 u32 clock=0;
1211 u32 fparam=0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001212 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
1214 /* hard-code chip #0 */
1215 mmio += PDC_CHIP0_OFS;
1216
1217 /* Initialize PLL based upon PCI Bus Frequency */
1218
1219 /* Initialize Time Period Register */
1220 writel(0xffffffff, mmio + PDC_TIME_PERIOD);
1221 time_period = readl(mmio + PDC_TIME_PERIOD);
1222 VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
1223
1224 /* Enable timer */
1225 writel(0x00001a0, mmio + PDC_TIME_CONTROL);
1226 readl(mmio + PDC_TIME_CONTROL);
1227
1228 /* Wait 3 seconds */
1229 msleep(3000);
1230
Jeff Garzik8a60a072005-07-31 13:13:24 -04001231 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 When timer is enabled, counter is decreased every internal
1233 clock cycle.
1234 */
1235
1236 tcount = readl(mmio + PDC_TIME_COUNTER);
1237 VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
1238
Jeff Garzik8a60a072005-07-31 13:13:24 -04001239 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 If SX4 is on PCI-X bus, after 3 seconds, the timer counter
1241 register should be >= (0xffffffff - 3x10^8).
1242 */
1243 if(tcount >= PCI_X_TCOUNT) {
1244 ticks = (time_period - tcount);
1245 VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001246
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 clock = (ticks / 300000);
1248 VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 clock = (clock * 33);
1251 VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
1252
1253 /* PLL F Param (bit 22:16) */
1254 fparam = (1400000 / clock) - 2;
1255 VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
1258 pci_status = (0x8a001824 | (fparam << 16));
1259 } else
1260 pci_status = PCI_PLL_INIT;
1261
1262 /* Initialize PLL. */
1263 VPRINTK("pci_status: 0x%x\n", pci_status);
1264 writel(pci_status, mmio + PDC_CTL_STATUS);
1265 readl(mmio + PDC_CTL_STATUS);
1266
Jeff Garzik8a60a072005-07-31 13:13:24 -04001267 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 Read SPD of DIMM by I2C interface,
1269 and program the DIMM Module Controller.
1270 */
1271 if (!(speed = pdc20621_detect_dimm(pe))) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001272 printk(KERN_ERR "Detect Local DIMM Fail\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 return 1; /* DIMM error */
1274 }
1275 VPRINTK("Local DIMM Speed = %d\n", speed);
1276
Jeff Garzik8a60a072005-07-31 13:13:24 -04001277 /* Programming DIMM0 Module Control Register (index_CID0:80h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 size = pdc20621_prog_dimm0(pe);
1279 VPRINTK("Local DIMM Size = %dMB\n",size);
1280
Jeff Garzik8a60a072005-07-31 13:13:24 -04001281 /* Programming DIMM Module Global Control Register (index_CID0:88h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 if (pdc20621_prog_dimm_global(pe)) {
1283 printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
1284 return 1;
1285 }
1286
1287#ifdef ATA_VERBOSE_DEBUG
1288 {
1289 u8 test_parttern1[40] = {0x55,0xAA,'P','r','o','m','i','s','e',' ',
1290 'N','o','t',' ','Y','e','t',' ','D','e','f','i','n','e','d',' ',
1291 '1','.','1','0',
1292 '9','8','0','3','1','6','1','2',0,0};
1293 u8 test_parttern2[40] = {0};
1294
1295 pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x10040, 40);
1296 pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x40, 40);
1297
1298 pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x10040, 40);
1299 pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001300 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 test_parttern2[1], &(test_parttern2[2]));
Jeff Garzik8a60a072005-07-31 13:13:24 -04001302 pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x10040,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 40);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001304 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 test_parttern2[1], &(test_parttern2[2]));
1306
1307 pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x40, 40);
1308 pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001309 printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 test_parttern2[1], &(test_parttern2[2]));
1311 }
1312#endif
1313
1314 /* ECC initiliazation. */
1315
Jeff Garzik8a60a072005-07-31 13:13:24 -04001316 pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 PDC_DIMM_SPD_TYPE, &spd0);
1318 if (spd0 == 0x02) {
1319 VPRINTK("Start ECC initialization\n");
1320 addr = 0;
1321 length = size * 1024 * 1024;
1322 while (addr < length) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001323 pdc20621_put_to_dimm(pe, (void *) &tmp, addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 sizeof(u32));
1325 addr += sizeof(u32);
1326 }
1327 VPRINTK("Finish ECC initialization\n");
1328 }
1329 return 0;
1330}
1331
1332
1333static void pdc_20621_init(struct ata_probe_ent *pe)
1334{
1335 u32 tmp;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001336 void __iomem *mmio = pe->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
1338 /* hard-code chip #0 */
1339 mmio += PDC_CHIP0_OFS;
1340
1341 /*
1342 * Select page 0x40 for our 32k DIMM window
1343 */
1344 tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
1345 tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
1346 writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
1347
1348 /*
1349 * Reset Host DMA
1350 */
1351 tmp = readl(mmio + PDC_HDMA_CTLSTAT);
1352 tmp |= PDC_RESET;
1353 writel(tmp, mmio + PDC_HDMA_CTLSTAT);
1354 readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
1355
1356 udelay(10);
1357
1358 tmp = readl(mmio + PDC_HDMA_CTLSTAT);
1359 tmp &= ~PDC_RESET;
1360 writel(tmp, mmio + PDC_HDMA_CTLSTAT);
1361 readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
1362}
1363
1364static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1365{
1366 static int printed_version;
1367 struct ata_probe_ent *probe_ent = NULL;
1368 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001369 void __iomem *mmio_base;
1370 void __iomem *dimm_mmio = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 struct pdc_host_priv *hpriv = NULL;
1372 unsigned int board_idx = (unsigned int) ent->driver_data;
1373 int pci_dev_busy = 0;
1374 int rc;
1375
1376 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001377 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 rc = pci_enable_device(pdev);
1380 if (rc)
1381 return rc;
1382
1383 rc = pci_request_regions(pdev, DRV_NAME);
1384 if (rc) {
1385 pci_dev_busy = 1;
1386 goto err_out;
1387 }
1388
1389 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1390 if (rc)
1391 goto err_out_regions;
1392 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1393 if (rc)
1394 goto err_out_regions;
1395
1396 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1397 if (probe_ent == NULL) {
1398 rc = -ENOMEM;
1399 goto err_out_regions;
1400 }
1401
1402 memset(probe_ent, 0, sizeof(*probe_ent));
1403 probe_ent->dev = pci_dev_to_dev(pdev);
1404 INIT_LIST_HEAD(&probe_ent->node);
1405
Jeff Garzik374b1872005-08-30 05:42:52 -04001406 mmio_base = pci_iomap(pdev, 3, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 if (mmio_base == NULL) {
1408 rc = -ENOMEM;
1409 goto err_out_free_ent;
1410 }
1411 base = (unsigned long) mmio_base;
1412
1413 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1414 if (!hpriv) {
1415 rc = -ENOMEM;
1416 goto err_out_iounmap;
1417 }
1418 memset(hpriv, 0, sizeof(*hpriv));
1419
Jeff Garzik374b1872005-08-30 05:42:52 -04001420 dimm_mmio = pci_iomap(pdev, 4, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 if (!dimm_mmio) {
1422 kfree(hpriv);
1423 rc = -ENOMEM;
1424 goto err_out_iounmap;
1425 }
1426
1427 hpriv->dimm_mmio = dimm_mmio;
1428
1429 probe_ent->sht = pdc_port_info[board_idx].sht;
1430 probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
1431 probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
1432 probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
1433 probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
1434 probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
1435
1436 probe_ent->irq = pdev->irq;
1437 probe_ent->irq_flags = SA_SHIRQ;
1438 probe_ent->mmio_base = mmio_base;
1439
1440 probe_ent->private_data = hpriv;
1441 base += PDC_CHIP0_OFS;
1442
1443 probe_ent->n_ports = 4;
1444 pdc_sata_setup_port(&probe_ent->port[0], base + 0x200);
1445 pdc_sata_setup_port(&probe_ent->port[1], base + 0x280);
1446 pdc_sata_setup_port(&probe_ent->port[2], base + 0x300);
1447 pdc_sata_setup_port(&probe_ent->port[3], base + 0x380);
1448
1449 pci_set_master(pdev);
1450
1451 /* initialize adapter */
1452 /* initialize local dimm */
1453 if (pdc20621_dimm_init(probe_ent)) {
1454 rc = -ENOMEM;
1455 goto err_out_iounmap_dimm;
1456 }
1457 pdc_20621_init(probe_ent);
1458
1459 /* FIXME: check ata_device_add return value */
1460 ata_device_add(probe_ent);
1461 kfree(probe_ent);
1462
1463 return 0;
1464
1465err_out_iounmap_dimm: /* only get to this label if 20621 */
1466 kfree(hpriv);
Jeff Garzik374b1872005-08-30 05:42:52 -04001467 pci_iounmap(pdev, dimm_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001469 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470err_out_free_ent:
1471 kfree(probe_ent);
1472err_out_regions:
1473 pci_release_regions(pdev);
1474err_out:
1475 if (!pci_dev_busy)
1476 pci_disable_device(pdev);
1477 return rc;
1478}
1479
1480
1481static int __init pdc_sata_init(void)
1482{
1483 return pci_module_init(&pdc_sata_pci_driver);
1484}
1485
1486
1487static void __exit pdc_sata_exit(void)
1488{
1489 pci_unregister_driver(&pdc_sata_pci_driver);
1490}
1491
1492
1493MODULE_AUTHOR("Jeff Garzik");
1494MODULE_DESCRIPTION("Promise SATA low-level driver");
1495MODULE_LICENSE("GPL");
1496MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
1497MODULE_VERSION(DRV_VERSION);
1498
1499module_init(pdc_sata_init);
1500module_exit(pdc_sata_exit);