blob: 288c2ecd937adb0594dae356aad265d1646eb660 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
35
Maarten Maathuisa5106042009-12-26 21:46:36 +010036#include <linux/log2.h>
37
Ben Skeggs6ee73862009-12-11 19:24:15 +100038static void
39nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
40{
41 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010042 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100043 struct nouveau_bo *nvbo = nouveau_bo(bo);
44
45 ttm_bo_kunmap(&nvbo->kmap);
46
47 if (unlikely(nvbo->gem))
48 DRM_ERROR("bo %p still attached to GEM object\n", bo);
49
Francisco Jereza0af9ad2009-12-11 16:51:09 +010050 if (nvbo->tile)
51 nv10_mem_expire_tiling(dev, nvbo->tile, NULL);
52
Ben Skeggs6ee73862009-12-11 19:24:15 +100053 spin_lock(&dev_priv->ttm.bo_list_lock);
54 list_del(&nvbo->head);
55 spin_unlock(&dev_priv->ttm.bo_list_lock);
56 kfree(nvbo);
57}
58
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059static void
60nouveau_bo_fixup_align(struct drm_device *dev,
61 uint32_t tile_mode, uint32_t tile_flags,
62 int *align, int *size)
63{
64 struct drm_nouveau_private *dev_priv = dev->dev_private;
65
66 /*
67 * Some of the tile_flags have a periodic structure of N*4096 bytes,
Maarten Maathuiseb1dba02009-12-27 12:22:07 +010068 * align to to that as well as the page size. Align the size to the
69 * appropriate boundaries. This does imply that sizes are rounded up
70 * 3-7 pages, so be aware of this and do not waste memory by allocating
71 * many small buffers.
Francisco Jereza0af9ad2009-12-11 16:51:09 +010072 */
73 if (dev_priv->card_type == NV_50) {
Maarten Maathuisa5106042009-12-26 21:46:36 +010074 uint32_t block_size = nouveau_mem_fb_amount(dev) >> 15;
75 int i;
76
Francisco Jereza0af9ad2009-12-11 16:51:09 +010077 switch (tile_flags) {
78 case 0x1800:
79 case 0x2800:
80 case 0x4800:
81 case 0x7a00:
Maarten Maathuisa5106042009-12-26 21:46:36 +010082 if (is_power_of_2(block_size)) {
Maarten Maathuisa5106042009-12-26 21:46:36 +010083 for (i = 1; i < 10; i++) {
84 *align = 12 * i * block_size;
85 if (!(*align % 65536))
86 break;
87 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +010088 } else {
Maarten Maathuisa5106042009-12-26 21:46:36 +010089 for (i = 1; i < 10; i++) {
90 *align = 8 * i * block_size;
91 if (!(*align % 65536))
92 break;
93 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +010094 }
Maarten Maathuiseb1dba02009-12-27 12:22:07 +010095 *size = roundup(*size, *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010096 break;
97 default:
98 break;
99 }
100
101 } else {
102 if (tile_mode) {
103 if (dev_priv->chipset >= 0x40) {
104 *align = 65536;
105 *size = roundup(*size, 64 * tile_mode);
106
107 } else if (dev_priv->chipset >= 0x30) {
108 *align = 32768;
109 *size = roundup(*size, 64 * tile_mode);
110
111 } else if (dev_priv->chipset >= 0x20) {
112 *align = 16384;
113 *size = roundup(*size, 64 * tile_mode);
114
115 } else if (dev_priv->chipset >= 0x10) {
116 *align = 16384;
117 *size = roundup(*size, 32 * tile_mode);
118 }
119 }
120 }
121
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100122 /* ALIGN works only on powers of two. */
123 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100124
125 if (dev_priv->card_type == NV_50) {
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100126 *size = roundup(*size, 65536);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100127 *align = max(65536, *align);
128 }
129}
130
Ben Skeggs6ee73862009-12-11 19:24:15 +1000131int
132nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
133 int size, int align, uint32_t flags, uint32_t tile_mode,
134 uint32_t tile_flags, bool no_vm, bool mappable,
135 struct nouveau_bo **pnvbo)
136{
137 struct drm_nouveau_private *dev_priv = dev->dev_private;
138 struct nouveau_bo *nvbo;
Francisco Jerez8dea4a12009-12-16 19:03:28 +0100139 int ret = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140
141 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
142 if (!nvbo)
143 return -ENOMEM;
144 INIT_LIST_HEAD(&nvbo->head);
145 INIT_LIST_HEAD(&nvbo->entry);
146 nvbo->mappable = mappable;
147 nvbo->no_vm = no_vm;
148 nvbo->tile_mode = tile_mode;
149 nvbo->tile_flags = tile_flags;
150
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100151 nouveau_bo_fixup_align(dev, tile_mode, tile_flags, &align, &size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152 align >>= PAGE_SHIFT;
153
Ben Skeggs6ee73862009-12-11 19:24:15 +1000154 nvbo->placement.fpfn = 0;
155 nvbo->placement.lpfn = mappable ? dev_priv->fb_mappable_pages : 0;
Francisco Jerez8dea4a12009-12-16 19:03:28 +0100156 nouveau_bo_placement_set(nvbo, flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157
158 nvbo->channel = chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000159 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
160 ttm_bo_type_device, &nvbo->placement, align, 0,
161 false, NULL, size, nouveau_bo_del_ttm);
162 nvbo->channel = NULL;
163 if (ret) {
164 /* ttm will call nouveau_bo_del_ttm if it fails.. */
165 return ret;
166 }
167
168 spin_lock(&dev_priv->ttm.bo_list_lock);
169 list_add_tail(&nvbo->head, &dev_priv->ttm.bo_list);
170 spin_unlock(&dev_priv->ttm.bo_list_lock);
171 *pnvbo = nvbo;
172 return 0;
173}
174
175void
176nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t memtype)
177{
178 int n = 0;
179
180 if (memtype & TTM_PL_FLAG_VRAM)
181 nvbo->placements[n++] = TTM_PL_FLAG_VRAM | TTM_PL_MASK_CACHING;
182 if (memtype & TTM_PL_FLAG_TT)
183 nvbo->placements[n++] = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
184 if (memtype & TTM_PL_FLAG_SYSTEM)
185 nvbo->placements[n++] = TTM_PL_FLAG_SYSTEM | TTM_PL_MASK_CACHING;
186 nvbo->placement.placement = nvbo->placements;
187 nvbo->placement.busy_placement = nvbo->placements;
188 nvbo->placement.num_placement = n;
189 nvbo->placement.num_busy_placement = n;
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000190
191 if (nvbo->pin_refcnt) {
192 while (n--)
193 nvbo->placements[n] |= TTM_PL_FLAG_NO_EVICT;
194 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195}
196
197int
198nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
199{
200 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
201 struct ttm_buffer_object *bo = &nvbo->bo;
202 int ret, i;
203
204 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
205 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
206 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
207 1 << bo->mem.mem_type, memtype);
208 return -EINVAL;
209 }
210
211 if (nvbo->pin_refcnt++)
212 return 0;
213
214 ret = ttm_bo_reserve(bo, false, false, false, 0);
215 if (ret)
216 goto out;
217
218 nouveau_bo_placement_set(nvbo, memtype);
219 for (i = 0; i < nvbo->placement.num_placement; i++)
220 nvbo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
221
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000222 ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223 if (ret == 0) {
224 switch (bo->mem.mem_type) {
225 case TTM_PL_VRAM:
226 dev_priv->fb_aper_free -= bo->mem.size;
227 break;
228 case TTM_PL_TT:
229 dev_priv->gart_info.aper_free -= bo->mem.size;
230 break;
231 default:
232 break;
233 }
234 }
235 ttm_bo_unreserve(bo);
236out:
237 if (unlikely(ret))
238 nvbo->pin_refcnt--;
239 return ret;
240}
241
242int
243nouveau_bo_unpin(struct nouveau_bo *nvbo)
244{
245 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
246 struct ttm_buffer_object *bo = &nvbo->bo;
247 int ret, i;
248
249 if (--nvbo->pin_refcnt)
250 return 0;
251
252 ret = ttm_bo_reserve(bo, false, false, false, 0);
253 if (ret)
254 return ret;
255
256 for (i = 0; i < nvbo->placement.num_placement; i++)
257 nvbo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
258
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000259 ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 if (ret == 0) {
261 switch (bo->mem.mem_type) {
262 case TTM_PL_VRAM:
263 dev_priv->fb_aper_free += bo->mem.size;
264 break;
265 case TTM_PL_TT:
266 dev_priv->gart_info.aper_free += bo->mem.size;
267 break;
268 default:
269 break;
270 }
271 }
272
273 ttm_bo_unreserve(bo);
274 return ret;
275}
276
277int
278nouveau_bo_map(struct nouveau_bo *nvbo)
279{
280 int ret;
281
282 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
283 if (ret)
284 return ret;
285
286 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
287 ttm_bo_unreserve(&nvbo->bo);
288 return ret;
289}
290
291void
292nouveau_bo_unmap(struct nouveau_bo *nvbo)
293{
294 ttm_bo_kunmap(&nvbo->kmap);
295}
296
297u16
298nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
299{
300 bool is_iomem;
301 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
302 mem = &mem[index];
303 if (is_iomem)
304 return ioread16_native((void __force __iomem *)mem);
305 else
306 return *mem;
307}
308
309void
310nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
311{
312 bool is_iomem;
313 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
314 mem = &mem[index];
315 if (is_iomem)
316 iowrite16_native(val, (void __force __iomem *)mem);
317 else
318 *mem = val;
319}
320
321u32
322nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
323{
324 bool is_iomem;
325 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
326 mem = &mem[index];
327 if (is_iomem)
328 return ioread32_native((void __force __iomem *)mem);
329 else
330 return *mem;
331}
332
333void
334nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
335{
336 bool is_iomem;
337 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
338 mem = &mem[index];
339 if (is_iomem)
340 iowrite32_native(val, (void __force __iomem *)mem);
341 else
342 *mem = val;
343}
344
345static struct ttm_backend *
346nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
347{
348 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
349 struct drm_device *dev = dev_priv->dev;
350
351 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000352#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 case NOUVEAU_GART_AGP:
354 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000355#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356 case NOUVEAU_GART_SGDMA:
357 return nouveau_sgdma_init_ttm(dev);
358 default:
359 NV_ERROR(dev, "Unknown GART type %d\n",
360 dev_priv->gart_info.type);
361 break;
362 }
363
364 return NULL;
365}
366
367static int
368nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
369{
370 /* We'll do this from user space. */
371 return 0;
372}
373
374static int
375nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
376 struct ttm_mem_type_manager *man)
377{
378 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
379 struct drm_device *dev = dev_priv->dev;
380
381 switch (type) {
382 case TTM_PL_SYSTEM:
383 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
384 man->available_caching = TTM_PL_MASK_CACHING;
385 man->default_caching = TTM_PL_FLAG_CACHED;
386 break;
387 case TTM_PL_VRAM:
388 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200389 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390 man->available_caching = TTM_PL_FLAG_UNCACHED |
391 TTM_PL_FLAG_WC;
392 man->default_caching = TTM_PL_FLAG_WC;
393
394 man->io_addr = NULL;
395 man->io_offset = drm_get_resource_start(dev, 1);
396 man->io_size = drm_get_resource_len(dev, 1);
397 if (man->io_size > nouveau_mem_fb_amount(dev))
398 man->io_size = nouveau_mem_fb_amount(dev);
399
400 man->gpu_offset = dev_priv->vm_vram_base;
401 break;
402 case TTM_PL_TT:
403 switch (dev_priv->gart_info.type) {
404 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200405 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406 man->available_caching = TTM_PL_FLAG_UNCACHED;
407 man->default_caching = TTM_PL_FLAG_UNCACHED;
408 break;
409 case NOUVEAU_GART_SGDMA:
410 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
411 TTM_MEMTYPE_FLAG_CMA;
412 man->available_caching = TTM_PL_MASK_CACHING;
413 man->default_caching = TTM_PL_FLAG_CACHED;
414 break;
415 default:
416 NV_ERROR(dev, "Unknown GART type: %d\n",
417 dev_priv->gart_info.type);
418 return -EINVAL;
419 }
420
421 man->io_offset = dev_priv->gart_info.aper_base;
422 man->io_size = dev_priv->gart_info.aper_size;
423 man->io_addr = NULL;
424 man->gpu_offset = dev_priv->vm_gart_base;
425 break;
426 default:
427 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
428 return -EINVAL;
429 }
430 return 0;
431}
432
433static void
434nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
435{
436 struct nouveau_bo *nvbo = nouveau_bo(bo);
437
438 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100439 case TTM_PL_VRAM:
Francisco Jerez965cf682010-03-06 13:42:45 +0100440 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100441 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000442 default:
443 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM);
444 break;
445 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100446
447 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000448}
449
450
451/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
452 * TTM_PL_{VRAM,TT} directly.
453 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100454
Ben Skeggs6ee73862009-12-11 19:24:15 +1000455static int
456nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000457 struct nouveau_bo *nvbo, bool evict,
458 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000459 struct ttm_mem_reg *new_mem)
460{
461 struct nouveau_fence *fence = NULL;
462 int ret;
463
464 ret = nouveau_fence_new(chan, &fence, true);
465 if (ret)
466 return ret;
467
468 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000469 evict, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggse147eae2010-01-12 15:28:19 +1000470 if (nvbo->channel && nvbo->channel != chan)
471 ret = nouveau_fence_wait(fence, NULL, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472 nouveau_fence_unref((void *)&fence);
473 return ret;
474}
475
476static inline uint32_t
477nouveau_bo_mem_ctxdma(struct nouveau_bo *nvbo, struct nouveau_channel *chan,
478 struct ttm_mem_reg *mem)
479{
480 if (chan == nouveau_bdev(nvbo->bo.bdev)->channel) {
481 if (mem->mem_type == TTM_PL_TT)
482 return NvDmaGART;
483 return NvDmaVRAM;
484 }
485
486 if (mem->mem_type == TTM_PL_TT)
487 return chan->gart_handle;
488 return chan->vram_handle;
489}
490
491static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100492nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000493 bool no_wait_reserve, bool no_wait_gpu,
494 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495{
496 struct nouveau_bo *nvbo = nouveau_bo(bo);
497 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100498 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499 struct nouveau_channel *chan;
500 uint64_t src_offset, dst_offset;
501 uint32_t page_count;
502 int ret;
503
504 chan = nvbo->channel;
Ben Skeggs0735f622009-12-16 14:28:55 +1000505 if (!chan || nvbo->tile_flags || nvbo->no_vm)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506 chan = dev_priv->channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000507
508 src_offset = old_mem->mm_node->start << PAGE_SHIFT;
509 dst_offset = new_mem->mm_node->start << PAGE_SHIFT;
510 if (chan != dev_priv->channel) {
511 if (old_mem->mem_type == TTM_PL_TT)
512 src_offset += dev_priv->vm_gart_base;
513 else
514 src_offset += dev_priv->vm_vram_base;
515
516 if (new_mem->mem_type == TTM_PL_TT)
517 dst_offset += dev_priv->vm_gart_base;
518 else
519 dst_offset += dev_priv->vm_vram_base;
520 }
521
522 ret = RING_SPACE(chan, 3);
523 if (ret)
524 return ret;
525 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
526 OUT_RING(chan, nouveau_bo_mem_ctxdma(nvbo, chan, old_mem));
527 OUT_RING(chan, nouveau_bo_mem_ctxdma(nvbo, chan, new_mem));
528
529 if (dev_priv->card_type >= NV_50) {
530 ret = RING_SPACE(chan, 4);
531 if (ret)
532 return ret;
533 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
534 OUT_RING(chan, 1);
535 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
536 OUT_RING(chan, 1);
537 }
538
539 page_count = new_mem->num_pages;
540 while (page_count) {
541 int line_count = (page_count > 2047) ? 2047 : page_count;
542
543 if (dev_priv->card_type >= NV_50) {
544 ret = RING_SPACE(chan, 3);
545 if (ret)
546 return ret;
547 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
548 OUT_RING(chan, upper_32_bits(src_offset));
549 OUT_RING(chan, upper_32_bits(dst_offset));
550 }
551 ret = RING_SPACE(chan, 11);
552 if (ret)
553 return ret;
554 BEGIN_RING(chan, NvSubM2MF,
555 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
556 OUT_RING(chan, lower_32_bits(src_offset));
557 OUT_RING(chan, lower_32_bits(dst_offset));
558 OUT_RING(chan, PAGE_SIZE); /* src_pitch */
559 OUT_RING(chan, PAGE_SIZE); /* dst_pitch */
560 OUT_RING(chan, PAGE_SIZE); /* line_length */
561 OUT_RING(chan, line_count);
562 OUT_RING(chan, (1<<8)|(1<<0));
563 OUT_RING(chan, 0);
564 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
565 OUT_RING(chan, 0);
566
567 page_count -= line_count;
568 src_offset += (PAGE_SIZE * line_count);
569 dst_offset += (PAGE_SIZE * line_count);
570 }
571
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000572 return nouveau_bo_move_accel_cleanup(chan, nvbo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000573}
574
575static int
576nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000577 bool no_wait_reserve, bool no_wait_gpu,
578 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000579{
580 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
581 struct ttm_placement placement;
582 struct ttm_mem_reg tmp_mem;
583 int ret;
584
585 placement.fpfn = placement.lpfn = 0;
586 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100587 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000588
589 tmp_mem = *new_mem;
590 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000591 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000592 if (ret)
593 return ret;
594
595 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
596 if (ret)
597 goto out;
598
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000599 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000600 if (ret)
601 goto out;
602
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000603 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604out:
605 if (tmp_mem.mm_node) {
606 spin_lock(&bo->bdev->glob->lru_lock);
607 drm_mm_put_block(tmp_mem.mm_node);
608 spin_unlock(&bo->bdev->glob->lru_lock);
609 }
610
611 return ret;
612}
613
614static int
615nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000616 bool no_wait_reserve, bool no_wait_gpu,
617 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618{
619 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
620 struct ttm_placement placement;
621 struct ttm_mem_reg tmp_mem;
622 int ret;
623
624 placement.fpfn = placement.lpfn = 0;
625 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100626 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000627
628 tmp_mem = *new_mem;
629 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000630 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000631 if (ret)
632 return ret;
633
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000634 ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000635 if (ret)
636 goto out;
637
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000638 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000639 if (ret)
640 goto out;
641
642out:
643 if (tmp_mem.mm_node) {
644 spin_lock(&bo->bdev->glob->lru_lock);
645 drm_mm_put_block(tmp_mem.mm_node);
646 spin_unlock(&bo->bdev->glob->lru_lock);
647 }
648
649 return ret;
650}
651
652static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100653nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
654 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655{
656 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000657 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100658 struct nouveau_bo *nvbo = nouveau_bo(bo);
659 uint64_t offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000660 int ret;
661
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100662 if (nvbo->no_vm || new_mem->mem_type != TTM_PL_VRAM) {
663 /* Nothing to do. */
664 *new_tile = NULL;
665 return 0;
666 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100668 offset = new_mem->mm_node->start << PAGE_SHIFT;
669
670 if (dev_priv->card_type == NV_50) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000671 ret = nv50_mem_vm_bind_linear(dev,
672 offset + dev_priv->vm_vram_base,
673 new_mem->size, nvbo->tile_flags,
674 offset);
675 if (ret)
676 return ret;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100677
678 } else if (dev_priv->card_type >= NV_10) {
679 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
680 nvbo->tile_mode);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681 }
682
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100683 return 0;
684}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000685
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100686static void
687nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
688 struct nouveau_tile_reg *new_tile,
689 struct nouveau_tile_reg **old_tile)
690{
691 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
692 struct drm_device *dev = dev_priv->dev;
693
694 if (dev_priv->card_type >= NV_10 &&
695 dev_priv->card_type < NV_50) {
696 if (*old_tile)
697 nv10_mem_expire_tiling(dev, *old_tile, bo->sync_obj);
698
699 *old_tile = new_tile;
700 }
701}
702
703static int
704nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000705 bool no_wait_reserve, bool no_wait_gpu,
706 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100707{
708 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
709 struct nouveau_bo *nvbo = nouveau_bo(bo);
710 struct ttm_mem_reg *old_mem = &bo->mem;
711 struct nouveau_tile_reg *new_tile = NULL;
712 int ret = 0;
713
714 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
715 if (ret)
716 return ret;
717
718 /* Software copy if the card isn't up and running yet. */
719 if (dev_priv->init_state != NOUVEAU_CARD_INIT_DONE ||
720 !dev_priv->channel) {
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000721 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100722 goto out;
723 }
724
725 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000726 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
727 BUG_ON(bo->mem.mm_node != NULL);
728 bo->mem = *new_mem;
729 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100730 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000731 }
732
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100733 /* Hardware assisted copy. */
734 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000735 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100736 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000737 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100738 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000739 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000740
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100741 if (!ret)
742 goto out;
743
744 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000745 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100746
747out:
748 if (ret)
749 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
750 else
751 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
752
753 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000754}
755
756static int
757nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
758{
759 return 0;
760}
761
Jerome Glissef32f02f2010-04-09 14:39:25 +0200762static int
763nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
764{
765 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
766 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
767 struct drm_device *dev = dev_priv->dev;
768
769 mem->bus.addr = NULL;
770 mem->bus.offset = 0;
771 mem->bus.size = mem->num_pages << PAGE_SHIFT;
772 mem->bus.base = 0;
773 mem->bus.is_iomem = false;
774 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
775 return -EINVAL;
776 switch (mem->mem_type) {
777 case TTM_PL_SYSTEM:
778 /* System memory */
779 return 0;
780 case TTM_PL_TT:
781#if __OS_HAS_AGP
782 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
783 mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
784 mem->bus.base = dev_priv->gart_info.aper_base;
785 mem->bus.is_iomem = true;
786 }
787#endif
788 break;
789 case TTM_PL_VRAM:
790 mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
791 mem->bus.base = drm_get_resource_start(dev, 1);
792 mem->bus.is_iomem = true;
793 break;
794 default:
795 return -EINVAL;
796 }
797 return 0;
798}
799
800static void
801nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
802{
803}
804
805static int
806nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
807{
808 return 0;
809}
810
Ben Skeggs6ee73862009-12-11 19:24:15 +1000811struct ttm_bo_driver nouveau_bo_driver = {
812 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
813 .invalidate_caches = nouveau_bo_invalidate_caches,
814 .init_mem_type = nouveau_bo_init_mem_type,
815 .evict_flags = nouveau_bo_evict_flags,
816 .move = nouveau_bo_move,
817 .verify_access = nouveau_bo_verify_access,
818 .sync_obj_signaled = nouveau_fence_signalled,
819 .sync_obj_wait = nouveau_fence_wait,
820 .sync_obj_flush = nouveau_fence_flush,
821 .sync_obj_unref = nouveau_fence_unref,
822 .sync_obj_ref = nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +0200823 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
824 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
825 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000826};
827