blob: 489deb8853b3114a89a0d1e7ce50e2cc24a5a0db [file] [log] [blame]
Andrew Lunn1636d882015-05-06 01:09:50 +02001/* net/dsa/mv88e6171.c - Marvell 88e6171 switch chip support
Andrew Lunn42f27252014-09-12 23:58:44 +02002 * Copyright (c) 2008-2009 Marvell Semiconductor
3 * Copyright (c) 2014 Claudio Leite <leitec@staticky.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
11#include <linux/delay.h>
12#include <linux/jiffies.h>
13#include <linux/list.h>
14#include <linux/module.h>
15#include <linux/netdevice.h>
16#include <linux/phy.h>
17#include <net/dsa.h>
18#include "mv88e6xxx.h"
19
Alexander Duyckb4d23942014-09-15 13:00:27 -040020static char *mv88e6171_probe(struct device *host_dev, int sw_addr)
Andrew Lunn42f27252014-09-12 23:58:44 +020021{
Alexander Duyckb4d23942014-09-15 13:00:27 -040022 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunn42f27252014-09-12 23:58:44 +020023 int ret;
24
Alexander Duyckb4d23942014-09-15 13:00:27 -040025 if (bus == NULL)
26 return NULL;
27
Andrew Lunncca8b132015-04-02 04:06:39 +020028 ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
Andrew Lunn42f27252014-09-12 23:58:44 +020029 if (ret >= 0) {
Andrew Lunncca8b132015-04-02 04:06:39 +020030 if ((ret & 0xfff0) == PORT_SWITCH_ID_6171)
Andrew Lunn42f27252014-09-12 23:58:44 +020031 return "Marvell 88E6171";
Andrew Lunneee74832015-05-06 01:09:51 +020032 if ((ret & 0xfff0) == PORT_SWITCH_ID_6175)
33 return "Marvell 88E6175";
34 if ((ret & 0xfff0) == PORT_SWITCH_ID_6350)
35 return "Marvell 88E6350";
36 if ((ret & 0xfff0) == PORT_SWITCH_ID_6351)
37 return "Marvell 88E6351";
Andrew Lunn42f27252014-09-12 23:58:44 +020038 }
39
40 return NULL;
41}
42
Andrew Lunn42f27252014-09-12 23:58:44 +020043static int mv88e6171_setup_global(struct dsa_switch *ds)
44{
Andrew Lunn15966a22015-05-06 01:09:49 +020045 u32 upstream_port = dsa_upstream_port(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020046 int ret;
Andrew Lunn1636d882015-05-06 01:09:50 +020047 u32 reg;
Andrew Lunn54d792f2015-05-06 01:09:47 +020048
49 ret = mv88e6xxx_setup_global(ds);
50 if (ret)
51 return ret;
Andrew Lunn42f27252014-09-12 23:58:44 +020052
Andrew Lunn4c732662015-02-14 19:17:51 +010053 /* Discard packets with excessive collisions, mask all
54 * interrupt sources, enable PPU.
Andrew Lunn42f27252014-09-12 23:58:44 +020055 */
Andrew Lunn15966a22015-05-06 01:09:49 +020056 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL,
57 GLOBAL_CONTROL_PPU_ENABLE | GLOBAL_CONTROL_DISCARD_EXCESS);
Andrew Lunn42f27252014-09-12 23:58:44 +020058
Andrew Lunn42f27252014-09-12 23:58:44 +020059 /* Configure the upstream port, and configure the upstream
60 * port as the port to which ingress and egress monitor frames
61 * are to be sent.
62 */
Andrew Lunn1636d882015-05-06 01:09:50 +020063 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
64 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
65 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT |
66 upstream_port << GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT;
67 REG_WRITE(REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
Andrew Lunn42f27252014-09-12 23:58:44 +020068
69 /* Disable remote management for now, and set the switch's
70 * DSA device number.
71 */
Andrew Lunn15966a22015-05-06 01:09:49 +020072 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL_2, ds->index & 0x1f);
Andrew Lunn42f27252014-09-12 23:58:44 +020073
Andrew Lunn42f27252014-09-12 23:58:44 +020074 return 0;
75}
76
Andrew Lunn42f27252014-09-12 23:58:44 +020077static int mv88e6171_setup(struct dsa_switch *ds)
78{
Andrew Lunn44e50dd2015-04-02 04:06:33 +020079 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020080 int ret;
81
Guenter Roeckacdaffc2015-03-26 18:36:28 -070082 ret = mv88e6xxx_setup_common(ds);
83 if (ret < 0)
84 return ret;
Andrew Lunn42f27252014-09-12 23:58:44 +020085
Andrew Lunn44e50dd2015-04-02 04:06:33 +020086 ps->num_ports = 7;
87
Andrew Lunn143a8302015-04-02 04:06:34 +020088 ret = mv88e6xxx_switch_reset(ds, true);
Andrew Lunn42f27252014-09-12 23:58:44 +020089 if (ret < 0)
90 return ret;
91
Andrew Lunn42f27252014-09-12 23:58:44 +020092 ret = mv88e6171_setup_global(ds);
93 if (ret < 0)
94 return ret;
95
Andrew Lunndbde9e62015-05-06 01:09:48 +020096 return mv88e6xxx_setup_ports(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020097}
98
Andrew Lunn42f27252014-09-12 23:58:44 +020099struct dsa_switch_driver mv88e6171_switch_driver = {
Andrew Lunnc146b772014-10-24 23:44:05 +0200100 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunn42f27252014-09-12 23:58:44 +0200101 .priv_size = sizeof(struct mv88e6xxx_priv_state),
102 .probe = mv88e6171_probe,
103 .setup = mv88e6171_setup,
104 .set_addr = mv88e6xxx_set_addr_indirect,
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +0200105 .phy_read = mv88e6xxx_phy_read_indirect,
106 .phy_write = mv88e6xxx_phy_write_indirect,
Andrew Lunne413e7e2015-04-02 04:06:38 +0200107 .get_strings = mv88e6xxx_get_strings,
108 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
109 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunndea87022015-08-31 15:56:47 +0200110 .adjust_link = mv88e6xxx_adjust_link,
Andrew Lunn4dd38cd2014-11-15 22:24:52 +0100111#ifdef CONFIG_NET_DSA_HWMON
112 .get_temp = mv88e6xxx_get_temp,
113#endif
Andrew Lunn03d6faa2014-11-15 22:24:53 +0100114 .get_regs_len = mv88e6xxx_get_regs_len,
115 .get_regs = mv88e6xxx_get_regs,
Andrew Lunnb2a6b932015-03-26 18:36:43 -0700116 .port_stp_update = mv88e6xxx_port_stp_update,
Vivien Didelot585e7e12015-09-04 11:22:24 -0400117 .port_pvid_get = mv88e6xxx_port_pvid_get,
118 .port_pvid_set = mv88e6xxx_port_pvid_set,
119 .port_vlan_add = mv88e6xxx_port_vlan_add,
120 .port_vlan_del = mv88e6xxx_port_vlan_del,
121 .vlan_getnext = mv88e6xxx_vlan_getnext,
Vivien Didelot146a3202015-10-08 11:35:12 -0400122 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
Vivien Didelot2a778e12015-08-10 09:09:49 -0400123 .port_fdb_add = mv88e6xxx_port_fdb_add,
124 .port_fdb_del = mv88e6xxx_port_fdb_del,
125 .port_fdb_getnext = mv88e6xxx_port_fdb_getnext,
Vivien Didelotf33475b2015-10-22 09:34:41 -0400126 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Andrew Lunn42f27252014-09-12 23:58:44 +0200127};
128
129MODULE_ALIAS("platform:mv88e6171");
Andrew Lunneee74832015-05-06 01:09:51 +0200130MODULE_ALIAS("platform:mv88e6175");
131MODULE_ALIAS("platform:mv88e6350");
132MODULE_ALIAS("platform:mv88e6351");