blob: 315955da0d06c67be42e77efdd12373e0e3e0c13 [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Thomas Abraham59cda522010-05-17 09:38:01 +090034static struct clksrc_clk clk_mout_apll = {
35 .clk = {
36 .name = "mout_apll",
37 .id = -1,
38 },
39 .sources = &clk_src_apll,
40 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
41};
42
43static struct clksrc_clk clk_mout_epll = {
44 .clk = {
45 .name = "mout_epll",
46 .id = -1,
47 },
48 .sources = &clk_src_epll,
49 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
50};
51
52static struct clksrc_clk clk_mout_mpll = {
53 .clk = {
54 .name = "mout_mpll",
55 .id = -1,
56 },
57 .sources = &clk_src_mpll,
58 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
59};
60
Thomas Abraham374e0bf2010-05-17 09:38:31 +090061static struct clk *clkset_armclk_list[] = {
62 [0] = &clk_mout_apll.clk,
63 [1] = &clk_mout_mpll.clk,
64};
65
66static struct clksrc_sources clkset_armclk = {
67 .sources = clkset_armclk_list,
68 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
69};
70
71static struct clksrc_clk clk_armclk = {
72 .clk = {
73 .name = "armclk",
74 .id = -1,
75 },
76 .sources = &clkset_armclk,
77 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
78 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
79};
80
Thomas Abrahamaf76a202010-05-17 09:38:34 +090081static struct clksrc_clk clk_hclk_msys = {
82 .clk = {
83 .name = "hclk_msys",
84 .id = -1,
85 .parent = &clk_armclk.clk,
86 },
87 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
88};
89
Thomas Abraham6ed91a22010-05-17 09:38:42 +090090static struct clksrc_clk clk_pclk_msys = {
91 .clk = {
92 .name = "pclk_msys",
93 .id = -1,
94 .parent = &clk_hclk_msys.clk,
95 },
96 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
97};
98
Thomas Abraham0fe967a2010-05-17 09:38:37 +090099static struct clksrc_clk clk_sclk_a2m = {
100 .clk = {
101 .name = "sclk_a2m",
102 .id = -1,
103 .parent = &clk_mout_apll.clk,
104 },
105 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
106};
107
108static struct clk *clkset_hclk_sys_list[] = {
109 [0] = &clk_mout_mpll.clk,
110 [1] = &clk_sclk_a2m.clk,
111};
112
113static struct clksrc_sources clkset_hclk_sys = {
114 .sources = clkset_hclk_sys_list,
115 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
116};
117
118static struct clksrc_clk clk_hclk_dsys = {
119 .clk = {
120 .name = "hclk_dsys",
121 .id = -1,
122 },
123 .sources = &clkset_hclk_sys,
124 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
125 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
126};
127
Thomas Abraham58772cd2010-05-17 09:38:48 +0900128static struct clksrc_clk clk_pclk_dsys = {
129 .clk = {
130 .name = "pclk_dsys",
131 .id = -1,
132 .parent = &clk_hclk_dsys.clk,
133 },
134 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
135};
136
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900137static struct clksrc_clk clk_hclk_psys = {
138 .clk = {
139 .name = "hclk_psys",
140 .id = -1,
141 },
142 .sources = &clkset_hclk_sys,
143 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
144 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
145};
146
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900147static struct clksrc_clk clk_pclk_psys = {
148 .clk = {
149 .name = "pclk_psys",
150 .id = -1,
151 .parent = &clk_hclk_psys.clk,
152 },
153 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
154};
155
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900156static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
157{
158 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
159}
160
161static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
162{
163 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
164}
165
166static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
167{
168 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
169}
170
171static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
172{
173 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
174}
175
Thomas Abraham664f5b22010-05-17 09:38:44 +0900176static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
177{
178 return clk_get_rate(clk->parent) / 2;
179}
180
181static struct clk_ops clk_hclk_imem_ops = {
182 .get_rate = s5pv210_clk_imem_get_rate,
183};
184
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900185static struct clk init_clocks_disable[] = {
186 {
187 .name = "rot",
188 .id = -1,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900189 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900190 .enable = s5pv210_clk_ip0_ctrl,
191 .ctrlbit = (1<<29),
192 }, {
193 .name = "otg",
194 .id = -1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900195 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900196 .enable = s5pv210_clk_ip1_ctrl,
197 .ctrlbit = (1<<16),
198 }, {
199 .name = "usb-host",
200 .id = -1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900201 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900202 .enable = s5pv210_clk_ip1_ctrl,
203 .ctrlbit = (1<<17),
204 }, {
205 .name = "lcd",
206 .id = -1,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900207 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900208 .enable = s5pv210_clk_ip1_ctrl,
209 .ctrlbit = (1<<0),
210 }, {
211 .name = "cfcon",
212 .id = 0,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900213 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900214 .enable = s5pv210_clk_ip1_ctrl,
215 .ctrlbit = (1<<25),
216 }, {
217 .name = "hsmmc",
218 .id = 0,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900219 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900220 .enable = s5pv210_clk_ip2_ctrl,
221 .ctrlbit = (1<<16),
222 }, {
223 .name = "hsmmc",
224 .id = 1,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900225 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900226 .enable = s5pv210_clk_ip2_ctrl,
227 .ctrlbit = (1<<17),
228 }, {
229 .name = "hsmmc",
230 .id = 2,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900231 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900232 .enable = s5pv210_clk_ip2_ctrl,
233 .ctrlbit = (1<<18),
234 }, {
235 .name = "hsmmc",
236 .id = 3,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900237 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900238 .enable = s5pv210_clk_ip2_ctrl,
239 .ctrlbit = (1<<19),
240 }, {
241 .name = "systimer",
242 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900243 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900244 .enable = s5pv210_clk_ip3_ctrl,
245 .ctrlbit = (1<<16),
246 }, {
247 .name = "watchdog",
248 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900249 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900250 .enable = s5pv210_clk_ip3_ctrl,
251 .ctrlbit = (1<<22),
252 }, {
253 .name = "rtc",
254 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900255 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900256 .enable = s5pv210_clk_ip3_ctrl,
257 .ctrlbit = (1<<15),
258 }, {
259 .name = "i2c",
260 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900261 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900262 .enable = s5pv210_clk_ip3_ctrl,
263 .ctrlbit = (1<<7),
264 }, {
265 .name = "i2c",
266 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900267 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900268 .enable = s5pv210_clk_ip3_ctrl,
269 .ctrlbit = (1<<8),
270 }, {
271 .name = "i2c",
272 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900273 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900274 .enable = s5pv210_clk_ip3_ctrl,
275 .ctrlbit = (1<<9),
276 }, {
277 .name = "spi",
278 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900279 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900280 .enable = s5pv210_clk_ip3_ctrl,
281 .ctrlbit = (1<<12),
282 }, {
283 .name = "spi",
284 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900285 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900286 .enable = s5pv210_clk_ip3_ctrl,
287 .ctrlbit = (1<<13),
288 }, {
289 .name = "spi",
290 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900291 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900292 .enable = s5pv210_clk_ip3_ctrl,
293 .ctrlbit = (1<<14),
294 }, {
295 .name = "timers",
296 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900297 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900298 .enable = s5pv210_clk_ip3_ctrl,
299 .ctrlbit = (1<<23),
300 }, {
301 .name = "adc",
302 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900303 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900304 .enable = s5pv210_clk_ip3_ctrl,
305 .ctrlbit = (1<<24),
306 }, {
307 .name = "keypad",
308 .id = -1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900309 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900310 .enable = s5pv210_clk_ip3_ctrl,
311 .ctrlbit = (1<<21),
312 }, {
313 .name = "i2s_v50",
314 .id = 0,
315 .parent = &clk_p,
316 .enable = s5pv210_clk_ip3_ctrl,
317 .ctrlbit = (1<<4),
318 }, {
319 .name = "i2s_v32",
320 .id = 0,
321 .parent = &clk_p,
322 .enable = s5pv210_clk_ip3_ctrl,
323 .ctrlbit = (1<<4),
324 }, {
325 .name = "i2s_v32",
326 .id = 1,
327 .parent = &clk_p,
328 .enable = s5pv210_clk_ip3_ctrl,
329 .ctrlbit = (1<<4),
330 }
331};
332
333static struct clk init_clocks[] = {
334 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900335 .name = "hclk_imem",
336 .id = -1,
337 .parent = &clk_hclk_msys.clk,
338 .ctrlbit = (1 << 5),
339 .enable = s5pv210_clk_ip0_ctrl,
340 .ops = &clk_hclk_imem_ops,
341 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900342 .name = "uart",
343 .id = 0,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900344 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900345 .enable = s5pv210_clk_ip3_ctrl,
346 .ctrlbit = (1<<7),
347 }, {
348 .name = "uart",
349 .id = 1,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900350 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900351 .enable = s5pv210_clk_ip3_ctrl,
352 .ctrlbit = (1<<8),
353 }, {
354 .name = "uart",
355 .id = 2,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900356 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900357 .enable = s5pv210_clk_ip3_ctrl,
358 .ctrlbit = (1<<9),
359 }, {
360 .name = "uart",
361 .id = 3,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900362 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900363 .enable = s5pv210_clk_ip3_ctrl,
364 .ctrlbit = (1<<10),
365 },
366};
367
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900368static struct clk *clkset_uart_list[] = {
369 [6] = &clk_mout_mpll.clk,
370 [7] = &clk_mout_epll.clk,
371};
372
373static struct clksrc_sources clkset_uart = {
374 .sources = clkset_uart_list,
375 .nr_sources = ARRAY_SIZE(clkset_uart_list),
376};
377
378static struct clksrc_clk clksrcs[] = {
379 {
380 .clk = {
381 .name = "uclk1",
382 .id = -1,
383 .ctrlbit = (1<<17),
384 .enable = s5pv210_clk_ip3_ctrl,
385 },
386 .sources = &clkset_uart,
387 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
388 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
389 }
390};
391
392/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900393static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900394 &clk_mout_apll,
395 &clk_mout_epll,
396 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +0900397 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900398 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900399 &clk_sclk_a2m,
400 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900401 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900402 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +0900403 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900404 &clk_pclk_psys,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900405};
406
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900407void __init_or_cpufreq s5pv210_setup_clocks(void)
408{
409 struct clk *xtal_clk;
410 unsigned long xtal;
411 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900412 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900413 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900414 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900415 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +0900416 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900417 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900418 unsigned long apll;
419 unsigned long mpll;
420 unsigned long epll;
421 unsigned int ptr;
422 u32 clkdiv0, clkdiv1;
423
424 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
425
426 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
427 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
428
429 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
430 __func__, clkdiv0, clkdiv1);
431
432 xtal_clk = clk_get(NULL, "xtal");
433 BUG_ON(IS_ERR(xtal_clk));
434
435 xtal = clk_get_rate(xtal_clk);
436 clk_put(xtal_clk);
437
438 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
439
440 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
441 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
442 epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
443
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +0900444 clk_fout_apll.rate = apll;
445 clk_fout_mpll.rate = mpll;
446 clk_fout_epll.rate = epll;
447
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900448 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld",
449 apll, mpll, epll);
450
Thomas Abraham374e0bf2010-05-17 09:38:31 +0900451 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900452 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900453 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900454 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900455 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +0900456 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900457 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900458
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900459 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
460 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
461 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900462 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900463
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900464 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900465 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900466 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900467
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900468 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
469 s3c_set_clksrc(&clksrcs[ptr], true);
470}
471
472static struct clk *clks[] __initdata = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900473};
474
475void __init s5pv210_register_clocks(void)
476{
477 struct clk *clkp;
478 int ret;
479 int ptr;
480
481 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
482 if (ret > 0)
483 printk(KERN_ERR "Failed to register %u clocks\n", ret);
484
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900485 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
486 s3c_register_clksrc(sysclks[ptr], 1);
487
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900488 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
489 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
490
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900491 clkp = init_clocks_disable;
492 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
493 ret = s3c24xx_register_clock(clkp);
494 if (ret < 0) {
495 printk(KERN_ERR "Failed to register clock %s (%d)\n",
496 clkp->name, ret);
497 }
498 (clkp->enable)(clkp, 0);
499 }
500
501 s3c_pwmclk_init();
502}