Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007-8 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice shall be included in |
| 13 | * all copies or substantial portions of the Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 19 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 20 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 21 | * OTHER DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: Dave Airlie |
| 24 | * Alex Deucher |
| 25 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 26 | #include <drm/drmP.h> |
| 27 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 28 | #include "radeon.h" |
| 29 | |
| 30 | #include "atom.h" |
| 31 | #include <asm/div64.h> |
| 32 | |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 33 | #include <linux/pm_runtime.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/drm_crtc_helper.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 35 | #include <drm/drm_plane_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/drm_edid.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 37 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 38 | #include <linux/gcd.h> |
| 39 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 40 | static void avivo_crtc_load_lut(struct drm_crtc *crtc) |
| 41 | { |
| 42 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 43 | struct drm_device *dev = crtc->dev; |
| 44 | struct radeon_device *rdev = dev->dev_private; |
| 45 | int i; |
| 46 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 47 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 48 | WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0); |
| 49 | |
| 50 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 51 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 52 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 53 | |
| 54 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 55 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 56 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 57 | |
| 58 | WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id); |
| 59 | WREG32(AVIVO_DC_LUT_RW_MODE, 0); |
| 60 | WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f); |
| 61 | |
| 62 | WREG8(AVIVO_DC_LUT_RW_INDEX, 0); |
| 63 | for (i = 0; i < 256; i++) { |
| 64 | WREG32(AVIVO_DC_LUT_30_COLOR, |
| 65 | (radeon_crtc->lut_r[i] << 20) | |
| 66 | (radeon_crtc->lut_g[i] << 10) | |
| 67 | (radeon_crtc->lut_b[i] << 0)); |
| 68 | } |
| 69 | |
Mario Kleiner | 4366f3b | 2014-06-07 03:38:11 +0200 | [diff] [blame] | 70 | /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */ |
| 71 | WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 72 | } |
| 73 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 74 | static void dce4_crtc_load_lut(struct drm_crtc *crtc) |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 75 | { |
| 76 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 77 | struct drm_device *dev = crtc->dev; |
| 78 | struct radeon_device *rdev = dev->dev_private; |
| 79 | int i; |
| 80 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 81 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 82 | WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0); |
| 83 | |
| 84 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 85 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 86 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 87 | |
| 88 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 89 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 90 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 91 | |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 92 | WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0); |
| 93 | WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 94 | |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 95 | WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 96 | for (i = 0; i < 256; i++) { |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 97 | WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset, |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 98 | (radeon_crtc->lut_r[i] << 20) | |
| 99 | (radeon_crtc->lut_g[i] << 10) | |
| 100 | (radeon_crtc->lut_b[i] << 0)); |
| 101 | } |
| 102 | } |
| 103 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 104 | static void dce5_crtc_load_lut(struct drm_crtc *crtc) |
| 105 | { |
| 106 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 107 | struct drm_device *dev = crtc->dev; |
| 108 | struct radeon_device *rdev = dev->dev_private; |
| 109 | int i; |
| 110 | |
| 111 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
| 112 | |
| 113 | WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset, |
| 114 | (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) | |
| 115 | NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS))); |
| 116 | WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset, |
| 117 | NI_GRPH_PRESCALE_BYPASS); |
| 118 | WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset, |
| 119 | NI_OVL_PRESCALE_BYPASS); |
| 120 | WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 121 | (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) | |
| 122 | NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT))); |
| 123 | |
| 124 | WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0); |
| 125 | |
| 126 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 127 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 128 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 129 | |
| 130 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 131 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 132 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 133 | |
| 134 | WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0); |
| 135 | WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007); |
| 136 | |
| 137 | WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0); |
| 138 | for (i = 0; i < 256; i++) { |
| 139 | WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset, |
| 140 | (radeon_crtc->lut_r[i] << 20) | |
| 141 | (radeon_crtc->lut_g[i] << 10) | |
| 142 | (radeon_crtc->lut_b[i] << 0)); |
| 143 | } |
| 144 | |
| 145 | WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 146 | (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 147 | NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 148 | NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 149 | NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS))); |
| 150 | WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset, |
| 151 | (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) | |
| 152 | NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS))); |
| 153 | WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 154 | (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) | |
| 155 | NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS))); |
| 156 | WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset, |
Alex Deucher | 643b1f5 | 2015-02-23 10:59:36 -0500 | [diff] [blame] | 157 | (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 158 | NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS))); |
| 159 | /* XXX match this to the depth of the crtc fmt block, move to modeset? */ |
| 160 | WREG32(0x6940 + radeon_crtc->crtc_offset, 0); |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 161 | if (ASIC_IS_DCE8(rdev)) { |
| 162 | /* XXX this only needs to be programmed once per crtc at startup, |
| 163 | * not sure where the best place for it is |
| 164 | */ |
| 165 | WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset, |
| 166 | CIK_CURSOR_ALPHA_BLND_ENA); |
| 167 | } |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 168 | } |
| 169 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 170 | static void legacy_crtc_load_lut(struct drm_crtc *crtc) |
| 171 | { |
| 172 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 173 | struct drm_device *dev = crtc->dev; |
| 174 | struct radeon_device *rdev = dev->dev_private; |
| 175 | int i; |
| 176 | uint32_t dac2_cntl; |
| 177 | |
| 178 | dac2_cntl = RREG32(RADEON_DAC_CNTL2); |
| 179 | if (radeon_crtc->crtc_id == 0) |
| 180 | dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL; |
| 181 | else |
| 182 | dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL; |
| 183 | WREG32(RADEON_DAC_CNTL2, dac2_cntl); |
| 184 | |
| 185 | WREG8(RADEON_PALETTE_INDEX, 0); |
| 186 | for (i = 0; i < 256; i++) { |
| 187 | WREG32(RADEON_PALETTE_30_DATA, |
| 188 | (radeon_crtc->lut_r[i] << 20) | |
| 189 | (radeon_crtc->lut_g[i] << 10) | |
| 190 | (radeon_crtc->lut_b[i] << 0)); |
| 191 | } |
| 192 | } |
| 193 | |
| 194 | void radeon_crtc_load_lut(struct drm_crtc *crtc) |
| 195 | { |
| 196 | struct drm_device *dev = crtc->dev; |
| 197 | struct radeon_device *rdev = dev->dev_private; |
| 198 | |
| 199 | if (!crtc->enabled) |
| 200 | return; |
| 201 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 202 | if (ASIC_IS_DCE5(rdev)) |
| 203 | dce5_crtc_load_lut(crtc); |
| 204 | else if (ASIC_IS_DCE4(rdev)) |
| 205 | dce4_crtc_load_lut(crtc); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 206 | else if (ASIC_IS_AVIVO(rdev)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 207 | avivo_crtc_load_lut(crtc); |
| 208 | else |
| 209 | legacy_crtc_load_lut(crtc); |
| 210 | } |
| 211 | |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 212 | /** Sets the color ramps on behalf of fbcon */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 213 | void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green, |
| 214 | u16 blue, int regno) |
| 215 | { |
| 216 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 217 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 218 | radeon_crtc->lut_r[regno] = red >> 6; |
| 219 | radeon_crtc->lut_g[regno] = green >> 6; |
| 220 | radeon_crtc->lut_b[regno] = blue >> 6; |
| 221 | } |
| 222 | |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 223 | /** Gets the color ramps on behalf of fbcon */ |
| 224 | void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green, |
| 225 | u16 *blue, int regno) |
| 226 | { |
| 227 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 228 | |
| 229 | *red = radeon_crtc->lut_r[regno] << 6; |
| 230 | *green = radeon_crtc->lut_g[regno] << 6; |
| 231 | *blue = radeon_crtc->lut_b[regno] << 6; |
| 232 | } |
| 233 | |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 234 | static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green, |
| 235 | u16 *blue, uint32_t size) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 236 | { |
| 237 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 238 | int i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 239 | |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 240 | /* userspace palettes are always correct as is */ |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 241 | for (i = 0; i < size; i++) { |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 242 | radeon_crtc->lut_r[i] = red[i] >> 6; |
| 243 | radeon_crtc->lut_g[i] = green[i] >> 6; |
| 244 | radeon_crtc->lut_b[i] = blue[i] >> 6; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 245 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 246 | radeon_crtc_load_lut(crtc); |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 247 | |
| 248 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 249 | } |
| 250 | |
| 251 | static void radeon_crtc_destroy(struct drm_crtc *crtc) |
| 252 | { |
| 253 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 254 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 255 | drm_crtc_cleanup(crtc); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 256 | destroy_workqueue(radeon_crtc->flip_queue); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 257 | kfree(radeon_crtc); |
| 258 | } |
| 259 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 260 | /** |
| 261 | * radeon_unpin_work_func - unpin old buffer object |
| 262 | * |
| 263 | * @__work - kernel work item |
| 264 | * |
| 265 | * Unpin the old frame buffer object outside of the interrupt handler |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 266 | */ |
| 267 | static void radeon_unpin_work_func(struct work_struct *__work) |
| 268 | { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 269 | struct radeon_flip_work *work = |
| 270 | container_of(__work, struct radeon_flip_work, unpin_work); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 271 | int r; |
| 272 | |
| 273 | /* unpin of the old buffer */ |
| 274 | r = radeon_bo_reserve(work->old_rbo, false); |
| 275 | if (likely(r == 0)) { |
| 276 | r = radeon_bo_unpin(work->old_rbo); |
| 277 | if (unlikely(r != 0)) { |
| 278 | DRM_ERROR("failed to unpin buffer after flip\n"); |
| 279 | } |
| 280 | radeon_bo_unreserve(work->old_rbo); |
| 281 | } else |
| 282 | DRM_ERROR("failed to reserve buffer after flip\n"); |
Dave Airlie | 498c555 | 2011-05-29 17:48:32 +1000 | [diff] [blame] | 283 | |
| 284 | drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 285 | kfree(work); |
| 286 | } |
| 287 | |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 288 | void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id) |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 289 | { |
| 290 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 291 | unsigned long flags; |
| 292 | u32 update_pending; |
| 293 | int vpos, hpos; |
| 294 | |
Christian König | f5d636d | 2014-04-23 20:46:06 +0200 | [diff] [blame] | 295 | /* can happen during initialization */ |
| 296 | if (radeon_crtc == NULL) |
| 297 | return; |
| 298 | |
Mario Kleiner | 39dc545 | 2014-07-29 06:21:44 +0200 | [diff] [blame] | 299 | /* Skip the pageflip completion check below (based on polling) on |
| 300 | * asics which reliably support hw pageflip completion irqs. pflip |
| 301 | * irqs are a reliable and race-free method of handling pageflip |
| 302 | * completion detection. A use_pflipirq module parameter < 2 allows |
| 303 | * to override this in case of asics with faulty pflip irqs. |
| 304 | * A module parameter of 0 would only use this polling based path, |
| 305 | * a parameter of 1 would use pflip irq only as a backup to this |
| 306 | * path, as in Linux 3.16. |
| 307 | */ |
| 308 | if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev)) |
| 309 | return; |
| 310 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 311 | spin_lock_irqsave(&rdev->ddev->event_lock, flags); |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 312 | if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) { |
| 313 | DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != " |
| 314 | "RADEON_FLIP_SUBMITTED(%d)\n", |
| 315 | radeon_crtc->flip_status, |
| 316 | RADEON_FLIP_SUBMITTED); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 317 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 318 | return; |
| 319 | } |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 320 | |
| 321 | update_pending = radeon_page_flip_pending(rdev, crtc_id); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 322 | |
| 323 | /* Has the pageflip already completed in crtc, or is it certain |
Mario Kleiner | 73d4c23 | 2016-09-17 14:25:38 +0200 | [diff] [blame] | 324 | * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides |
| 325 | * distance to start of "fudged earlier" vblank in vpos, distance to |
| 326 | * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in |
| 327 | * the last few scanlines before start of real vblank, where the vblank |
| 328 | * irq can fire, so we have sampled update_pending a bit too early and |
| 329 | * know the flip will complete at leading edge of the upcoming real |
| 330 | * vblank. On pre-AVIVO hardware, flips also complete inside the real |
| 331 | * vblank, not only at leading edge, so if update_pending for hpos >= 0 |
| 332 | * == inside real vblank, the flip will complete almost immediately. |
| 333 | * Note that this method of completion handling is still not 100% race |
| 334 | * free, as we could execute before the radeon_flip_work_func managed |
| 335 | * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op, |
| 336 | * but the flip still gets programmed into hw and completed during |
| 337 | * vblank, leading to a delayed emission of the flip completion event. |
| 338 | * This applies at least to pre-AVIVO hardware, where flips are always |
| 339 | * completing inside vblank, not only at leading edge of vblank. |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 340 | */ |
| 341 | if (update_pending && |
Mario Kleiner | 73d4c23 | 2016-09-17 14:25:38 +0200 | [diff] [blame] | 342 | (DRM_SCANOUTPOS_VALID & |
| 343 | radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, |
| 344 | GET_DISTANCE_TO_VBLANKSTART, |
| 345 | &vpos, &hpos, NULL, NULL, |
| 346 | &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) && |
| 347 | ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) { |
Felix Kuehling | 81ffbbe | 2012-02-23 19:16:12 -0500 | [diff] [blame] | 348 | /* crtc didn't flip in this target vblank interval, |
| 349 | * but flip is pending in crtc. Based on the current |
| 350 | * scanout position we know that the current frame is |
| 351 | * (nearly) complete and the flip will (likely) |
| 352 | * complete before the start of the next frame. |
| 353 | */ |
| 354 | update_pending = 0; |
| 355 | } |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 356 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 357 | if (!update_pending) |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 358 | radeon_crtc_handle_flip(rdev, crtc_id); |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | /** |
| 362 | * radeon_crtc_handle_flip - page flip completed |
| 363 | * |
| 364 | * @rdev: radeon device pointer |
| 365 | * @crtc_id: crtc number this event is for |
| 366 | * |
| 367 | * Called when we are sure that a page flip for this crtc is completed. |
| 368 | */ |
| 369 | void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id) |
| 370 | { |
| 371 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 372 | struct radeon_flip_work *work; |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 373 | unsigned long flags; |
| 374 | |
| 375 | /* this can happen at init */ |
| 376 | if (radeon_crtc == NULL) |
| 377 | return; |
| 378 | |
| 379 | spin_lock_irqsave(&rdev->ddev->event_lock, flags); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 380 | work = radeon_crtc->flip_work; |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 381 | if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) { |
| 382 | DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != " |
| 383 | "RADEON_FLIP_SUBMITTED(%d)\n", |
| 384 | radeon_crtc->flip_status, |
| 385 | RADEON_FLIP_SUBMITTED); |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 386 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 387 | return; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 388 | } |
| 389 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 390 | /* Pageflip completed. Clean up. */ |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 391 | radeon_crtc->flip_status = RADEON_FLIP_NONE; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 392 | radeon_crtc->flip_work = NULL; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 393 | |
| 394 | /* wakeup userspace */ |
Rob Clark | 26ae466 | 2012-10-08 19:50:42 +0000 | [diff] [blame] | 395 | if (work->event) |
Gustavo Padovan | eba9281 | 2016-04-14 10:48:19 -0700 | [diff] [blame] | 396 | drm_crtc_send_vblank_event(&radeon_crtc->base, work->event); |
Rob Clark | 26ae466 | 2012-10-08 19:50:42 +0000 | [diff] [blame] | 397 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 398 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 399 | |
Gustavo Padovan | a782bca | 2016-06-06 11:41:44 -0300 | [diff] [blame] | 400 | drm_crtc_vblank_put(&radeon_crtc->base); |
Michel Dänzer | 46889d9 | 2014-06-17 19:12:04 +0900 | [diff] [blame] | 401 | radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 402 | queue_work(radeon_crtc->flip_queue, &work->unpin_work); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 403 | } |
| 404 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 405 | /** |
| 406 | * radeon_flip_work_func - page flip framebuffer |
| 407 | * |
| 408 | * @work - kernel work item |
| 409 | * |
| 410 | * Wait for the buffer object to become idle and do the actual page flip |
| 411 | */ |
| 412 | static void radeon_flip_work_func(struct work_struct *__work) |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 413 | { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 414 | struct radeon_flip_work *work = |
| 415 | container_of(__work, struct radeon_flip_work, flip_work); |
| 416 | struct radeon_device *rdev = work->rdev; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 417 | struct drm_device *dev = rdev->ddev; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 418 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id]; |
| 419 | |
| 420 | struct drm_crtc *crtc = &radeon_crtc->base; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 421 | unsigned long flags; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 422 | int r; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 423 | int vpos, hpos; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 424 | |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 425 | down_read(&rdev->exclusive_lock); |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 426 | if (work->fence) { |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 427 | struct radeon_fence *fence; |
| 428 | |
| 429 | fence = to_radeon_fence(work->fence); |
| 430 | if (fence && fence->rdev == rdev) { |
| 431 | r = radeon_fence_wait(fence, false); |
| 432 | if (r == -EDEADLK) { |
| 433 | up_read(&rdev->exclusive_lock); |
| 434 | do { |
| 435 | r = radeon_gpu_reset(rdev); |
| 436 | } while (r == -EAGAIN); |
| 437 | down_read(&rdev->exclusive_lock); |
| 438 | } |
| 439 | } else |
| 440 | r = fence_wait(work->fence, false); |
| 441 | |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 442 | if (r) |
| 443 | DRM_ERROR("failed to wait on page flip fence (%d)!\n", r); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 444 | |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 445 | /* We continue with the page flip even if we failed to wait on |
| 446 | * the fence, otherwise the DRM core and userspace will be |
| 447 | * confused about which BO the CRTC is scanning out |
| 448 | */ |
| 449 | |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 450 | fence_put(work->fence); |
| 451 | work->fence = NULL; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 452 | } |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 453 | |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 454 | /* Wait until we're out of the vertical blank period before the one |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 455 | * targeted by the flip. Always wait on pre DCE4 to avoid races with |
| 456 | * flip completion handling from vblank irq, as these old asics don't |
| 457 | * have reliable pageflip completion interrupts. |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 458 | */ |
| 459 | while (radeon_crtc->enabled && |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 460 | (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0, |
| 461 | &vpos, &hpos, NULL, NULL, |
| 462 | &crtc->hwmode) |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 463 | & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 464 | (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && |
| 465 | (!ASIC_IS_AVIVO(rdev) || |
| 466 | ((int) (work->target_vblank - |
| 467 | dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0))) |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 468 | usleep_range(1000, 2000); |
| 469 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 470 | /* We borrow the event spin lock for protecting flip_status */ |
| 471 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 472 | |
| 473 | /* set the proper interrupt */ |
| 474 | radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id); |
| 475 | |
Mario Kleiner | 5f87e09 | 2014-07-17 02:24:45 +0200 | [diff] [blame] | 476 | /* do the flip (mmio) */ |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 477 | radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async); |
Mario Kleiner | 5f87e09 | 2014-07-17 02:24:45 +0200 | [diff] [blame] | 478 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 479 | radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED; |
| 480 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 481 | up_read(&rdev->exclusive_lock); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 482 | } |
| 483 | |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 484 | static int radeon_crtc_page_flip_target(struct drm_crtc *crtc, |
| 485 | struct drm_framebuffer *fb, |
| 486 | struct drm_pending_vblank_event *event, |
| 487 | uint32_t page_flip_flags, |
| 488 | uint32_t target) |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 489 | { |
| 490 | struct drm_device *dev = crtc->dev; |
| 491 | struct radeon_device *rdev = dev->dev_private; |
| 492 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 493 | struct radeon_framebuffer *old_radeon_fb; |
| 494 | struct radeon_framebuffer *new_radeon_fb; |
| 495 | struct drm_gem_object *obj; |
| 496 | struct radeon_flip_work *work; |
| 497 | struct radeon_bo *new_rbo; |
| 498 | uint32_t tiling_flags, pitch_pixels; |
| 499 | uint64_t base; |
| 500 | unsigned long flags; |
| 501 | int r; |
| 502 | |
| 503 | work = kzalloc(sizeof *work, GFP_KERNEL); |
| 504 | if (work == NULL) |
| 505 | return -ENOMEM; |
| 506 | |
| 507 | INIT_WORK(&work->flip_work, radeon_flip_work_func); |
| 508 | INIT_WORK(&work->unpin_work, radeon_unpin_work_func); |
| 509 | |
| 510 | work->rdev = rdev; |
| 511 | work->crtc_id = radeon_crtc->crtc_id; |
| 512 | work->event = event; |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 513 | work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 514 | |
| 515 | /* schedule unpin of the old buffer */ |
| 516 | old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb); |
| 517 | obj = old_radeon_fb->obj; |
| 518 | |
| 519 | /* take a reference to the old object */ |
| 520 | drm_gem_object_reference(obj); |
| 521 | work->old_rbo = gem_to_radeon_bo(obj); |
| 522 | |
| 523 | new_radeon_fb = to_radeon_framebuffer(fb); |
| 524 | obj = new_radeon_fb->obj; |
| 525 | new_rbo = gem_to_radeon_bo(obj); |
| 526 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 527 | /* pin the new buffer */ |
| 528 | DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n", |
| 529 | work->old_rbo, new_rbo); |
| 530 | |
| 531 | r = radeon_bo_reserve(new_rbo, false); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 532 | if (unlikely(r != 0)) { |
| 533 | DRM_ERROR("failed to reserve new rbo buffer before flip\n"); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 534 | goto cleanup; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 535 | } |
Michel Dänzer | 0349af7 | 2012-03-14 17:12:42 +0100 | [diff] [blame] | 536 | /* Only 27 bit offset for legacy CRTC */ |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 537 | r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM, |
Michel Dänzer | 0349af7 | 2012-03-14 17:12:42 +0100 | [diff] [blame] | 538 | ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 539 | if (unlikely(r != 0)) { |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 540 | radeon_bo_unreserve(new_rbo); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 541 | r = -EINVAL; |
| 542 | DRM_ERROR("failed to pin new rbo buffer before flip\n"); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 543 | goto cleanup; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 544 | } |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 545 | work->fence = fence_get(reservation_object_get_excl(new_rbo->tbo.resv)); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 546 | radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL); |
| 547 | radeon_bo_unreserve(new_rbo); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 548 | |
| 549 | if (!ASIC_IS_AVIVO(rdev)) { |
| 550 | /* crtc offset is from display base addr not FB location */ |
| 551 | base -= radeon_crtc->legacy_display_base_addr; |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 552 | pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 553 | |
| 554 | if (tiling_flags & RADEON_TILING_MACRO) { |
| 555 | if (ASIC_IS_R300(rdev)) { |
| 556 | base &= ~0x7ff; |
| 557 | } else { |
| 558 | int byteshift = fb->bits_per_pixel >> 4; |
| 559 | int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11; |
| 560 | base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8); |
| 561 | } |
| 562 | } else { |
| 563 | int offset = crtc->y * pitch_pixels + crtc->x; |
| 564 | switch (fb->bits_per_pixel) { |
| 565 | case 8: |
| 566 | default: |
| 567 | offset *= 1; |
| 568 | break; |
| 569 | case 15: |
| 570 | case 16: |
| 571 | offset *= 2; |
| 572 | break; |
| 573 | case 24: |
| 574 | offset *= 3; |
| 575 | break; |
| 576 | case 32: |
| 577 | offset *= 4; |
| 578 | break; |
| 579 | } |
| 580 | base += offset; |
| 581 | } |
| 582 | base &= ~7; |
| 583 | } |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 584 | work->base = base; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 585 | work->target_vblank = target - drm_crtc_vblank_count(crtc) + |
| 586 | dev->driver->get_vblank_counter(dev, work->crtc_id); |
Michel Dänzer | ca721b7 | 2014-06-17 19:12:03 +0900 | [diff] [blame] | 587 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 588 | /* We borrow the event spin lock for protecting flip_work */ |
| 589 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
Christian König | 1aab551 | 2014-05-27 16:49:22 +0200 | [diff] [blame] | 590 | |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 591 | if (radeon_crtc->flip_status != RADEON_FLIP_NONE) { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 592 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); |
| 593 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 594 | r = -EBUSY; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 595 | goto pflip_cleanup; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 596 | } |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 597 | radeon_crtc->flip_status = RADEON_FLIP_PENDING; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 598 | radeon_crtc->flip_work = work; |
| 599 | |
Michel Dänzer | 685d54b | 2014-06-10 10:21:57 +0900 | [diff] [blame] | 600 | /* update crtc fb */ |
| 601 | crtc->primary->fb = fb; |
| 602 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 603 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 604 | |
| 605 | queue_work(radeon_crtc->flip_queue, &work->flip_work); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 606 | return 0; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 607 | |
| 608 | pflip_cleanup: |
| 609 | if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) { |
| 610 | DRM_ERROR("failed to reserve new rbo in error path\n"); |
| 611 | goto cleanup; |
| 612 | } |
| 613 | if (unlikely(radeon_bo_unpin(new_rbo) != 0)) { |
| 614 | DRM_ERROR("failed to unpin new rbo in error path\n"); |
| 615 | } |
| 616 | radeon_bo_unreserve(new_rbo); |
| 617 | |
| 618 | cleanup: |
| 619 | drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base); |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 620 | fence_put(work->fence); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 621 | kfree(work); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 622 | return r; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 623 | } |
| 624 | |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 625 | static int |
| 626 | radeon_crtc_set_config(struct drm_mode_set *set) |
| 627 | { |
| 628 | struct drm_device *dev; |
| 629 | struct radeon_device *rdev; |
| 630 | struct drm_crtc *crtc; |
| 631 | bool active = false; |
| 632 | int ret; |
| 633 | |
| 634 | if (!set || !set->crtc) |
| 635 | return -EINVAL; |
| 636 | |
| 637 | dev = set->crtc->dev; |
| 638 | |
| 639 | ret = pm_runtime_get_sync(dev->dev); |
| 640 | if (ret < 0) |
| 641 | return ret; |
| 642 | |
| 643 | ret = drm_crtc_helper_set_config(set); |
| 644 | |
| 645 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 646 | if (crtc->enabled) |
| 647 | active = true; |
| 648 | |
| 649 | pm_runtime_mark_last_busy(dev->dev); |
| 650 | |
| 651 | rdev = dev->dev_private; |
| 652 | /* if we have active crtcs and we don't have a power ref, |
| 653 | take the current one */ |
| 654 | if (active && !rdev->have_disp_power_ref) { |
| 655 | rdev->have_disp_power_ref = true; |
| 656 | return ret; |
| 657 | } |
| 658 | /* if we have no active crtcs, then drop the power ref |
| 659 | we got before */ |
| 660 | if (!active && rdev->have_disp_power_ref) { |
| 661 | pm_runtime_put_autosuspend(dev->dev); |
| 662 | rdev->have_disp_power_ref = false; |
| 663 | } |
| 664 | |
| 665 | /* drop the power reference we got coming in here */ |
| 666 | pm_runtime_put_autosuspend(dev->dev); |
| 667 | return ret; |
| 668 | } |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 669 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 670 | static const struct drm_crtc_funcs radeon_crtc_funcs = { |
Michel Dänzer | 78b1a60 | 2014-11-18 18:00:08 +0900 | [diff] [blame] | 671 | .cursor_set2 = radeon_crtc_cursor_set2, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 672 | .cursor_move = radeon_crtc_cursor_move, |
| 673 | .gamma_set = radeon_crtc_gamma_set, |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 674 | .set_config = radeon_crtc_set_config, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 675 | .destroy = radeon_crtc_destroy, |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 676 | .page_flip_target = radeon_crtc_page_flip_target, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 677 | }; |
| 678 | |
| 679 | static void radeon_crtc_init(struct drm_device *dev, int index) |
| 680 | { |
| 681 | struct radeon_device *rdev = dev->dev_private; |
| 682 | struct radeon_crtc *radeon_crtc; |
| 683 | int i; |
| 684 | |
| 685 | radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL); |
| 686 | if (radeon_crtc == NULL) |
| 687 | return; |
| 688 | |
| 689 | drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs); |
| 690 | |
| 691 | drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256); |
| 692 | radeon_crtc->crtc_id = index; |
Bhaktipriya Shridhar | a37cfa8b | 2016-07-16 17:00:44 +0530 | [diff] [blame] | 693 | radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 694 | rdev->mode_info.crtcs[index] = radeon_crtc; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 695 | |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 696 | if (rdev->family >= CHIP_BONAIRE) { |
| 697 | radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH; |
| 698 | radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT; |
| 699 | } else { |
| 700 | radeon_crtc->max_cursor_width = CURSOR_WIDTH; |
| 701 | radeon_crtc->max_cursor_height = CURSOR_HEIGHT; |
| 702 | } |
Alex Deucher | bea61c5 | 2014-02-12 12:56:53 -0500 | [diff] [blame] | 703 | dev->mode_config.cursor_width = radeon_crtc->max_cursor_width; |
| 704 | dev->mode_config.cursor_height = radeon_crtc->max_cursor_height; |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 705 | |
Dave Airlie | 785b93e | 2009-08-28 15:46:53 +1000 | [diff] [blame] | 706 | #if 0 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 707 | radeon_crtc->mode_set.crtc = &radeon_crtc->base; |
| 708 | radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1); |
| 709 | radeon_crtc->mode_set.num_connectors = 0; |
Dave Airlie | 785b93e | 2009-08-28 15:46:53 +1000 | [diff] [blame] | 710 | #endif |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 711 | |
| 712 | for (i = 0; i < 256; i++) { |
| 713 | radeon_crtc->lut_r[i] = i << 2; |
| 714 | radeon_crtc->lut_g[i] = i << 2; |
| 715 | radeon_crtc->lut_b[i] = i << 2; |
| 716 | } |
| 717 | |
| 718 | if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)) |
| 719 | radeon_atombios_init_crtc(dev, radeon_crtc); |
| 720 | else |
| 721 | radeon_legacy_init_crtc(dev, radeon_crtc); |
| 722 | } |
| 723 | |
Alex Deucher | e68adef | 2012-09-06 14:32:06 -0400 | [diff] [blame] | 724 | static const char *encoder_names[38] = { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 725 | "NONE", |
| 726 | "INTERNAL_LVDS", |
| 727 | "INTERNAL_TMDS1", |
| 728 | "INTERNAL_TMDS2", |
| 729 | "INTERNAL_DAC1", |
| 730 | "INTERNAL_DAC2", |
| 731 | "INTERNAL_SDVOA", |
| 732 | "INTERNAL_SDVOB", |
| 733 | "SI170B", |
| 734 | "CH7303", |
| 735 | "CH7301", |
| 736 | "INTERNAL_DVO1", |
| 737 | "EXTERNAL_SDVOA", |
| 738 | "EXTERNAL_SDVOB", |
| 739 | "TITFP513", |
| 740 | "INTERNAL_LVTM1", |
| 741 | "VT1623", |
| 742 | "HDMI_SI1930", |
| 743 | "HDMI_INTERNAL", |
| 744 | "INTERNAL_KLDSCP_TMDS1", |
| 745 | "INTERNAL_KLDSCP_DVO1", |
| 746 | "INTERNAL_KLDSCP_DAC1", |
| 747 | "INTERNAL_KLDSCP_DAC2", |
| 748 | "SI178", |
| 749 | "MVPU_FPGA", |
| 750 | "INTERNAL_DDI", |
| 751 | "VT1625", |
| 752 | "HDMI_SI1932", |
| 753 | "DP_AN9801", |
| 754 | "DP_DP501", |
| 755 | "INTERNAL_UNIPHY", |
| 756 | "INTERNAL_KLDSCP_LVTMA", |
| 757 | "INTERNAL_UNIPHY1", |
| 758 | "INTERNAL_UNIPHY2", |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 759 | "NUTMEG", |
| 760 | "TRAVIS", |
Alex Deucher | e68adef | 2012-09-06 14:32:06 -0400 | [diff] [blame] | 761 | "INTERNAL_VCE", |
| 762 | "INTERNAL_UNIPHY3", |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 763 | }; |
| 764 | |
Alex Deucher | cbd4623 | 2010-06-07 02:24:54 -0400 | [diff] [blame] | 765 | static const char *hpd_names[6] = { |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 766 | "HPD1", |
| 767 | "HPD2", |
| 768 | "HPD3", |
| 769 | "HPD4", |
| 770 | "HPD5", |
| 771 | "HPD6", |
| 772 | }; |
| 773 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 774 | static void radeon_print_display_setup(struct drm_device *dev) |
| 775 | { |
| 776 | struct drm_connector *connector; |
| 777 | struct radeon_connector *radeon_connector; |
| 778 | struct drm_encoder *encoder; |
| 779 | struct radeon_encoder *radeon_encoder; |
| 780 | uint32_t devices; |
| 781 | int i = 0; |
| 782 | |
| 783 | DRM_INFO("Radeon Display Connectors\n"); |
| 784 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 785 | radeon_connector = to_radeon_connector(connector); |
| 786 | DRM_INFO("Connector %d:\n", i); |
Jani Nikula | 7208209 | 2014-06-03 14:56:19 +0300 | [diff] [blame] | 787 | DRM_INFO(" %s\n", connector->name); |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 788 | if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) |
| 789 | DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]); |
Dave Airlie | 4b9d2a2 | 2010-02-08 13:16:55 +1000 | [diff] [blame] | 790 | if (radeon_connector->ddc_bus) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 791 | DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n", |
| 792 | radeon_connector->ddc_bus->rec.mask_clk_reg, |
| 793 | radeon_connector->ddc_bus->rec.mask_data_reg, |
| 794 | radeon_connector->ddc_bus->rec.a_clk_reg, |
| 795 | radeon_connector->ddc_bus->rec.a_data_reg, |
Alex Deucher | 9b9fe72 | 2009-11-10 15:59:44 -0500 | [diff] [blame] | 796 | radeon_connector->ddc_bus->rec.en_clk_reg, |
| 797 | radeon_connector->ddc_bus->rec.en_data_reg, |
| 798 | radeon_connector->ddc_bus->rec.y_clk_reg, |
| 799 | radeon_connector->ddc_bus->rec.y_data_reg); |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 800 | if (radeon_connector->router.ddc_valid) |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 801 | DRM_INFO(" DDC Router 0x%x/0x%x\n", |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 802 | radeon_connector->router.ddc_mux_control_pin, |
| 803 | radeon_connector->router.ddc_mux_state); |
| 804 | if (radeon_connector->router.cd_valid) |
| 805 | DRM_INFO(" Clock/Data Router 0x%x/0x%x\n", |
| 806 | radeon_connector->router.cd_mux_control_pin, |
| 807 | radeon_connector->router.cd_mux_state); |
Dave Airlie | 4b9d2a2 | 2010-02-08 13:16:55 +1000 | [diff] [blame] | 808 | } else { |
| 809 | if (connector->connector_type == DRM_MODE_CONNECTOR_VGA || |
| 810 | connector->connector_type == DRM_MODE_CONNECTOR_DVII || |
| 811 | connector->connector_type == DRM_MODE_CONNECTOR_DVID || |
| 812 | connector->connector_type == DRM_MODE_CONNECTOR_DVIA || |
| 813 | connector->connector_type == DRM_MODE_CONNECTOR_HDMIA || |
| 814 | connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) |
| 815 | DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n"); |
| 816 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 817 | DRM_INFO(" Encoders:\n"); |
| 818 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 819 | radeon_encoder = to_radeon_encoder(encoder); |
| 820 | devices = radeon_encoder->devices & radeon_connector->devices; |
| 821 | if (devices) { |
| 822 | if (devices & ATOM_DEVICE_CRT1_SUPPORT) |
| 823 | DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 824 | if (devices & ATOM_DEVICE_CRT2_SUPPORT) |
| 825 | DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 826 | if (devices & ATOM_DEVICE_LCD1_SUPPORT) |
| 827 | DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 828 | if (devices & ATOM_DEVICE_DFP1_SUPPORT) |
| 829 | DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 830 | if (devices & ATOM_DEVICE_DFP2_SUPPORT) |
| 831 | DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 832 | if (devices & ATOM_DEVICE_DFP3_SUPPORT) |
| 833 | DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 834 | if (devices & ATOM_DEVICE_DFP4_SUPPORT) |
| 835 | DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 836 | if (devices & ATOM_DEVICE_DFP5_SUPPORT) |
| 837 | DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]); |
Alex Deucher | 73758a5 | 2010-09-24 14:59:32 -0400 | [diff] [blame] | 838 | if (devices & ATOM_DEVICE_DFP6_SUPPORT) |
| 839 | DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 840 | if (devices & ATOM_DEVICE_TV1_SUPPORT) |
| 841 | DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 842 | if (devices & ATOM_DEVICE_CV_SUPPORT) |
| 843 | DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 844 | } |
| 845 | } |
| 846 | i++; |
| 847 | } |
| 848 | } |
| 849 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 850 | static bool radeon_setup_enc_conn(struct drm_device *dev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 851 | { |
| 852 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 853 | bool ret = false; |
| 854 | |
| 855 | if (rdev->bios) { |
| 856 | if (rdev->is_atom_bios) { |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 857 | ret = radeon_get_atom_connector_info_from_supported_devices_table(dev); |
| 858 | if (ret == false) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 859 | ret = radeon_get_atom_connector_info_from_object_table(dev); |
Alex Deucher | b9597a1 | 2010-01-04 19:12:02 -0500 | [diff] [blame] | 860 | } else { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 861 | ret = radeon_get_legacy_connector_info_from_bios(dev); |
Alex Deucher | b9597a1 | 2010-01-04 19:12:02 -0500 | [diff] [blame] | 862 | if (ret == false) |
| 863 | ret = radeon_get_legacy_connector_info_from_table(dev); |
| 864 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 865 | } else { |
| 866 | if (!ASIC_IS_AVIVO(rdev)) |
| 867 | ret = radeon_get_legacy_connector_info_from_table(dev); |
| 868 | } |
| 869 | if (ret) { |
Dave Airlie | 1f3b6a4 | 2009-10-13 14:10:37 +1000 | [diff] [blame] | 870 | radeon_setup_encoder_clones(dev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 871 | radeon_print_display_setup(dev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 872 | } |
| 873 | |
| 874 | return ret; |
| 875 | } |
| 876 | |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 877 | /* avivo */ |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 878 | |
| 879 | /** |
| 880 | * avivo_reduce_ratio - fractional number reduction |
| 881 | * |
| 882 | * @nom: nominator |
| 883 | * @den: denominator |
| 884 | * @nom_min: minimum value for nominator |
| 885 | * @den_min: minimum value for denominator |
| 886 | * |
| 887 | * Find the greatest common divisor and apply it on both nominator and |
| 888 | * denominator, but make nominator and denominator are at least as large |
| 889 | * as their minimum values. |
| 890 | */ |
| 891 | static void avivo_reduce_ratio(unsigned *nom, unsigned *den, |
| 892 | unsigned nom_min, unsigned den_min) |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 893 | { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 894 | unsigned tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 895 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 896 | /* reduce the numbers to a simpler ratio */ |
| 897 | tmp = gcd(*nom, *den); |
| 898 | *nom /= tmp; |
| 899 | *den /= tmp; |
Alex Deucher | a4b40d5 | 2011-02-14 11:43:10 -0500 | [diff] [blame] | 900 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 901 | /* make sure nominator is large enough */ |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 902 | if (*nom < nom_min) { |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 903 | tmp = DIV_ROUND_UP(nom_min, *nom); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 904 | *nom *= tmp; |
| 905 | *den *= tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 906 | } |
| 907 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 908 | /* make sure the denominator is large enough */ |
| 909 | if (*den < den_min) { |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 910 | tmp = DIV_ROUND_UP(den_min, *den); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 911 | *nom *= tmp; |
| 912 | *den *= tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 913 | } |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 914 | } |
| 915 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 916 | /** |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 917 | * avivo_get_fb_ref_div - feedback and ref divider calculation |
| 918 | * |
| 919 | * @nom: nominator |
| 920 | * @den: denominator |
| 921 | * @post_div: post divider |
| 922 | * @fb_div_max: feedback divider maximum |
| 923 | * @ref_div_max: reference divider maximum |
| 924 | * @fb_div: resulting feedback divider |
| 925 | * @ref_div: resulting reference divider |
| 926 | * |
| 927 | * Calculate feedback and reference divider for a given post divider. Makes |
| 928 | * sure we stay within the limits. |
| 929 | */ |
| 930 | static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div, |
| 931 | unsigned fb_div_max, unsigned ref_div_max, |
| 932 | unsigned *fb_div, unsigned *ref_div) |
| 933 | { |
| 934 | /* limit reference * post divider to a maximum */ |
Christian König | 4b21ce1 | 2014-05-21 15:25:41 +0200 | [diff] [blame] | 935 | ref_div_max = max(min(100 / post_div, ref_div_max), 1u); |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 936 | |
| 937 | /* get matching reference and feedback divider */ |
| 938 | *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max); |
| 939 | *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); |
| 940 | |
| 941 | /* limit fb divider to its maximum */ |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 942 | if (*fb_div > fb_div_max) { |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 943 | *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div); |
| 944 | *fb_div = fb_div_max; |
| 945 | } |
| 946 | } |
| 947 | |
| 948 | /** |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 949 | * radeon_compute_pll_avivo - compute PLL paramaters |
| 950 | * |
| 951 | * @pll: information about the PLL |
| 952 | * @dot_clock_p: resulting pixel clock |
| 953 | * fb_div_p: resulting feedback divider |
| 954 | * frac_fb_div_p: fractional part of the feedback divider |
| 955 | * ref_div_p: resulting reference divider |
| 956 | * post_div_p: resulting reference divider |
| 957 | * |
| 958 | * Try to calculate the PLL parameters to generate the given frequency: |
| 959 | * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div) |
| 960 | */ |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 961 | void radeon_compute_pll_avivo(struct radeon_pll *pll, |
| 962 | u32 freq, |
| 963 | u32 *dot_clock_p, |
| 964 | u32 *fb_div_p, |
| 965 | u32 *frac_fb_div_p, |
| 966 | u32 *ref_div_p, |
| 967 | u32 *post_div_p) |
| 968 | { |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 969 | unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ? |
| 970 | freq : freq / 10; |
| 971 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 972 | unsigned fb_div_min, fb_div_max, fb_div; |
| 973 | unsigned post_div_min, post_div_max, post_div; |
| 974 | unsigned ref_div_min, ref_div_max, ref_div; |
| 975 | unsigned post_div_best, diff_best; |
Christian König | f8a2645 | 2014-04-16 11:54:21 +0200 | [diff] [blame] | 976 | unsigned nom, den; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 977 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 978 | /* determine allowed feedback divider range */ |
| 979 | fb_div_min = pll->min_feedback_div; |
| 980 | fb_div_max = pll->max_feedback_div; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 981 | |
| 982 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 983 | fb_div_min *= 10; |
| 984 | fb_div_max *= 10; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 985 | } |
| 986 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 987 | /* determine allowed ref divider range */ |
| 988 | if (pll->flags & RADEON_PLL_USE_REF_DIV) |
| 989 | ref_div_min = pll->reference_div; |
| 990 | else |
| 991 | ref_div_min = pll->min_ref_div; |
Christian König | 2431581 | 2014-04-19 18:57:14 +0200 | [diff] [blame] | 992 | |
| 993 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && |
| 994 | pll->flags & RADEON_PLL_USE_REF_DIV) |
| 995 | ref_div_max = pll->reference_div; |
Christian König | 72edd83 | 2015-01-29 16:01:03 +0100 | [diff] [blame] | 996 | else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) |
| 997 | /* fix for problems on RS880 */ |
| 998 | ref_div_max = min(pll->max_ref_div, 7u); |
Christian König | 2431581 | 2014-04-19 18:57:14 +0200 | [diff] [blame] | 999 | else |
| 1000 | ref_div_max = pll->max_ref_div; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1001 | |
| 1002 | /* determine allowed post divider range */ |
| 1003 | if (pll->flags & RADEON_PLL_USE_POST_DIV) { |
| 1004 | post_div_min = pll->post_div; |
| 1005 | post_div_max = pll->post_div; |
| 1006 | } else { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1007 | unsigned vco_min, vco_max; |
| 1008 | |
| 1009 | if (pll->flags & RADEON_PLL_IS_LCD) { |
| 1010 | vco_min = pll->lcd_pll_out_min; |
| 1011 | vco_max = pll->lcd_pll_out_max; |
| 1012 | } else { |
| 1013 | vco_min = pll->pll_out_min; |
| 1014 | vco_max = pll->pll_out_max; |
| 1015 | } |
| 1016 | |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1017 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
| 1018 | vco_min *= 10; |
| 1019 | vco_max *= 10; |
| 1020 | } |
| 1021 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1022 | post_div_min = vco_min / target_clock; |
| 1023 | if ((target_clock * post_div_min) < vco_min) |
| 1024 | ++post_div_min; |
| 1025 | if (post_div_min < pll->min_post_div) |
| 1026 | post_div_min = pll->min_post_div; |
| 1027 | |
| 1028 | post_div_max = vco_max / target_clock; |
| 1029 | if ((target_clock * post_div_max) > vco_max) |
| 1030 | --post_div_max; |
| 1031 | if (post_div_max > pll->max_post_div) |
| 1032 | post_div_max = pll->max_post_div; |
| 1033 | } |
| 1034 | |
| 1035 | /* represent the searched ratio as fractional number */ |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1036 | nom = target_clock; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1037 | den = pll->reference_freq; |
| 1038 | |
| 1039 | /* reduce the numbers to a simpler ratio */ |
| 1040 | avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min); |
| 1041 | |
| 1042 | /* now search for a post divider */ |
| 1043 | if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) |
| 1044 | post_div_best = post_div_min; |
| 1045 | else |
| 1046 | post_div_best = post_div_max; |
| 1047 | diff_best = ~0; |
| 1048 | |
| 1049 | for (post_div = post_div_min; post_div <= post_div_max; ++post_div) { |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1050 | unsigned diff; |
| 1051 | avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, |
| 1052 | ref_div_max, &fb_div, &ref_div); |
| 1053 | diff = abs(target_clock - (pll->reference_freq * fb_div) / |
| 1054 | (ref_div * post_div)); |
| 1055 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1056 | if (diff < diff_best || (diff == diff_best && |
| 1057 | !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) { |
| 1058 | |
| 1059 | post_div_best = post_div; |
| 1060 | diff_best = diff; |
| 1061 | } |
| 1062 | } |
| 1063 | post_div = post_div_best; |
| 1064 | |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1065 | /* get the feedback and reference divider for the optimal value */ |
| 1066 | avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max, |
| 1067 | &fb_div, &ref_div); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1068 | |
| 1069 | /* reduce the numbers to a simpler ratio once more */ |
| 1070 | /* this also makes sure that the reference divider is large enough */ |
| 1071 | avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min); |
| 1072 | |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 1073 | /* avoid high jitter with small fractional dividers */ |
| 1074 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) { |
Christian König | 74ad54f | 2014-05-13 12:50:54 +0200 | [diff] [blame] | 1075 | fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50); |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 1076 | if (fb_div < fb_div_min) { |
| 1077 | unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div); |
| 1078 | fb_div *= tmp; |
| 1079 | ref_div *= tmp; |
| 1080 | } |
| 1081 | } |
| 1082 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1083 | /* and finally save the result */ |
| 1084 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
| 1085 | *fb_div_p = fb_div / 10; |
| 1086 | *frac_fb_div_p = fb_div % 10; |
| 1087 | } else { |
| 1088 | *fb_div_p = fb_div; |
| 1089 | *frac_fb_div_p = 0; |
| 1090 | } |
| 1091 | |
| 1092 | *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) + |
| 1093 | (pll->reference_freq * *frac_fb_div_p)) / |
| 1094 | (ref_div * post_div * 10); |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1095 | *ref_div_p = ref_div; |
| 1096 | *post_div_p = post_div; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1097 | |
| 1098 | DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n", |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1099 | freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p, |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1100 | ref_div, post_div); |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1101 | } |
| 1102 | |
| 1103 | /* pre-avivo */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1104 | static inline uint32_t radeon_div(uint64_t n, uint32_t d) |
| 1105 | { |
| 1106 | uint64_t mod; |
| 1107 | |
| 1108 | n += d / 2; |
| 1109 | |
| 1110 | mod = do_div(n, d); |
| 1111 | return n; |
| 1112 | } |
| 1113 | |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1114 | void radeon_compute_pll_legacy(struct radeon_pll *pll, |
| 1115 | uint64_t freq, |
| 1116 | uint32_t *dot_clock_p, |
| 1117 | uint32_t *fb_div_p, |
| 1118 | uint32_t *frac_fb_div_p, |
| 1119 | uint32_t *ref_div_p, |
| 1120 | uint32_t *post_div_p) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1121 | { |
| 1122 | uint32_t min_ref_div = pll->min_ref_div; |
| 1123 | uint32_t max_ref_div = pll->max_ref_div; |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1124 | uint32_t min_post_div = pll->min_post_div; |
| 1125 | uint32_t max_post_div = pll->max_post_div; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1126 | uint32_t min_fractional_feed_div = 0; |
| 1127 | uint32_t max_fractional_feed_div = 0; |
| 1128 | uint32_t best_vco = pll->best_vco; |
| 1129 | uint32_t best_post_div = 1; |
| 1130 | uint32_t best_ref_div = 1; |
| 1131 | uint32_t best_feedback_div = 1; |
| 1132 | uint32_t best_frac_feedback_div = 0; |
| 1133 | uint32_t best_freq = -1; |
| 1134 | uint32_t best_error = 0xffffffff; |
| 1135 | uint32_t best_vco_diff = 1; |
| 1136 | uint32_t post_div; |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1137 | u32 pll_out_min, pll_out_max; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1138 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1139 | DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1140 | freq = freq * 1000; |
| 1141 | |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1142 | if (pll->flags & RADEON_PLL_IS_LCD) { |
| 1143 | pll_out_min = pll->lcd_pll_out_min; |
| 1144 | pll_out_max = pll->lcd_pll_out_max; |
| 1145 | } else { |
| 1146 | pll_out_min = pll->pll_out_min; |
| 1147 | pll_out_max = pll->pll_out_max; |
| 1148 | } |
| 1149 | |
Alex Deucher | 619efb1 | 2011-01-31 16:48:53 -0500 | [diff] [blame] | 1150 | if (pll_out_min > 64800) |
| 1151 | pll_out_min = 64800; |
| 1152 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1153 | if (pll->flags & RADEON_PLL_USE_REF_DIV) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1154 | min_ref_div = max_ref_div = pll->reference_div; |
| 1155 | else { |
| 1156 | while (min_ref_div < max_ref_div-1) { |
| 1157 | uint32_t mid = (min_ref_div + max_ref_div) / 2; |
| 1158 | uint32_t pll_in = pll->reference_freq / mid; |
| 1159 | if (pll_in < pll->pll_in_min) |
| 1160 | max_ref_div = mid; |
| 1161 | else if (pll_in > pll->pll_in_max) |
| 1162 | min_ref_div = mid; |
| 1163 | else |
| 1164 | break; |
| 1165 | } |
| 1166 | } |
| 1167 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1168 | if (pll->flags & RADEON_PLL_USE_POST_DIV) |
| 1169 | min_post_div = max_post_div = pll->post_div; |
| 1170 | |
| 1171 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1172 | min_fractional_feed_div = pll->min_frac_feedback_div; |
| 1173 | max_fractional_feed_div = pll->max_frac_feedback_div; |
| 1174 | } |
| 1175 | |
Alex Deucher | bd6a60a | 2011-02-21 01:11:59 -0500 | [diff] [blame] | 1176 | for (post_div = max_post_div; post_div >= min_post_div; --post_div) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1177 | uint32_t ref_div; |
| 1178 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1179 | if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1180 | continue; |
| 1181 | |
| 1182 | /* legacy radeons only have a few post_divs */ |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1183 | if (pll->flags & RADEON_PLL_LEGACY) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1184 | if ((post_div == 5) || |
| 1185 | (post_div == 7) || |
| 1186 | (post_div == 9) || |
| 1187 | (post_div == 10) || |
| 1188 | (post_div == 11) || |
| 1189 | (post_div == 13) || |
| 1190 | (post_div == 14) || |
| 1191 | (post_div == 15)) |
| 1192 | continue; |
| 1193 | } |
| 1194 | |
| 1195 | for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) { |
| 1196 | uint32_t feedback_div, current_freq = 0, error, vco_diff; |
| 1197 | uint32_t pll_in = pll->reference_freq / ref_div; |
| 1198 | uint32_t min_feed_div = pll->min_feedback_div; |
| 1199 | uint32_t max_feed_div = pll->max_feedback_div + 1; |
| 1200 | |
| 1201 | if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max) |
| 1202 | continue; |
| 1203 | |
| 1204 | while (min_feed_div < max_feed_div) { |
| 1205 | uint32_t vco; |
| 1206 | uint32_t min_frac_feed_div = min_fractional_feed_div; |
| 1207 | uint32_t max_frac_feed_div = max_fractional_feed_div + 1; |
| 1208 | uint32_t frac_feedback_div; |
| 1209 | uint64_t tmp; |
| 1210 | |
| 1211 | feedback_div = (min_feed_div + max_feed_div) / 2; |
| 1212 | |
| 1213 | tmp = (uint64_t)pll->reference_freq * feedback_div; |
| 1214 | vco = radeon_div(tmp, ref_div); |
| 1215 | |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1216 | if (vco < pll_out_min) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1217 | min_feed_div = feedback_div + 1; |
| 1218 | continue; |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1219 | } else if (vco > pll_out_max) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1220 | max_feed_div = feedback_div; |
| 1221 | continue; |
| 1222 | } |
| 1223 | |
| 1224 | while (min_frac_feed_div < max_frac_feed_div) { |
| 1225 | frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2; |
| 1226 | tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div; |
| 1227 | tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div; |
| 1228 | current_freq = radeon_div(tmp, ref_div * post_div); |
| 1229 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1230 | if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) { |
Dan Carpenter | 167ffc4 | 2010-07-17 12:28:02 +0200 | [diff] [blame] | 1231 | if (freq < current_freq) |
| 1232 | error = 0xffffffff; |
| 1233 | else |
| 1234 | error = freq - current_freq; |
Alex Deucher | d0e275a | 2009-07-13 11:08:18 -0400 | [diff] [blame] | 1235 | } else |
| 1236 | error = abs(current_freq - freq); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1237 | vco_diff = abs(vco - best_vco); |
| 1238 | |
| 1239 | if ((best_vco == 0 && error < best_error) || |
| 1240 | (best_vco != 0 && |
Dan Carpenter | 167ffc4 | 2010-07-17 12:28:02 +0200 | [diff] [blame] | 1241 | ((best_error > 100 && error < best_error - 100) || |
Dave Airlie | 5480f72 | 2010-10-19 10:36:47 +1000 | [diff] [blame] | 1242 | (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1243 | best_post_div = post_div; |
| 1244 | best_ref_div = ref_div; |
| 1245 | best_feedback_div = feedback_div; |
| 1246 | best_frac_feedback_div = frac_feedback_div; |
| 1247 | best_freq = current_freq; |
| 1248 | best_error = error; |
| 1249 | best_vco_diff = vco_diff; |
Dave Airlie | 5480f72 | 2010-10-19 10:36:47 +1000 | [diff] [blame] | 1250 | } else if (current_freq == freq) { |
| 1251 | if (best_freq == -1) { |
| 1252 | best_post_div = post_div; |
| 1253 | best_ref_div = ref_div; |
| 1254 | best_feedback_div = feedback_div; |
| 1255 | best_frac_feedback_div = frac_feedback_div; |
| 1256 | best_freq = current_freq; |
| 1257 | best_error = error; |
| 1258 | best_vco_diff = vco_diff; |
| 1259 | } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) || |
| 1260 | ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) || |
| 1261 | ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) || |
| 1262 | ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) || |
| 1263 | ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) || |
| 1264 | ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) { |
| 1265 | best_post_div = post_div; |
| 1266 | best_ref_div = ref_div; |
| 1267 | best_feedback_div = feedback_div; |
| 1268 | best_frac_feedback_div = frac_feedback_div; |
| 1269 | best_freq = current_freq; |
| 1270 | best_error = error; |
| 1271 | best_vco_diff = vco_diff; |
| 1272 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1273 | } |
| 1274 | if (current_freq < freq) |
| 1275 | min_frac_feed_div = frac_feedback_div + 1; |
| 1276 | else |
| 1277 | max_frac_feed_div = frac_feedback_div; |
| 1278 | } |
| 1279 | if (current_freq < freq) |
| 1280 | min_feed_div = feedback_div + 1; |
| 1281 | else |
| 1282 | max_feed_div = feedback_div; |
| 1283 | } |
| 1284 | } |
| 1285 | } |
| 1286 | |
| 1287 | *dot_clock_p = best_freq / 10000; |
| 1288 | *fb_div_p = best_feedback_div; |
| 1289 | *frac_fb_div_p = best_frac_feedback_div; |
| 1290 | *ref_div_p = best_ref_div; |
| 1291 | *post_div_p = best_post_div; |
Joe Perches | bbb0aef | 2011-04-17 20:35:52 -0700 | [diff] [blame] | 1292 | DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n", |
| 1293 | (long long)freq, |
| 1294 | best_freq / 1000, best_feedback_div, best_frac_feedback_div, |
Alex Deucher | 51d4bf8 | 2011-01-31 16:48:51 -0500 | [diff] [blame] | 1295 | best_ref_div, best_post_div); |
| 1296 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1297 | } |
| 1298 | |
| 1299 | static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb) |
| 1300 | { |
| 1301 | struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1302 | |
Markus Elfring | 00f6872 | 2016-07-12 22:00:55 +0200 | [diff] [blame] | 1303 | drm_gem_object_unreference_unlocked(radeon_fb->obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1304 | drm_framebuffer_cleanup(fb); |
| 1305 | kfree(radeon_fb); |
| 1306 | } |
| 1307 | |
| 1308 | static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb, |
| 1309 | struct drm_file *file_priv, |
| 1310 | unsigned int *handle) |
| 1311 | { |
| 1312 | struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb); |
| 1313 | |
| 1314 | return drm_gem_handle_create(file_priv, radeon_fb->obj, handle); |
| 1315 | } |
| 1316 | |
| 1317 | static const struct drm_framebuffer_funcs radeon_fb_funcs = { |
| 1318 | .destroy = radeon_user_framebuffer_destroy, |
| 1319 | .create_handle = radeon_user_framebuffer_create_handle, |
| 1320 | }; |
| 1321 | |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1322 | int |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1323 | radeon_framebuffer_init(struct drm_device *dev, |
| 1324 | struct radeon_framebuffer *rfb, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 1325 | const struct drm_mode_fb_cmd2 *mode_cmd, |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1326 | struct drm_gem_object *obj) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1327 | { |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1328 | int ret; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1329 | rfb->obj = obj; |
Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 1330 | drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1331 | ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs); |
| 1332 | if (ret) { |
| 1333 | rfb->obj = NULL; |
| 1334 | return ret; |
| 1335 | } |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1336 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1337 | } |
| 1338 | |
| 1339 | static struct drm_framebuffer * |
| 1340 | radeon_user_framebuffer_create(struct drm_device *dev, |
| 1341 | struct drm_file *file_priv, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 1342 | const struct drm_mode_fb_cmd2 *mode_cmd) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1343 | { |
| 1344 | struct drm_gem_object *obj; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1345 | struct radeon_framebuffer *radeon_fb; |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1346 | int ret; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1347 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1348 | obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]); |
Jerome Glisse | 7e71c9e | 2010-01-17 21:21:41 +0100 | [diff] [blame] | 1349 | if (obj == NULL) { |
| 1350 | dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, " |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 1351 | "can't create framebuffer\n", mode_cmd->handles[0]); |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 1352 | return ERR_PTR(-ENOENT); |
Jerome Glisse | 7e71c9e | 2010-01-17 21:21:41 +0100 | [diff] [blame] | 1353 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1354 | |
| 1355 | radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL); |
liu chuansheng | f2d68cf | 2013-01-31 22:13:00 +0800 | [diff] [blame] | 1356 | if (radeon_fb == NULL) { |
| 1357 | drm_gem_object_unreference_unlocked(obj); |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 1358 | return ERR_PTR(-ENOMEM); |
liu chuansheng | f2d68cf | 2013-01-31 22:13:00 +0800 | [diff] [blame] | 1359 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1360 | |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1361 | ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj); |
| 1362 | if (ret) { |
| 1363 | kfree(radeon_fb); |
| 1364 | drm_gem_object_unreference_unlocked(obj); |
xueminsu | b2f4b03 | 2013-01-22 22:16:53 +0800 | [diff] [blame] | 1365 | return ERR_PTR(ret); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1366 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1367 | |
| 1368 | return &radeon_fb->base; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1369 | } |
| 1370 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 1371 | static void radeon_output_poll_changed(struct drm_device *dev) |
| 1372 | { |
| 1373 | struct radeon_device *rdev = dev->dev_private; |
| 1374 | radeon_fb_output_poll_changed(rdev); |
| 1375 | } |
| 1376 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1377 | static const struct drm_mode_config_funcs radeon_mode_funcs = { |
| 1378 | .fb_create = radeon_user_framebuffer_create, |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 1379 | .output_poll_changed = radeon_output_poll_changed |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1380 | }; |
| 1381 | |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1382 | static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] = |
| 1383 | { { 0, "driver" }, |
| 1384 | { 1, "bios" }, |
| 1385 | }; |
| 1386 | |
| 1387 | static struct drm_prop_enum_list radeon_tv_std_enum_list[] = |
| 1388 | { { TV_STD_NTSC, "ntsc" }, |
| 1389 | { TV_STD_PAL, "pal" }, |
| 1390 | { TV_STD_PAL_M, "pal-m" }, |
| 1391 | { TV_STD_PAL_60, "pal-60" }, |
| 1392 | { TV_STD_NTSC_J, "ntsc-j" }, |
| 1393 | { TV_STD_SCART_PAL, "scart-pal" }, |
| 1394 | { TV_STD_PAL_CN, "pal-cn" }, |
| 1395 | { TV_STD_SECAM, "secam" }, |
| 1396 | }; |
| 1397 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1398 | static struct drm_prop_enum_list radeon_underscan_enum_list[] = |
| 1399 | { { UNDERSCAN_OFF, "off" }, |
| 1400 | { UNDERSCAN_ON, "on" }, |
| 1401 | { UNDERSCAN_AUTO, "auto" }, |
| 1402 | }; |
| 1403 | |
Alex Deucher | 8666c07 | 2013-09-03 14:58:44 -0400 | [diff] [blame] | 1404 | static struct drm_prop_enum_list radeon_audio_enum_list[] = |
| 1405 | { { RADEON_AUDIO_DISABLE, "off" }, |
| 1406 | { RADEON_AUDIO_ENABLE, "on" }, |
| 1407 | { RADEON_AUDIO_AUTO, "auto" }, |
| 1408 | }; |
| 1409 | |
Alex Deucher | 6214bb7 | 2013-09-24 17:26:26 -0400 | [diff] [blame] | 1410 | /* XXX support different dither options? spatial, temporal, both, etc. */ |
| 1411 | static struct drm_prop_enum_list radeon_dither_enum_list[] = |
| 1412 | { { RADEON_FMT_DITHER_DISABLE, "off" }, |
| 1413 | { RADEON_FMT_DITHER_ENABLE, "on" }, |
| 1414 | }; |
| 1415 | |
Alex Deucher | 67ba31d | 2015-02-23 10:11:49 -0500 | [diff] [blame] | 1416 | static struct drm_prop_enum_list radeon_output_csc_enum_list[] = |
| 1417 | { { RADEON_OUTPUT_CSC_BYPASS, "bypass" }, |
| 1418 | { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" }, |
| 1419 | { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" }, |
| 1420 | { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" }, |
| 1421 | }; |
| 1422 | |
Alex Deucher | d79766f | 2009-12-17 19:00:29 -0500 | [diff] [blame] | 1423 | static int radeon_modeset_create_props(struct radeon_device *rdev) |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1424 | { |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1425 | int sz; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1426 | |
| 1427 | if (rdev->is_atom_bios) { |
| 1428 | rdev->mode_info.coherent_mode_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1429 | drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1430 | if (!rdev->mode_info.coherent_mode_property) |
| 1431 | return -ENOMEM; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1432 | } |
| 1433 | |
| 1434 | if (!ASIC_IS_AVIVO(rdev)) { |
| 1435 | sz = ARRAY_SIZE(radeon_tmds_pll_enum_list); |
| 1436 | rdev->mode_info.tmds_pll_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1437 | drm_property_create_enum(rdev->ddev, 0, |
| 1438 | "tmds_pll", |
| 1439 | radeon_tmds_pll_enum_list, sz); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1440 | } |
| 1441 | |
| 1442 | rdev->mode_info.load_detect_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1443 | drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1444 | if (!rdev->mode_info.load_detect_property) |
| 1445 | return -ENOMEM; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1446 | |
| 1447 | drm_mode_create_scaling_mode_property(rdev->ddev); |
| 1448 | |
| 1449 | sz = ARRAY_SIZE(radeon_tv_std_enum_list); |
| 1450 | rdev->mode_info.tv_std_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1451 | drm_property_create_enum(rdev->ddev, 0, |
| 1452 | "tv standard", |
| 1453 | radeon_tv_std_enum_list, sz); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1454 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1455 | sz = ARRAY_SIZE(radeon_underscan_enum_list); |
| 1456 | rdev->mode_info.underscan_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1457 | drm_property_create_enum(rdev->ddev, 0, |
| 1458 | "underscan", |
| 1459 | radeon_underscan_enum_list, sz); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1460 | |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1461 | rdev->mode_info.underscan_hborder_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1462 | drm_property_create_range(rdev->ddev, 0, |
| 1463 | "underscan hborder", 0, 128); |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1464 | if (!rdev->mode_info.underscan_hborder_property) |
| 1465 | return -ENOMEM; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1466 | |
| 1467 | rdev->mode_info.underscan_vborder_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1468 | drm_property_create_range(rdev->ddev, 0, |
| 1469 | "underscan vborder", 0, 128); |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1470 | if (!rdev->mode_info.underscan_vborder_property) |
| 1471 | return -ENOMEM; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1472 | |
Alex Deucher | 8666c07 | 2013-09-03 14:58:44 -0400 | [diff] [blame] | 1473 | sz = ARRAY_SIZE(radeon_audio_enum_list); |
| 1474 | rdev->mode_info.audio_property = |
| 1475 | drm_property_create_enum(rdev->ddev, 0, |
| 1476 | "audio", |
| 1477 | radeon_audio_enum_list, sz); |
| 1478 | |
Alex Deucher | 6214bb7 | 2013-09-24 17:26:26 -0400 | [diff] [blame] | 1479 | sz = ARRAY_SIZE(radeon_dither_enum_list); |
| 1480 | rdev->mode_info.dither_property = |
| 1481 | drm_property_create_enum(rdev->ddev, 0, |
| 1482 | "dither", |
| 1483 | radeon_dither_enum_list, sz); |
| 1484 | |
Alex Deucher | 67ba31d | 2015-02-23 10:11:49 -0500 | [diff] [blame] | 1485 | sz = ARRAY_SIZE(radeon_output_csc_enum_list); |
| 1486 | rdev->mode_info.output_csc_property = |
| 1487 | drm_property_create_enum(rdev->ddev, 0, |
| 1488 | "output_csc", |
| 1489 | radeon_output_csc_enum_list, sz); |
| 1490 | |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1491 | return 0; |
| 1492 | } |
| 1493 | |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1494 | void radeon_update_display_priority(struct radeon_device *rdev) |
| 1495 | { |
| 1496 | /* adjustment options for the display watermarks */ |
| 1497 | if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) { |
| 1498 | /* set display priority to high for r3xx, rv515 chips |
| 1499 | * this avoids flickering due to underflow to the |
| 1500 | * display controllers during heavy acceleration. |
Alex Deucher | 4573744 | 2010-05-20 11:26:11 -0400 | [diff] [blame] | 1501 | * Don't force high on rs4xx igp chips as it seems to |
| 1502 | * affect the sound card. See kernel bug 15982. |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1503 | */ |
Alex Deucher | 4573744 | 2010-05-20 11:26:11 -0400 | [diff] [blame] | 1504 | if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) && |
| 1505 | !(rdev->flags & RADEON_IS_IGP)) |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1506 | rdev->disp_priority = 2; |
| 1507 | else |
| 1508 | rdev->disp_priority = 0; |
| 1509 | } else |
| 1510 | rdev->disp_priority = radeon_disp_priority; |
| 1511 | |
| 1512 | } |
| 1513 | |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1514 | /* |
| 1515 | * Allocate hdmi structs and determine register offsets |
| 1516 | */ |
| 1517 | static void radeon_afmt_init(struct radeon_device *rdev) |
| 1518 | { |
| 1519 | int i; |
| 1520 | |
| 1521 | for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) |
| 1522 | rdev->mode_info.afmt[i] = NULL; |
| 1523 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1524 | if (ASIC_IS_NODCE(rdev)) { |
| 1525 | /* nothing to do */ |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1526 | } else if (ASIC_IS_DCE4(rdev)) { |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1527 | static uint32_t eg_offsets[] = { |
| 1528 | EVERGREEN_CRTC0_REGISTER_OFFSET, |
| 1529 | EVERGREEN_CRTC1_REGISTER_OFFSET, |
| 1530 | EVERGREEN_CRTC2_REGISTER_OFFSET, |
| 1531 | EVERGREEN_CRTC3_REGISTER_OFFSET, |
| 1532 | EVERGREEN_CRTC4_REGISTER_OFFSET, |
| 1533 | EVERGREEN_CRTC5_REGISTER_OFFSET, |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1534 | 0x13830 - 0x7030, |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1535 | }; |
| 1536 | int num_afmt; |
| 1537 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1538 | /* DCE8 has 7 audio blocks tied to DIG encoders */ |
| 1539 | /* DCE6 has 6 audio blocks tied to DIG encoders */ |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1540 | /* DCE4/5 has 6 audio blocks tied to DIG encoders */ |
| 1541 | /* DCE4.1 has 2 audio blocks tied to DIG encoders */ |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1542 | if (ASIC_IS_DCE8(rdev)) |
| 1543 | num_afmt = 7; |
| 1544 | else if (ASIC_IS_DCE6(rdev)) |
| 1545 | num_afmt = 6; |
| 1546 | else if (ASIC_IS_DCE5(rdev)) |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1547 | num_afmt = 6; |
| 1548 | else if (ASIC_IS_DCE41(rdev)) |
| 1549 | num_afmt = 2; |
| 1550 | else /* DCE4 */ |
| 1551 | num_afmt = 6; |
| 1552 | |
| 1553 | BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets)); |
| 1554 | for (i = 0; i < num_afmt; i++) { |
| 1555 | rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1556 | if (rdev->mode_info.afmt[i]) { |
| 1557 | rdev->mode_info.afmt[i]->offset = eg_offsets[i]; |
| 1558 | rdev->mode_info.afmt[i]->id = i; |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1559 | } |
| 1560 | } |
| 1561 | } else if (ASIC_IS_DCE3(rdev)) { |
| 1562 | /* DCE3.x has 2 audio blocks tied to DIG encoders */ |
| 1563 | rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1564 | if (rdev->mode_info.afmt[0]) { |
| 1565 | rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0; |
| 1566 | rdev->mode_info.afmt[0]->id = 0; |
| 1567 | } |
| 1568 | rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1569 | if (rdev->mode_info.afmt[1]) { |
| 1570 | rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1; |
| 1571 | rdev->mode_info.afmt[1]->id = 1; |
| 1572 | } |
| 1573 | } else if (ASIC_IS_DCE2(rdev)) { |
| 1574 | /* DCE2 has at least 1 routable audio block */ |
| 1575 | rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1576 | if (rdev->mode_info.afmt[0]) { |
| 1577 | rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0; |
| 1578 | rdev->mode_info.afmt[0]->id = 0; |
| 1579 | } |
| 1580 | /* r6xx has 2 routable audio blocks */ |
| 1581 | if (rdev->family >= CHIP_R600) { |
| 1582 | rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1583 | if (rdev->mode_info.afmt[1]) { |
| 1584 | rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1; |
| 1585 | rdev->mode_info.afmt[1]->id = 1; |
| 1586 | } |
| 1587 | } |
| 1588 | } |
| 1589 | } |
| 1590 | |
| 1591 | static void radeon_afmt_fini(struct radeon_device *rdev) |
| 1592 | { |
| 1593 | int i; |
| 1594 | |
| 1595 | for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) { |
| 1596 | kfree(rdev->mode_info.afmt[i]); |
| 1597 | rdev->mode_info.afmt[i] = NULL; |
| 1598 | } |
| 1599 | } |
| 1600 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1601 | int radeon_modeset_init(struct radeon_device *rdev) |
| 1602 | { |
Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1603 | int i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1604 | int ret; |
| 1605 | |
| 1606 | drm_mode_config_init(rdev->ddev); |
| 1607 | rdev->mode_info.mode_config_initialized = true; |
| 1608 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 1609 | rdev->ddev->mode_config.funcs = &radeon_mode_funcs; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1610 | |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 1611 | if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600) |
| 1612 | rdev->ddev->mode_config.async_page_flip = true; |
| 1613 | |
Alex Deucher | 881dd74 | 2011-01-06 21:19:14 -0500 | [diff] [blame] | 1614 | if (ASIC_IS_DCE5(rdev)) { |
| 1615 | rdev->ddev->mode_config.max_width = 16384; |
| 1616 | rdev->ddev->mode_config.max_height = 16384; |
| 1617 | } else if (ASIC_IS_AVIVO(rdev)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1618 | rdev->ddev->mode_config.max_width = 8192; |
| 1619 | rdev->ddev->mode_config.max_height = 8192; |
| 1620 | } else { |
| 1621 | rdev->ddev->mode_config.max_width = 4096; |
| 1622 | rdev->ddev->mode_config.max_height = 4096; |
| 1623 | } |
| 1624 | |
Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 1625 | rdev->ddev->mode_config.preferred_depth = 24; |
| 1626 | rdev->ddev->mode_config.prefer_shadow = 1; |
| 1627 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1628 | rdev->ddev->mode_config.fb_base = rdev->mc.aper_base; |
| 1629 | |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1630 | ret = radeon_modeset_create_props(rdev); |
| 1631 | if (ret) { |
| 1632 | return ret; |
| 1633 | } |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 1634 | |
Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 1635 | /* init i2c buses */ |
| 1636 | radeon_i2c_init(rdev); |
| 1637 | |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 1638 | /* check combios for a valid hardcoded EDID - Sun servers */ |
| 1639 | if (!rdev->is_atom_bios) { |
| 1640 | /* check for hardcoded EDID in BIOS */ |
| 1641 | radeon_combios_check_hardcoded_edid(rdev); |
| 1642 | } |
| 1643 | |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 1644 | /* allocate crtcs */ |
Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1645 | for (i = 0; i < rdev->num_crtc; i++) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1646 | radeon_crtc_init(rdev->ddev, i); |
| 1647 | } |
| 1648 | |
| 1649 | /* okay we should have all the bios connectors */ |
| 1650 | ret = radeon_setup_enc_conn(rdev->ddev); |
| 1651 | if (!ret) { |
| 1652 | return ret; |
| 1653 | } |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1654 | |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1655 | /* init dig PHYs, disp eng pll */ |
| 1656 | if (rdev->is_atom_bios) { |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1657 | radeon_atom_encoder_init(rdev); |
Alex Deucher | f3f1f03 | 2012-03-20 17:18:04 -0400 | [diff] [blame] | 1658 | radeon_atom_disp_eng_pll_init(rdev); |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1659 | } |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1660 | |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1661 | /* initialize hpd */ |
| 1662 | radeon_hpd_init(rdev); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1663 | |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1664 | /* setup afmt */ |
| 1665 | radeon_afmt_init(rdev); |
| 1666 | |
Alex Deucher | e5f243b | 2016-03-10 15:55:26 -0500 | [diff] [blame] | 1667 | radeon_fbdev_init(rdev); |
| 1668 | drm_kms_helper_poll_init(rdev->ddev); |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 1669 | |
Alex Deucher | 51a4726 | 2015-09-30 16:45:52 -0400 | [diff] [blame] | 1670 | /* do pm late init */ |
| 1671 | ret = radeon_pm_late_init(rdev); |
Alex Deucher | 6c7bcce | 2013-12-18 14:07:14 -0500 | [diff] [blame] | 1672 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1673 | return 0; |
| 1674 | } |
| 1675 | |
| 1676 | void radeon_modeset_fini(struct radeon_device *rdev) |
| 1677 | { |
Alex Deucher | 9305ee6 | 2016-10-11 10:57:39 -0400 | [diff] [blame] | 1678 | if (rdev->mode_info.mode_config_initialized) { |
| 1679 | drm_kms_helper_poll_fini(rdev->ddev); |
| 1680 | radeon_hpd_fini(rdev); |
| 1681 | drm_crtc_force_disable_all(rdev->ddev); |
| 1682 | radeon_fbdev_fini(rdev); |
| 1683 | radeon_afmt_fini(rdev); |
| 1684 | drm_mode_config_cleanup(rdev->ddev); |
| 1685 | rdev->mode_info.mode_config_initialized = false; |
| 1686 | } |
| 1687 | |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 1688 | kfree(rdev->mode_info.bios_hardcoded_edid); |
| 1689 | |
Lukas Wunner | 477d9f0 | 2016-01-21 15:10:21 -0800 | [diff] [blame] | 1690 | /* free i2c buses */ |
| 1691 | radeon_i2c_fini(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1692 | } |
| 1693 | |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1694 | static bool is_hdtv_mode(const struct drm_display_mode *mode) |
Alex Deucher | 039ed2d | 2010-08-20 11:57:19 -0400 | [diff] [blame] | 1695 | { |
| 1696 | /* try and guess if this is a tv or a monitor */ |
| 1697 | if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */ |
| 1698 | (mode->vdisplay == 576) || /* 576p */ |
| 1699 | (mode->vdisplay == 720) || /* 720p */ |
| 1700 | (mode->vdisplay == 1080)) /* 1080p */ |
| 1701 | return true; |
| 1702 | else |
| 1703 | return false; |
| 1704 | } |
| 1705 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1706 | bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1707 | const struct drm_display_mode *mode, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1708 | struct drm_display_mode *adjusted_mode) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1709 | { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1710 | struct drm_device *dev = crtc->dev; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1711 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1712 | struct drm_encoder *encoder; |
| 1713 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 1714 | struct radeon_encoder *radeon_encoder; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1715 | struct drm_connector *connector; |
| 1716 | struct radeon_connector *radeon_connector; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1717 | bool first = true; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1718 | u32 src_v = 1, dst_v = 1; |
| 1719 | u32 src_h = 1, dst_h = 1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1720 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1721 | radeon_crtc->h_border = 0; |
| 1722 | radeon_crtc->v_border = 0; |
| 1723 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1724 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1725 | if (encoder->crtc != crtc) |
| 1726 | continue; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1727 | radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1728 | connector = radeon_get_connector_for_encoder(encoder); |
| 1729 | radeon_connector = to_radeon_connector(connector); |
| 1730 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1731 | if (first) { |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 1732 | /* set scaling */ |
| 1733 | if (radeon_encoder->rmx_type == RMX_OFF) |
| 1734 | radeon_crtc->rmx_type = RMX_OFF; |
| 1735 | else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay || |
| 1736 | mode->vdisplay < radeon_encoder->native_mode.vdisplay) |
| 1737 | radeon_crtc->rmx_type = radeon_encoder->rmx_type; |
| 1738 | else |
| 1739 | radeon_crtc->rmx_type = RMX_OFF; |
| 1740 | /* copy native mode */ |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1741 | memcpy(&radeon_crtc->native_mode, |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 1742 | &radeon_encoder->native_mode, |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 1743 | sizeof(struct drm_display_mode)); |
Alex Deucher | ff32a59 | 2010-09-07 13:26:39 -0400 | [diff] [blame] | 1744 | src_v = crtc->mode.vdisplay; |
| 1745 | dst_v = radeon_crtc->native_mode.vdisplay; |
| 1746 | src_h = crtc->mode.hdisplay; |
| 1747 | dst_h = radeon_crtc->native_mode.hdisplay; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1748 | |
| 1749 | /* fix up for overscan on hdmi */ |
| 1750 | if (ASIC_IS_AVIVO(rdev) && |
Alex Deucher | e6db0da | 2010-09-10 03:19:05 -0400 | [diff] [blame] | 1751 | (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) && |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1752 | ((radeon_encoder->underscan_type == UNDERSCAN_ON) || |
| 1753 | ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) && |
Alex Deucher | 377bd8a | 2014-07-15 11:00:47 -0400 | [diff] [blame] | 1754 | drm_detect_hdmi_monitor(radeon_connector_edid(connector)) && |
Alex Deucher | 039ed2d | 2010-08-20 11:57:19 -0400 | [diff] [blame] | 1755 | is_hdtv_mode(mode)))) { |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1756 | if (radeon_encoder->underscan_hborder != 0) |
| 1757 | radeon_crtc->h_border = radeon_encoder->underscan_hborder; |
| 1758 | else |
| 1759 | radeon_crtc->h_border = (mode->hdisplay >> 5) + 16; |
| 1760 | if (radeon_encoder->underscan_vborder != 0) |
| 1761 | radeon_crtc->v_border = radeon_encoder->underscan_vborder; |
| 1762 | else |
| 1763 | radeon_crtc->v_border = (mode->vdisplay >> 5) + 16; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1764 | radeon_crtc->rmx_type = RMX_FULL; |
| 1765 | src_v = crtc->mode.vdisplay; |
| 1766 | dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2); |
| 1767 | src_h = crtc->mode.hdisplay; |
| 1768 | dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2); |
| 1769 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1770 | first = false; |
| 1771 | } else { |
| 1772 | if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) { |
| 1773 | /* WARNING: Right now this can't happen but |
| 1774 | * in the future we need to check that scaling |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1775 | * are consistent across different encoder |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1776 | * (ie all encoder can work with the same |
| 1777 | * scaling). |
| 1778 | */ |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1779 | DRM_ERROR("Scaling not consistent across encoder.\n"); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1780 | return false; |
| 1781 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1782 | } |
| 1783 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1784 | if (radeon_crtc->rmx_type != RMX_OFF) { |
| 1785 | fixed20_12 a, b; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1786 | a.full = dfixed_const(src_v); |
| 1787 | b.full = dfixed_const(dst_v); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1788 | radeon_crtc->vsc.full = dfixed_div(a, b); |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1789 | a.full = dfixed_const(src_h); |
| 1790 | b.full = dfixed_const(dst_h); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1791 | radeon_crtc->hsc.full = dfixed_div(a, b); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1792 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1793 | radeon_crtc->vsc.full = dfixed_const(1); |
| 1794 | radeon_crtc->hsc.full = dfixed_const(1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1795 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1796 | return true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1797 | } |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1798 | |
| 1799 | /* |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1800 | * Retrieve current video scanout position of crtc on a given gpu, and |
| 1801 | * an optional accurate timestamp of when query happened. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1802 | * |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1803 | * \param dev Device to query. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1804 | * \param crtc Crtc to query. |
Ville Syrjälä | abca9e4 | 2013-10-28 20:50:48 +0200 | [diff] [blame] | 1805 | * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0). |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1806 | * For driver internal use only also supports these flags: |
| 1807 | * |
| 1808 | * USE_REAL_VBLANKSTART to use the real start of vblank instead |
| 1809 | * of a fudged earlier start of vblank. |
| 1810 | * |
| 1811 | * GET_DISTANCE_TO_VBLANKSTART to return distance to the |
| 1812 | * fudged earlier start of vblank in *vpos and the distance |
| 1813 | * to true start of vblank in *hpos. |
| 1814 | * |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1815 | * \param *vpos Location where vertical scanout position should be stored. |
| 1816 | * \param *hpos Location where horizontal scanout position should go. |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1817 | * \param *stime Target location for timestamp taken immediately before |
| 1818 | * scanout position query. Can be NULL to skip timestamp. |
| 1819 | * \param *etime Target location for timestamp taken immediately after |
| 1820 | * scanout position query. Can be NULL to skip timestamp. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1821 | * |
| 1822 | * Returns vpos as a positive number while in active scanout area. |
| 1823 | * Returns vpos as a negative number inside vblank, counting the number |
| 1824 | * of scanlines to go until end of vblank, e.g., -1 means "one scanline |
| 1825 | * until start of active scanout / end of vblank." |
| 1826 | * |
| 1827 | * \return Flags, or'ed together as follows: |
| 1828 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1829 | * DRM_SCANOUTPOS_VALID = Query successful. |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1830 | * DRM_SCANOUTPOS_INVBL = Inside vblank. |
| 1831 | * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1832 | * this flag means that returned position may be offset by a constant but |
| 1833 | * unknown small number of scanlines wrt. real scanout position. |
| 1834 | * |
| 1835 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1836 | int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, |
| 1837 | unsigned int flags, int *vpos, int *hpos, |
| 1838 | ktime_t *stime, ktime_t *etime, |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 1839 | const struct drm_display_mode *mode) |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1840 | { |
| 1841 | u32 stat_crtc = 0, vbl = 0, position = 0; |
| 1842 | int vbl_start, vbl_end, vtotal, ret = 0; |
| 1843 | bool in_vbl = true; |
| 1844 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1845 | struct radeon_device *rdev = dev->dev_private; |
| 1846 | |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1847 | /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ |
| 1848 | |
| 1849 | /* Get optional system timestamp before query. */ |
| 1850 | if (stime) |
| 1851 | *stime = ktime_get(); |
| 1852 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1853 | if (ASIC_IS_DCE4(rdev)) { |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1854 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1855 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1856 | EVERGREEN_CRTC0_REGISTER_OFFSET); |
| 1857 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1858 | EVERGREEN_CRTC0_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1859 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1860 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1861 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1862 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1863 | EVERGREEN_CRTC1_REGISTER_OFFSET); |
| 1864 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1865 | EVERGREEN_CRTC1_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1866 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1867 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1868 | if (pipe == 2) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1869 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1870 | EVERGREEN_CRTC2_REGISTER_OFFSET); |
| 1871 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1872 | EVERGREEN_CRTC2_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1873 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1874 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1875 | if (pipe == 3) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1876 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1877 | EVERGREEN_CRTC3_REGISTER_OFFSET); |
| 1878 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1879 | EVERGREEN_CRTC3_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1880 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1881 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1882 | if (pipe == 4) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1883 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1884 | EVERGREEN_CRTC4_REGISTER_OFFSET); |
| 1885 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1886 | EVERGREEN_CRTC4_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1887 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1888 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1889 | if (pipe == 5) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1890 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1891 | EVERGREEN_CRTC5_REGISTER_OFFSET); |
| 1892 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1893 | EVERGREEN_CRTC5_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1894 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1895 | } |
| 1896 | } else if (ASIC_IS_AVIVO(rdev)) { |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1897 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1898 | vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END); |
| 1899 | position = RREG32(AVIVO_D1CRTC_STATUS_POSITION); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1900 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1901 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1902 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1903 | vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END); |
| 1904 | position = RREG32(AVIVO_D2CRTC_STATUS_POSITION); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1905 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1906 | } |
| 1907 | } else { |
| 1908 | /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1909 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1910 | /* Assume vbl_end == 0, get vbl_start from |
| 1911 | * upper 16 bits. |
| 1912 | */ |
| 1913 | vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) & |
| 1914 | RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT; |
| 1915 | /* Only retrieve vpos from upper 16 bits, set hpos == 0. */ |
| 1916 | position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 1917 | stat_crtc = RREG32(RADEON_CRTC_STATUS); |
| 1918 | if (!(stat_crtc & 1)) |
| 1919 | in_vbl = false; |
| 1920 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1921 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1922 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1923 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1924 | vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) & |
| 1925 | RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT; |
| 1926 | position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 1927 | stat_crtc = RREG32(RADEON_CRTC2_STATUS); |
| 1928 | if (!(stat_crtc & 1)) |
| 1929 | in_vbl = false; |
| 1930 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1931 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1932 | } |
| 1933 | } |
| 1934 | |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1935 | /* Get optional system timestamp after query. */ |
| 1936 | if (etime) |
| 1937 | *etime = ktime_get(); |
| 1938 | |
| 1939 | /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ |
| 1940 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1941 | /* Decode into vertical and horizontal scanout position. */ |
| 1942 | *vpos = position & 0x1fff; |
| 1943 | *hpos = (position >> 16) & 0x1fff; |
| 1944 | |
| 1945 | /* Valid vblank area boundaries from gpu retrieved? */ |
| 1946 | if (vbl > 0) { |
| 1947 | /* Yes: Decode. */ |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1948 | ret |= DRM_SCANOUTPOS_ACCURATE; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1949 | vbl_start = vbl & 0x1fff; |
| 1950 | vbl_end = (vbl >> 16) & 0x1fff; |
| 1951 | } |
| 1952 | else { |
| 1953 | /* No: Fake something reasonable which gives at least ok results. */ |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 1954 | vbl_start = mode->crtc_vdisplay; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1955 | vbl_end = 0; |
| 1956 | } |
| 1957 | |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1958 | /* Called from driver internal vblank counter query code? */ |
| 1959 | if (flags & GET_DISTANCE_TO_VBLANKSTART) { |
| 1960 | /* Caller wants distance from real vbl_start in *hpos */ |
| 1961 | *hpos = *vpos - vbl_start; |
| 1962 | } |
| 1963 | |
| 1964 | /* Fudge vblank to start a few scanlines earlier to handle the |
| 1965 | * problem that vblank irqs fire a few scanlines before start |
| 1966 | * of vblank. Some driver internal callers need the true vblank |
| 1967 | * start to be used and signal this via the USE_REAL_VBLANKSTART flag. |
| 1968 | * |
| 1969 | * The cause of the "early" vblank irq is that the irq is triggered |
| 1970 | * by the line buffer logic when the line buffer read position enters |
| 1971 | * the vblank, whereas our crtc scanout position naturally lags the |
| 1972 | * line buffer read position. |
| 1973 | */ |
| 1974 | if (!(flags & USE_REAL_VBLANKSTART)) |
| 1975 | vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines; |
| 1976 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1977 | /* Test scanout position against vblank region. */ |
| 1978 | if ((*vpos < vbl_start) && (*vpos >= vbl_end)) |
| 1979 | in_vbl = false; |
| 1980 | |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1981 | /* In vblank? */ |
| 1982 | if (in_vbl) |
| 1983 | ret |= DRM_SCANOUTPOS_IN_VBLANK; |
| 1984 | |
| 1985 | /* Called from driver internal vblank counter query code? */ |
| 1986 | if (flags & GET_DISTANCE_TO_VBLANKSTART) { |
| 1987 | /* Caller wants distance from fudged earlier vbl_start */ |
| 1988 | *vpos -= vbl_start; |
| 1989 | return ret; |
| 1990 | } |
| 1991 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1992 | /* Check if inside vblank area and apply corrective offsets: |
| 1993 | * vpos will then be >=0 in video scanout area, but negative |
| 1994 | * within vblank area, counting down the number of lines until |
| 1995 | * start of scanout. |
| 1996 | */ |
| 1997 | |
| 1998 | /* Inside "upper part" of vblank area? Apply corrective offset if so: */ |
| 1999 | if (in_vbl && (*vpos >= vbl_start)) { |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 2000 | vtotal = mode->crtc_vtotal; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 2001 | *vpos = *vpos - vtotal; |
| 2002 | } |
| 2003 | |
| 2004 | /* Correct for shifted end of vbl at vbl_end. */ |
| 2005 | *vpos = *vpos - vbl_end; |
| 2006 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 2007 | return ret; |
| 2008 | } |