Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Alchemy Au1x00 ethernet driver |
| 4 | * |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 5 | * Copyright 2001-2003, 2006 MontaVista Software Inc. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * Copyright 2002 TimeSys Corp. |
| 7 | * Added ethtool/mii-tool support, |
| 8 | * Copyright 2004 Matt Porter <mporter@kernel.crashing.org> |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 9 | * Update: 2004 Bjoern Riemer, riemer@fokus.fraunhofer.de |
| 10 | * or riemer@riemer-nt.de: fixed the link beat detection with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * ioctls (SIOCGMIIPHY) |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 12 | * Copyright 2006 Herbert Valerio Riedel <hvr@gnu.org> |
| 13 | * converted to use linux-2.6.x's PHY framework |
| 14 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | * Author: MontaVista Software, Inc. |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 16 | * ppopov@mvista.com or source@mvista.com |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | * |
| 18 | * ######################################################################## |
| 19 | * |
| 20 | * This program is free software; you can distribute it and/or modify it |
| 21 | * under the terms of the GNU General Public License (Version 2) as |
| 22 | * published by the Free Software Foundation. |
| 23 | * |
| 24 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 25 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 26 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 27 | * for more details. |
| 28 | * |
| 29 | * You should have received a copy of the GNU General Public License along |
Jeff Kirsher | 0ab75ae | 2013-12-06 06:28:43 -0800 | [diff] [blame] | 30 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | * |
| 32 | * ######################################################################## |
| 33 | * |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 34 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | */ |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 36 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 37 | |
Manuel Lauss | bc36b42 | 2009-10-17 02:00:07 +0000 | [diff] [blame] | 38 | #include <linux/capability.h> |
Ralf Baechle | d791c2b | 2007-06-24 15:59:54 +0200 | [diff] [blame] | 39 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include <linux/module.h> |
| 41 | #include <linux/kernel.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <linux/string.h> |
| 43 | #include <linux/timer.h> |
| 44 | #include <linux/errno.h> |
| 45 | #include <linux/in.h> |
| 46 | #include <linux/ioport.h> |
| 47 | #include <linux/bitops.h> |
| 48 | #include <linux/slab.h> |
| 49 | #include <linux/interrupt.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | #include <linux/netdevice.h> |
| 51 | #include <linux/etherdevice.h> |
| 52 | #include <linux/ethtool.h> |
| 53 | #include <linux/mii.h> |
| 54 | #include <linux/skbuff.h> |
| 55 | #include <linux/delay.h> |
Herbert Valerio Riedel | 8cd35da | 2006-05-01 15:37:09 +0200 | [diff] [blame] | 56 | #include <linux/crc32.h> |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 57 | #include <linux/phy.h> |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 58 | #include <linux/platform_device.h> |
Florian Fainelli | 49a42c0 | 2010-09-08 11:11:49 +0000 | [diff] [blame] | 59 | #include <linux/cpu.h> |
| 60 | #include <linux/io.h> |
Yoichi Yuasa | 25b31cb | 2007-10-15 19:11:24 +0900 | [diff] [blame] | 61 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | #include <asm/mipsregs.h> |
| 63 | #include <asm/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | #include <asm/processor.h> |
| 65 | |
Yoichi Yuasa | 25b31cb | 2007-10-15 19:11:24 +0900 | [diff] [blame] | 66 | #include <au1000.h> |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 67 | #include <au1xxx_eth.h> |
Yoichi Yuasa | 25b31cb | 2007-10-15 19:11:24 +0900 | [diff] [blame] | 68 | #include <prom.h> |
| 69 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | #include "au1000_eth.h" |
| 71 | |
| 72 | #ifdef AU1000_ETH_DEBUG |
| 73 | static int au1000_debug = 5; |
| 74 | #else |
| 75 | static int au1000_debug = 3; |
| 76 | #endif |
| 77 | |
Florian Fainelli | 7cd2e6e | 2010-04-06 22:09:09 +0000 | [diff] [blame] | 78 | #define AU1000_DEF_MSG_ENABLE (NETIF_MSG_DRV | \ |
| 79 | NETIF_MSG_PROBE | \ |
| 80 | NETIF_MSG_LINK) |
| 81 | |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 82 | #define DRV_NAME "au1000_eth" |
Florian Fainelli | 8020eb8 | 2010-04-06 22:09:20 +0000 | [diff] [blame] | 83 | #define DRV_VERSION "1.7" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | #define DRV_AUTHOR "Pete Popov <ppopov@embeddedalley.com>" |
| 85 | #define DRV_DESC "Au1xxx on-chip Ethernet driver" |
| 86 | |
| 87 | MODULE_AUTHOR(DRV_AUTHOR); |
| 88 | MODULE_DESCRIPTION(DRV_DESC); |
| 89 | MODULE_LICENSE("GPL"); |
Florian Fainelli | 13130c7 | 2010-04-06 22:08:57 +0000 | [diff] [blame] | 90 | MODULE_VERSION(DRV_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | |
Manuel Lauss | fb1a760 | 2014-07-23 16:36:22 +0200 | [diff] [blame] | 92 | /* AU1000 MAC registers and bits */ |
| 93 | #define MAC_CONTROL 0x0 |
| 94 | # define MAC_RX_ENABLE (1 << 2) |
| 95 | # define MAC_TX_ENABLE (1 << 3) |
| 96 | # define MAC_DEF_CHECK (1 << 5) |
| 97 | # define MAC_SET_BL(X) (((X) & 0x3) << 6) |
| 98 | # define MAC_AUTO_PAD (1 << 8) |
| 99 | # define MAC_DISABLE_RETRY (1 << 10) |
| 100 | # define MAC_DISABLE_BCAST (1 << 11) |
| 101 | # define MAC_LATE_COL (1 << 12) |
| 102 | # define MAC_HASH_MODE (1 << 13) |
| 103 | # define MAC_HASH_ONLY (1 << 15) |
| 104 | # define MAC_PASS_ALL (1 << 16) |
| 105 | # define MAC_INVERSE_FILTER (1 << 17) |
| 106 | # define MAC_PROMISCUOUS (1 << 18) |
| 107 | # define MAC_PASS_ALL_MULTI (1 << 19) |
| 108 | # define MAC_FULL_DUPLEX (1 << 20) |
| 109 | # define MAC_NORMAL_MODE 0 |
| 110 | # define MAC_INT_LOOPBACK (1 << 21) |
| 111 | # define MAC_EXT_LOOPBACK (1 << 22) |
| 112 | # define MAC_DISABLE_RX_OWN (1 << 23) |
| 113 | # define MAC_BIG_ENDIAN (1 << 30) |
| 114 | # define MAC_RX_ALL (1 << 31) |
| 115 | #define MAC_ADDRESS_HIGH 0x4 |
| 116 | #define MAC_ADDRESS_LOW 0x8 |
| 117 | #define MAC_MCAST_HIGH 0xC |
| 118 | #define MAC_MCAST_LOW 0x10 |
| 119 | #define MAC_MII_CNTRL 0x14 |
| 120 | # define MAC_MII_BUSY (1 << 0) |
| 121 | # define MAC_MII_READ 0 |
| 122 | # define MAC_MII_WRITE (1 << 1) |
| 123 | # define MAC_SET_MII_SELECT_REG(X) (((X) & 0x1f) << 6) |
| 124 | # define MAC_SET_MII_SELECT_PHY(X) (((X) & 0x1f) << 11) |
| 125 | #define MAC_MII_DATA 0x18 |
| 126 | #define MAC_FLOW_CNTRL 0x1C |
| 127 | # define MAC_FLOW_CNTRL_BUSY (1 << 0) |
| 128 | # define MAC_FLOW_CNTRL_ENABLE (1 << 1) |
| 129 | # define MAC_PASS_CONTROL (1 << 2) |
| 130 | # define MAC_SET_PAUSE(X) (((X) & 0xffff) << 16) |
| 131 | #define MAC_VLAN1_TAG 0x20 |
| 132 | #define MAC_VLAN2_TAG 0x24 |
| 133 | |
| 134 | /* Ethernet Controller Enable */ |
| 135 | # define MAC_EN_CLOCK_ENABLE (1 << 0) |
| 136 | # define MAC_EN_RESET0 (1 << 1) |
| 137 | # define MAC_EN_TOSS (0 << 2) |
| 138 | # define MAC_EN_CACHEABLE (1 << 3) |
| 139 | # define MAC_EN_RESET1 (1 << 4) |
| 140 | # define MAC_EN_RESET2 (1 << 5) |
| 141 | # define MAC_DMA_RESET (1 << 6) |
| 142 | |
| 143 | /* Ethernet Controller DMA Channels */ |
| 144 | /* offsets from MAC_TX_RING_ADDR address */ |
| 145 | #define MAC_TX_BUFF0_STATUS 0x0 |
| 146 | # define TX_FRAME_ABORTED (1 << 0) |
| 147 | # define TX_JAB_TIMEOUT (1 << 1) |
| 148 | # define TX_NO_CARRIER (1 << 2) |
| 149 | # define TX_LOSS_CARRIER (1 << 3) |
| 150 | # define TX_EXC_DEF (1 << 4) |
| 151 | # define TX_LATE_COLL_ABORT (1 << 5) |
| 152 | # define TX_EXC_COLL (1 << 6) |
| 153 | # define TX_UNDERRUN (1 << 7) |
| 154 | # define TX_DEFERRED (1 << 8) |
| 155 | # define TX_LATE_COLL (1 << 9) |
| 156 | # define TX_COLL_CNT_MASK (0xF << 10) |
| 157 | # define TX_PKT_RETRY (1 << 31) |
| 158 | #define MAC_TX_BUFF0_ADDR 0x4 |
| 159 | # define TX_DMA_ENABLE (1 << 0) |
| 160 | # define TX_T_DONE (1 << 1) |
| 161 | # define TX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3) |
| 162 | #define MAC_TX_BUFF0_LEN 0x8 |
| 163 | #define MAC_TX_BUFF1_STATUS 0x10 |
| 164 | #define MAC_TX_BUFF1_ADDR 0x14 |
| 165 | #define MAC_TX_BUFF1_LEN 0x18 |
| 166 | #define MAC_TX_BUFF2_STATUS 0x20 |
| 167 | #define MAC_TX_BUFF2_ADDR 0x24 |
| 168 | #define MAC_TX_BUFF2_LEN 0x28 |
| 169 | #define MAC_TX_BUFF3_STATUS 0x30 |
| 170 | #define MAC_TX_BUFF3_ADDR 0x34 |
| 171 | #define MAC_TX_BUFF3_LEN 0x38 |
| 172 | |
| 173 | /* offsets from MAC_RX_RING_ADDR */ |
| 174 | #define MAC_RX_BUFF0_STATUS 0x0 |
| 175 | # define RX_FRAME_LEN_MASK 0x3fff |
| 176 | # define RX_WDOG_TIMER (1 << 14) |
| 177 | # define RX_RUNT (1 << 15) |
| 178 | # define RX_OVERLEN (1 << 16) |
| 179 | # define RX_COLL (1 << 17) |
| 180 | # define RX_ETHER (1 << 18) |
| 181 | # define RX_MII_ERROR (1 << 19) |
| 182 | # define RX_DRIBBLING (1 << 20) |
| 183 | # define RX_CRC_ERROR (1 << 21) |
| 184 | # define RX_VLAN1 (1 << 22) |
| 185 | # define RX_VLAN2 (1 << 23) |
| 186 | # define RX_LEN_ERROR (1 << 24) |
| 187 | # define RX_CNTRL_FRAME (1 << 25) |
| 188 | # define RX_U_CNTRL_FRAME (1 << 26) |
| 189 | # define RX_MCAST_FRAME (1 << 27) |
| 190 | # define RX_BCAST_FRAME (1 << 28) |
| 191 | # define RX_FILTER_FAIL (1 << 29) |
| 192 | # define RX_PACKET_FILTER (1 << 30) |
| 193 | # define RX_MISSED_FRAME (1 << 31) |
| 194 | |
| 195 | # define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \ |
| 196 | RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \ |
| 197 | RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME) |
| 198 | #define MAC_RX_BUFF0_ADDR 0x4 |
| 199 | # define RX_DMA_ENABLE (1 << 0) |
| 200 | # define RX_T_DONE (1 << 1) |
| 201 | # define RX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3) |
| 202 | # define RX_SET_BUFF_ADDR(X) ((X) & 0xffffffc0) |
| 203 | #define MAC_RX_BUFF1_STATUS 0x10 |
| 204 | #define MAC_RX_BUFF1_ADDR 0x14 |
| 205 | #define MAC_RX_BUFF2_STATUS 0x20 |
| 206 | #define MAC_RX_BUFF2_ADDR 0x24 |
| 207 | #define MAC_RX_BUFF3_STATUS 0x30 |
| 208 | #define MAC_RX_BUFF3_ADDR 0x34 |
| 209 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | /* |
| 211 | * Theory of operation |
| 212 | * |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 213 | * The Au1000 MACs use a simple rx and tx descriptor ring scheme. |
| 214 | * There are four receive and four transmit descriptors. These |
| 215 | * descriptors are not in memory; rather, they are just a set of |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | * hardware registers. |
| 217 | * |
| 218 | * Since the Au1000 has a coherent data cache, the receive and |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 219 | * transmit buffers are allocated from the KSEG0 segment. The |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | * hardware registers, however, are still mapped at KSEG1 to |
| 221 | * make sure there's no out-of-order writes, and that all writes |
| 222 | * complete immediately. |
| 223 | */ |
| 224 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 225 | /* |
| 226 | * board-specific configurations |
| 227 | * |
| 228 | * PHY detection algorithm |
| 229 | * |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 230 | * If phy_static_config is undefined, the PHY setup is |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 231 | * autodetected: |
| 232 | * |
| 233 | * mii_probe() first searches the current MAC's MII bus for a PHY, |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 234 | * selecting the first (or last, if phy_search_highest_addr is |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 235 | * defined) PHY address not already claimed by another netdev. |
| 236 | * |
| 237 | * If nothing was found that way when searching for the 2nd ethernet |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 238 | * controller's PHY and phy1_search_mac0 is defined, then |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 239 | * the first MII bus is searched as well for an unclaimed PHY; this is |
| 240 | * needed in case of a dual-PHY accessible only through the MAC0's MII |
| 241 | * bus. |
| 242 | * |
| 243 | * Finally, if no PHY is found, then the corresponding ethernet |
| 244 | * controller is not registered to the network subsystem. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | */ |
| 246 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 247 | /* autodetection defaults: phy1_search_mac0 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 249 | /* static PHY setup |
| 250 | * |
| 251 | * most boards PHY setup should be detectable properly with the |
| 252 | * autodetection algorithm in mii_probe(), but in some cases (e.g. if |
| 253 | * you have a switch attached, or want to use the PHY's interrupt |
| 254 | * notification capabilities) you can provide a static PHY |
| 255 | * configuration here |
| 256 | * |
| 257 | * IRQs may only be set, if a PHY address was configured |
| 258 | * If a PHY address is given, also a bus id is required to be set |
| 259 | * |
| 260 | * ps: make sure the used irqs are configured properly in the board |
| 261 | * specific irq-map |
| 262 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 264 | static void au1000_enable_mac(struct net_device *dev, int force_reset) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 265 | { |
| 266 | unsigned long flags; |
| 267 | struct au1000_private *aup = netdev_priv(dev); |
| 268 | |
| 269 | spin_lock_irqsave(&aup->lock, flags); |
| 270 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 271 | if (force_reset || (!aup->mac_enabled)) { |
Wolfgang Grandegger | 462ca99 | 2010-11-23 06:40:25 +0000 | [diff] [blame] | 272 | writel(MAC_EN_CLOCK_ENABLE, aup->enable); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 273 | wmb(); /* drain writebuffer */ |
| 274 | mdelay(2); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 275 | writel((MAC_EN_RESET0 | MAC_EN_RESET1 | MAC_EN_RESET2 |
Wolfgang Grandegger | 462ca99 | 2010-11-23 06:40:25 +0000 | [diff] [blame] | 276 | | MAC_EN_CLOCK_ENABLE), aup->enable); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 277 | wmb(); /* drain writebuffer */ |
| 278 | mdelay(2); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 279 | |
| 280 | aup->mac_enabled = 1; |
| 281 | } |
| 282 | |
| 283 | spin_unlock_irqrestore(&aup->lock, flags); |
| 284 | } |
| 285 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 286 | /* |
| 287 | * MII operations |
| 288 | */ |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 289 | static int au1000_mdio_read(struct net_device *dev, int phy_addr, int reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 291 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 292 | u32 *const mii_control_reg = &aup->mac->mii_control; |
| 293 | u32 *const mii_data_reg = &aup->mac->mii_data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | u32 timedout = 20; |
| 295 | u32 mii_control; |
| 296 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 297 | while (readl(mii_control_reg) & MAC_MII_BUSY) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | mdelay(1); |
| 299 | if (--timedout == 0) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 300 | netdev_err(dev, "read_MII busy timeout!!\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | return -1; |
| 302 | } |
| 303 | } |
| 304 | |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 305 | mii_control = MAC_SET_MII_SELECT_REG(reg) | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 306 | MAC_SET_MII_SELECT_PHY(phy_addr) | MAC_MII_READ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 308 | writel(mii_control, mii_control_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | |
| 310 | timedout = 20; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 311 | while (readl(mii_control_reg) & MAC_MII_BUSY) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | mdelay(1); |
| 313 | if (--timedout == 0) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 314 | netdev_err(dev, "mdio_read busy timeout!!\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | return -1; |
| 316 | } |
| 317 | } |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 318 | return readl(mii_data_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | } |
| 320 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 321 | static void au1000_mdio_write(struct net_device *dev, int phy_addr, |
| 322 | int reg, u16 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 324 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 325 | u32 *const mii_control_reg = &aup->mac->mii_control; |
| 326 | u32 *const mii_data_reg = &aup->mac->mii_data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | u32 timedout = 20; |
| 328 | u32 mii_control; |
| 329 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 330 | while (readl(mii_control_reg) & MAC_MII_BUSY) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | mdelay(1); |
| 332 | if (--timedout == 0) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 333 | netdev_err(dev, "mdio_write busy timeout!!\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | return; |
| 335 | } |
| 336 | } |
| 337 | |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 338 | mii_control = MAC_SET_MII_SELECT_REG(reg) | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 339 | MAC_SET_MII_SELECT_PHY(phy_addr) | MAC_MII_WRITE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 341 | writel(value, mii_data_reg); |
| 342 | writel(mii_control, mii_control_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | } |
| 344 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 345 | static int au1000_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | { |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 347 | /* WARNING: bus->phy_map[phy_addr].attached_dev == dev does |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 348 | * _NOT_ hold (e.g. when PHY is accessed through other MAC's MII bus) |
| 349 | */ |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 350 | struct net_device *const dev = bus->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 352 | /* make sure the MAC associated with this |
| 353 | * mii_bus is enabled |
| 354 | */ |
| 355 | au1000_enable_mac(dev, 0); |
| 356 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 357 | return au1000_mdio_read(dev, phy_addr, regnum); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | } |
| 359 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 360 | static int au1000_mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum, |
| 361 | u16 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | { |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 363 | struct net_device *const dev = bus->priv; |
| 364 | |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 365 | /* make sure the MAC associated with this |
| 366 | * mii_bus is enabled |
| 367 | */ |
| 368 | au1000_enable_mac(dev, 0); |
| 369 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 370 | au1000_mdio_write(dev, phy_addr, regnum, value); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 371 | return 0; |
| 372 | } |
| 373 | |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 374 | static int au1000_mdiobus_reset(struct mii_bus *bus) |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 375 | { |
| 376 | struct net_device *const dev = bus->priv; |
| 377 | |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 378 | /* make sure the MAC associated with this |
| 379 | * mii_bus is enabled |
| 380 | */ |
| 381 | au1000_enable_mac(dev, 0); |
| 382 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 383 | return 0; |
| 384 | } |
| 385 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 386 | static void au1000_hard_stop(struct net_device *dev) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 387 | { |
| 388 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 389 | u32 reg; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 390 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 391 | netif_dbg(aup, drv, dev, "hard stop\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 392 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 393 | reg = readl(&aup->mac->control); |
| 394 | reg &= ~(MAC_RX_ENABLE | MAC_TX_ENABLE); |
| 395 | writel(reg, &aup->mac->control); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 396 | wmb(); /* drain writebuffer */ |
| 397 | mdelay(10); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 398 | } |
| 399 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 400 | static void au1000_enable_rx_tx(struct net_device *dev) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 401 | { |
| 402 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 403 | u32 reg; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 404 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 405 | netif_dbg(aup, hw, dev, "enable_rx_tx\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 406 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 407 | reg = readl(&aup->mac->control); |
| 408 | reg |= (MAC_RX_ENABLE | MAC_TX_ENABLE); |
| 409 | writel(reg, &aup->mac->control); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 410 | wmb(); /* drain writebuffer */ |
| 411 | mdelay(10); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 412 | } |
| 413 | |
| 414 | static void |
| 415 | au1000_adjust_link(struct net_device *dev) |
| 416 | { |
| 417 | struct au1000_private *aup = netdev_priv(dev); |
| 418 | struct phy_device *phydev = aup->phy_dev; |
| 419 | unsigned long flags; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 420 | u32 reg; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 421 | |
| 422 | int status_change = 0; |
| 423 | |
| 424 | BUG_ON(!aup->phy_dev); |
| 425 | |
| 426 | spin_lock_irqsave(&aup->lock, flags); |
| 427 | |
| 428 | if (phydev->link && (aup->old_speed != phydev->speed)) { |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 429 | /* speed changed */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 430 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 431 | switch (phydev->speed) { |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 432 | case SPEED_10: |
| 433 | case SPEED_100: |
| 434 | break; |
| 435 | default: |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 436 | netdev_warn(dev, "Speed (%d) is not 10/100 ???\n", |
| 437 | phydev->speed); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 438 | break; |
| 439 | } |
| 440 | |
| 441 | aup->old_speed = phydev->speed; |
| 442 | |
| 443 | status_change = 1; |
| 444 | } |
| 445 | |
| 446 | if (phydev->link && (aup->old_duplex != phydev->duplex)) { |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 447 | /* duplex mode changed */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 448 | |
| 449 | /* switching duplex mode requires to disable rx and tx! */ |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 450 | au1000_hard_stop(dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 451 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 452 | reg = readl(&aup->mac->control); |
| 453 | if (DUPLEX_FULL == phydev->duplex) { |
| 454 | reg |= MAC_FULL_DUPLEX; |
| 455 | reg &= ~MAC_DISABLE_RX_OWN; |
| 456 | } else { |
| 457 | reg &= ~MAC_FULL_DUPLEX; |
| 458 | reg |= MAC_DISABLE_RX_OWN; |
| 459 | } |
| 460 | writel(reg, &aup->mac->control); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 461 | wmb(); /* drain writebuffer */ |
| 462 | mdelay(1); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 463 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 464 | au1000_enable_rx_tx(dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 465 | aup->old_duplex = phydev->duplex; |
| 466 | |
| 467 | status_change = 1; |
| 468 | } |
| 469 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 470 | if (phydev->link != aup->old_link) { |
| 471 | /* link state changed */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 472 | |
| 473 | if (!phydev->link) { |
| 474 | /* link went down */ |
| 475 | aup->old_speed = 0; |
| 476 | aup->old_duplex = -1; |
| 477 | } |
| 478 | |
| 479 | aup->old_link = phydev->link; |
| 480 | status_change = 1; |
| 481 | } |
| 482 | |
| 483 | spin_unlock_irqrestore(&aup->lock, flags); |
| 484 | |
| 485 | if (status_change) { |
| 486 | if (phydev->link) |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 487 | netdev_info(dev, "link up (%d/%s)\n", |
| 488 | phydev->speed, |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 489 | DUPLEX_FULL == phydev->duplex ? "Full" : "Half"); |
| 490 | else |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 491 | netdev_info(dev, "link down\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 492 | } |
| 493 | } |
| 494 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 495 | static int au1000_mii_probe(struct net_device *dev) |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 496 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 497 | struct au1000_private *const aup = netdev_priv(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 498 | struct phy_device *phydev = NULL; |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 499 | int phy_addr; |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 500 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 501 | if (aup->phy_static_config) { |
| 502 | BUG_ON(aup->mac_id < 0 || aup->mac_id > 1); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 503 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 504 | if (aup->phy_addr) |
| 505 | phydev = aup->mii_bus->phy_map[aup->phy_addr]; |
| 506 | else |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 507 | netdev_info(dev, "using PHY-less setup\n"); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 508 | return 0; |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 509 | } |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 510 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 511 | /* find the first (lowest address) PHY |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 512 | * on the current MAC's MII bus |
| 513 | */ |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 514 | for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) |
| 515 | if (aup->mii_bus->phy_map[phy_addr]) { |
| 516 | phydev = aup->mii_bus->phy_map[phy_addr]; |
| 517 | if (!aup->phy_search_highest_addr) |
| 518 | /* break out with first one found */ |
| 519 | break; |
| 520 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 521 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 522 | if (aup->phy1_search_mac0) { |
| 523 | /* try harder to find a PHY */ |
| 524 | if (!phydev && (aup->mac_id == 1)) { |
| 525 | /* no PHY found, maybe we have a dual PHY? */ |
| 526 | dev_info(&dev->dev, ": no PHY found on MAC1, " |
| 527 | "let's see if it's attached to MAC0...\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 529 | /* find the first (lowest address) non-attached |
| 530 | * PHY on the MAC0 MII bus |
| 531 | */ |
| 532 | for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) { |
| 533 | struct phy_device *const tmp_phydev = |
| 534 | aup->mii_bus->phy_map[phy_addr]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 536 | if (aup->mac_id == 1) |
| 537 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 539 | /* no PHY here... */ |
| 540 | if (!tmp_phydev) |
| 541 | continue; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 543 | /* already claimed by MAC0 */ |
| 544 | if (tmp_phydev->attached_dev) |
| 545 | continue; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 546 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 547 | phydev = tmp_phydev; |
| 548 | break; /* found it */ |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 549 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | } |
| 551 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 553 | if (!phydev) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 554 | netdev_err(dev, "no PHY found\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | return -1; |
| 556 | } |
| 557 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 558 | /* now we are supposed to have a proper phydev, to attach to... */ |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 559 | BUG_ON(phydev->attached_dev); |
| 560 | |
Florian Fainelli | f9a8f83 | 2013-01-14 00:52:52 +0000 | [diff] [blame] | 561 | phydev = phy_connect(dev, dev_name(&phydev->dev), |
| 562 | &au1000_adjust_link, PHY_INTERFACE_MODE_MII); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 563 | |
| 564 | if (IS_ERR(phydev)) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 565 | netdev_err(dev, "Could not attach to PHY\n"); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 566 | return PTR_ERR(phydev); |
| 567 | } |
| 568 | |
| 569 | /* mask with MAC supported features */ |
| 570 | phydev->supported &= (SUPPORTED_10baseT_Half |
| 571 | | SUPPORTED_10baseT_Full |
| 572 | | SUPPORTED_100baseT_Half |
| 573 | | SUPPORTED_100baseT_Full |
| 574 | | SUPPORTED_Autoneg |
| 575 | /* | SUPPORTED_Pause | SUPPORTED_Asym_Pause */ |
| 576 | | SUPPORTED_MII |
| 577 | | SUPPORTED_TP); |
| 578 | |
| 579 | phydev->advertising = phydev->supported; |
| 580 | |
| 581 | aup->old_link = 0; |
| 582 | aup->old_speed = 0; |
| 583 | aup->old_duplex = -1; |
| 584 | aup->phy_dev = phydev; |
| 585 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 586 | netdev_info(dev, "attached PHY driver [%s] " |
| 587 | "(mii_bus:phy_addr=%s, irq=%d)\n", |
Kay Sievers | db1d7bf | 2009-01-26 21:12:58 -0800 | [diff] [blame] | 588 | phydev->drv->name, dev_name(&phydev->dev), phydev->irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | |
| 590 | return 0; |
| 591 | } |
| 592 | |
| 593 | |
| 594 | /* |
| 595 | * Buffer allocation/deallocation routines. The buffer descriptor returned |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 596 | * has the virtual and dma address of a buffer suitable for |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | * both, receive and transmit operations. |
| 598 | */ |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 599 | static struct db_dest *au1000_GetFreeDB(struct au1000_private *aup) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 600 | { |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 601 | struct db_dest *pDB; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | pDB = aup->pDBfree; |
| 603 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 604 | if (pDB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | aup->pDBfree = pDB->pnext; |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 606 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | return pDB; |
| 608 | } |
| 609 | |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 610 | void au1000_ReleaseDB(struct au1000_private *aup, struct db_dest *pDB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 | { |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 612 | struct db_dest *pDBfree = aup->pDBfree; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 613 | if (pDBfree) |
| 614 | pDBfree->pnext = pDB; |
| 615 | aup->pDBfree = pDB; |
| 616 | } |
| 617 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 618 | static void au1000_reset_mac_unlocked(struct net_device *dev) |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 619 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 620 | struct au1000_private *const aup = netdev_priv(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 621 | int i; |
| 622 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 623 | au1000_hard_stop(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 624 | |
Wolfgang Grandegger | 462ca99 | 2010-11-23 06:40:25 +0000 | [diff] [blame] | 625 | writel(MAC_EN_CLOCK_ENABLE, aup->enable); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 626 | wmb(); /* drain writebuffer */ |
| 627 | mdelay(2); |
Wolfgang Grandegger | 462ca99 | 2010-11-23 06:40:25 +0000 | [diff] [blame] | 628 | writel(0, aup->enable); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 629 | wmb(); /* drain writebuffer */ |
| 630 | mdelay(2); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 631 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | aup->tx_full = 0; |
| 633 | for (i = 0; i < NUM_RX_DMA; i++) { |
| 634 | /* reset control bits */ |
| 635 | aup->rx_dma_ring[i]->buff_stat &= ~0xf; |
| 636 | } |
| 637 | for (i = 0; i < NUM_TX_DMA; i++) { |
| 638 | /* reset control bits */ |
| 639 | aup->tx_dma_ring[i]->buff_stat &= ~0xf; |
| 640 | } |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 641 | |
| 642 | aup->mac_enabled = 0; |
| 643 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | } |
| 645 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 646 | static void au1000_reset_mac(struct net_device *dev) |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 647 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 648 | struct au1000_private *const aup = netdev_priv(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 649 | unsigned long flags; |
| 650 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 651 | netif_dbg(aup, hw, dev, "reset mac, aup %x\n", |
| 652 | (unsigned)aup); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 653 | |
| 654 | spin_lock_irqsave(&aup->lock, flags); |
| 655 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 656 | au1000_reset_mac_unlocked(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 657 | |
| 658 | spin_unlock_irqrestore(&aup->lock, flags); |
| 659 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 661 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 662 | * Setup the receive and transmit "rings". These pointers are the addresses |
| 663 | * of the rx and tx MAC DMA registers so they are fixed by the hardware -- |
| 664 | * these are not descriptors sitting in memory. |
| 665 | */ |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 666 | static void |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 667 | au1000_setup_hw_rings(struct au1000_private *aup, void __iomem *tx_base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | { |
| 669 | int i; |
| 670 | |
| 671 | for (i = 0; i < NUM_RX_DMA; i++) { |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 672 | aup->rx_dma_ring[i] = (struct rx_dma *) |
| 673 | (tx_base + 0x100 + sizeof(struct rx_dma) * i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | } |
| 675 | for (i = 0; i < NUM_TX_DMA; i++) { |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 676 | aup->tx_dma_ring[i] = (struct tx_dma *) |
| 677 | (tx_base + sizeof(struct tx_dma) * i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 678 | } |
| 679 | } |
| 680 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 681 | /* |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 682 | * ethtool operations |
| 683 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | |
| 685 | static int au1000_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 686 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 687 | struct au1000_private *aup = netdev_priv(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 689 | if (aup->phy_dev) |
| 690 | return phy_ethtool_gset(aup->phy_dev, cmd); |
| 691 | |
| 692 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | } |
| 694 | |
| 695 | static int au1000_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 696 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 697 | struct au1000_private *aup = netdev_priv(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 699 | if (!capable(CAP_NET_ADMIN)) |
| 700 | return -EPERM; |
| 701 | |
| 702 | if (aup->phy_dev) |
| 703 | return phy_ethtool_sset(aup->phy_dev, cmd); |
| 704 | |
| 705 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 706 | } |
| 707 | |
| 708 | static void |
| 709 | au1000_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info) |
| 710 | { |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 711 | struct au1000_private *aup = netdev_priv(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 | |
Jiri Pirko | 7826d43 | 2013-01-06 00:44:26 +0000 | [diff] [blame] | 713 | strlcpy(info->driver, DRV_NAME, sizeof(info->driver)); |
| 714 | strlcpy(info->version, DRV_VERSION, sizeof(info->version)); |
| 715 | snprintf(info->bus_info, sizeof(info->bus_info), "%s %d", DRV_NAME, |
| 716 | aup->mac_id); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | info->regdump_len = 0; |
| 718 | } |
| 719 | |
Florian Fainelli | 7cd2e6e | 2010-04-06 22:09:09 +0000 | [diff] [blame] | 720 | static void au1000_set_msglevel(struct net_device *dev, u32 value) |
| 721 | { |
| 722 | struct au1000_private *aup = netdev_priv(dev); |
| 723 | aup->msg_enable = value; |
| 724 | } |
| 725 | |
| 726 | static u32 au1000_get_msglevel(struct net_device *dev) |
| 727 | { |
| 728 | struct au1000_private *aup = netdev_priv(dev); |
| 729 | return aup->msg_enable; |
| 730 | } |
| 731 | |
Jeff Garzik | 7282d49 | 2006-09-13 14:30:00 -0400 | [diff] [blame] | 732 | static const struct ethtool_ops au1000_ethtool_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 | .get_settings = au1000_get_settings, |
| 734 | .set_settings = au1000_set_settings, |
| 735 | .get_drvinfo = au1000_get_drvinfo, |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 736 | .get_link = ethtool_op_get_link, |
Florian Fainelli | 7cd2e6e | 2010-04-06 22:09:09 +0000 | [diff] [blame] | 737 | .get_msglevel = au1000_get_msglevel, |
| 738 | .set_msglevel = au1000_set_msglevel, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 739 | }; |
| 740 | |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 741 | |
| 742 | /* |
| 743 | * Initialize the interface. |
| 744 | * |
| 745 | * When the device powers up, the clocks are disabled and the |
| 746 | * mac is in reset state. When the interface is closed, we |
| 747 | * do the same -- reset the device and disable the clocks to |
| 748 | * conserve power. Thus, whenever au1000_init() is called, |
| 749 | * the device should already be in reset state. |
| 750 | */ |
| 751 | static int au1000_init(struct net_device *dev) |
| 752 | { |
| 753 | struct au1000_private *aup = netdev_priv(dev); |
| 754 | unsigned long flags; |
| 755 | int i; |
| 756 | u32 control; |
| 757 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 758 | netif_dbg(aup, hw, dev, "au1000_init\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 759 | |
| 760 | /* bring the device out of reset */ |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 761 | au1000_enable_mac(dev, 1); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 762 | |
| 763 | spin_lock_irqsave(&aup->lock, flags); |
| 764 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 765 | writel(0, &aup->mac->control); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 766 | aup->tx_head = (aup->tx_dma_ring[0]->buff_stat & 0xC) >> 2; |
| 767 | aup->tx_tail = aup->tx_head; |
| 768 | aup->rx_head = (aup->rx_dma_ring[0]->buff_stat & 0xC) >> 2; |
| 769 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 770 | writel(dev->dev_addr[5]<<8 | dev->dev_addr[4], |
| 771 | &aup->mac->mac_addr_high); |
| 772 | writel(dev->dev_addr[3]<<24 | dev->dev_addr[2]<<16 | |
| 773 | dev->dev_addr[1]<<8 | dev->dev_addr[0], |
| 774 | &aup->mac->mac_addr_low); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 775 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 776 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 777 | for (i = 0; i < NUM_RX_DMA; i++) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 778 | aup->rx_dma_ring[i]->buff_stat |= RX_DMA_ENABLE; |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 779 | |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 780 | wmb(); /* drain writebuffer */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 781 | |
| 782 | control = MAC_RX_ENABLE | MAC_TX_ENABLE; |
| 783 | #ifndef CONFIG_CPU_LITTLE_ENDIAN |
| 784 | control |= MAC_BIG_ENDIAN; |
| 785 | #endif |
| 786 | if (aup->phy_dev) { |
| 787 | if (aup->phy_dev->link && (DUPLEX_FULL == aup->phy_dev->duplex)) |
| 788 | control |= MAC_FULL_DUPLEX; |
| 789 | else |
| 790 | control |= MAC_DISABLE_RX_OWN; |
| 791 | } else { /* PHY-less op, assume full-duplex */ |
| 792 | control |= MAC_FULL_DUPLEX; |
| 793 | } |
| 794 | |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 795 | writel(control, &aup->mac->control); |
| 796 | writel(0x8100, &aup->mac->vlan1_tag); /* activate vlan support */ |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 797 | wmb(); /* drain writebuffer */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 798 | |
| 799 | spin_unlock_irqrestore(&aup->lock, flags); |
| 800 | return 0; |
| 801 | } |
| 802 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 803 | static inline void au1000_update_rx_stats(struct net_device *dev, u32 status) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 804 | { |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 805 | struct net_device_stats *ps = &dev->stats; |
| 806 | |
| 807 | ps->rx_packets++; |
| 808 | if (status & RX_MCAST_FRAME) |
| 809 | ps->multicast++; |
| 810 | |
| 811 | if (status & RX_ERROR) { |
| 812 | ps->rx_errors++; |
| 813 | if (status & RX_MISSED_FRAME) |
| 814 | ps->rx_missed_errors++; |
roel kluin | 4989ccb | 2009-10-06 09:54:18 +0000 | [diff] [blame] | 815 | if (status & (RX_OVERLEN | RX_RUNT | RX_LEN_ERROR)) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 816 | ps->rx_length_errors++; |
| 817 | if (status & RX_CRC_ERROR) |
| 818 | ps->rx_crc_errors++; |
| 819 | if (status & RX_COLL) |
| 820 | ps->collisions++; |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 821 | } else |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 822 | ps->rx_bytes += status & RX_FRAME_LEN_MASK; |
| 823 | |
| 824 | } |
| 825 | |
| 826 | /* |
| 827 | * Au1000 receive routine. |
| 828 | */ |
| 829 | static int au1000_rx(struct net_device *dev) |
| 830 | { |
| 831 | struct au1000_private *aup = netdev_priv(dev); |
| 832 | struct sk_buff *skb; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 833 | struct rx_dma *prxd; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 834 | u32 buff_stat, status; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 835 | struct db_dest *pDB; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 836 | u32 frmlen; |
| 837 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 838 | netif_dbg(aup, rx_status, dev, "au1000_rx head %d\n", aup->rx_head); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 839 | |
| 840 | prxd = aup->rx_dma_ring[aup->rx_head]; |
| 841 | buff_stat = prxd->buff_stat; |
| 842 | while (buff_stat & RX_T_DONE) { |
| 843 | status = prxd->status; |
| 844 | pDB = aup->rx_db_inuse[aup->rx_head]; |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 845 | au1000_update_rx_stats(dev, status); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 846 | if (!(status & RX_ERROR)) { |
| 847 | |
| 848 | /* good frame */ |
| 849 | frmlen = (status & RX_FRAME_LEN_MASK); |
| 850 | frmlen -= 4; /* Remove FCS */ |
Pradeep A Dalvi | 1d26643 | 2012-02-05 02:49:09 +0000 | [diff] [blame] | 851 | skb = netdev_alloc_skb(dev, frmlen + 2); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 852 | if (skb == NULL) { |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 853 | dev->stats.rx_dropped++; |
| 854 | continue; |
| 855 | } |
| 856 | skb_reserve(skb, 2); /* 16 byte IP header align */ |
| 857 | skb_copy_to_linear_data(skb, |
| 858 | (unsigned char *)pDB->vaddr, frmlen); |
| 859 | skb_put(skb, frmlen); |
| 860 | skb->protocol = eth_type_trans(skb, dev); |
| 861 | netif_rx(skb); /* pass the packet to upper layers */ |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 862 | } else { |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 863 | if (au1000_debug > 4) { |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 864 | pr_err("rx_error(s):"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 865 | if (status & RX_MISSED_FRAME) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 866 | pr_cont(" miss"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 867 | if (status & RX_WDOG_TIMER) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 868 | pr_cont(" wdog"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 869 | if (status & RX_RUNT) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 870 | pr_cont(" runt"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 871 | if (status & RX_OVERLEN) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 872 | pr_cont(" overlen"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 873 | if (status & RX_COLL) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 874 | pr_cont(" coll"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 875 | if (status & RX_MII_ERROR) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 876 | pr_cont(" mii error"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 877 | if (status & RX_CRC_ERROR) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 878 | pr_cont(" crc error"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 879 | if (status & RX_LEN_ERROR) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 880 | pr_cont(" len error"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 881 | if (status & RX_U_CNTRL_FRAME) |
Florian Fainelli | 215e17b | 2010-09-08 11:11:45 +0000 | [diff] [blame] | 882 | pr_cont(" u control frame"); |
| 883 | pr_cont("\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 884 | } |
| 885 | } |
| 886 | prxd->buff_stat = (u32)(pDB->dma_addr | RX_DMA_ENABLE); |
| 887 | aup->rx_head = (aup->rx_head + 1) & (NUM_RX_DMA - 1); |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 888 | wmb(); /* drain writebuffer */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 889 | |
| 890 | /* next descriptor */ |
| 891 | prxd = aup->rx_dma_ring[aup->rx_head]; |
| 892 | buff_stat = prxd->buff_stat; |
| 893 | } |
| 894 | return 0; |
| 895 | } |
| 896 | |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 897 | static void au1000_update_tx_stats(struct net_device *dev, u32 status) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 898 | { |
| 899 | struct au1000_private *aup = netdev_priv(dev); |
| 900 | struct net_device_stats *ps = &dev->stats; |
| 901 | |
| 902 | if (status & TX_FRAME_ABORTED) { |
| 903 | if (!aup->phy_dev || (DUPLEX_FULL == aup->phy_dev->duplex)) { |
| 904 | if (status & (TX_JAB_TIMEOUT | TX_UNDERRUN)) { |
| 905 | /* any other tx errors are only valid |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 906 | * in half duplex mode |
| 907 | */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 908 | ps->tx_errors++; |
| 909 | ps->tx_aborted_errors++; |
| 910 | } |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 911 | } else { |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 912 | ps->tx_errors++; |
| 913 | ps->tx_aborted_errors++; |
| 914 | if (status & (TX_NO_CARRIER | TX_LOSS_CARRIER)) |
| 915 | ps->tx_carrier_errors++; |
| 916 | } |
| 917 | } |
| 918 | } |
| 919 | |
| 920 | /* |
| 921 | * Called from the interrupt service routine to acknowledge |
| 922 | * the TX DONE bits. This is a must if the irq is setup as |
| 923 | * edge triggered. |
| 924 | */ |
| 925 | static void au1000_tx_ack(struct net_device *dev) |
| 926 | { |
| 927 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 928 | struct tx_dma *ptxd; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 929 | |
| 930 | ptxd = aup->tx_dma_ring[aup->tx_tail]; |
| 931 | |
| 932 | while (ptxd->buff_stat & TX_T_DONE) { |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 933 | au1000_update_tx_stats(dev, ptxd->status); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 934 | ptxd->buff_stat &= ~TX_T_DONE; |
| 935 | ptxd->len = 0; |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 936 | wmb(); /* drain writebuffer */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 937 | |
| 938 | aup->tx_tail = (aup->tx_tail + 1) & (NUM_TX_DMA - 1); |
| 939 | ptxd = aup->tx_dma_ring[aup->tx_tail]; |
| 940 | |
| 941 | if (aup->tx_full) { |
| 942 | aup->tx_full = 0; |
| 943 | netif_wake_queue(dev); |
| 944 | } |
| 945 | } |
| 946 | } |
| 947 | |
| 948 | /* |
| 949 | * Au1000 interrupt service routine. |
| 950 | */ |
| 951 | static irqreturn_t au1000_interrupt(int irq, void *dev_id) |
| 952 | { |
| 953 | struct net_device *dev = dev_id; |
| 954 | |
| 955 | /* Handle RX interrupts first to minimize chance of overrun */ |
| 956 | |
| 957 | au1000_rx(dev); |
| 958 | au1000_tx_ack(dev); |
| 959 | return IRQ_RETVAL(1); |
| 960 | } |
| 961 | |
| 962 | static int au1000_open(struct net_device *dev) |
| 963 | { |
| 964 | int retval; |
| 965 | struct au1000_private *aup = netdev_priv(dev); |
| 966 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 967 | netif_dbg(aup, drv, dev, "open: dev=%p\n", dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 968 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 969 | retval = request_irq(dev->irq, au1000_interrupt, 0, |
| 970 | dev->name, dev); |
| 971 | if (retval) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 972 | netdev_err(dev, "unable to get IRQ %d\n", dev->irq); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 973 | return retval; |
| 974 | } |
| 975 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 976 | retval = au1000_init(dev); |
| 977 | if (retval) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 978 | netdev_err(dev, "error in au1000_init\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 979 | free_irq(dev->irq, dev); |
| 980 | return retval; |
| 981 | } |
| 982 | |
| 983 | if (aup->phy_dev) { |
| 984 | /* cause the PHY state machine to schedule a link state check */ |
| 985 | aup->phy_dev->state = PHY_CHANGELINK; |
| 986 | phy_start(aup->phy_dev); |
| 987 | } |
| 988 | |
| 989 | netif_start_queue(dev); |
| 990 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 991 | netif_dbg(aup, drv, dev, "open: Initialization done.\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 992 | |
| 993 | return 0; |
| 994 | } |
| 995 | |
| 996 | static int au1000_close(struct net_device *dev) |
| 997 | { |
| 998 | unsigned long flags; |
| 999 | struct au1000_private *const aup = netdev_priv(dev); |
| 1000 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1001 | netif_dbg(aup, drv, dev, "close: dev=%p\n", dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1002 | |
| 1003 | if (aup->phy_dev) |
| 1004 | phy_stop(aup->phy_dev); |
| 1005 | |
| 1006 | spin_lock_irqsave(&aup->lock, flags); |
| 1007 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1008 | au1000_reset_mac_unlocked(dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1009 | |
| 1010 | /* stop the device */ |
| 1011 | netif_stop_queue(dev); |
| 1012 | |
| 1013 | /* disable the interrupt */ |
| 1014 | free_irq(dev->irq, dev); |
| 1015 | spin_unlock_irqrestore(&aup->lock, flags); |
| 1016 | |
| 1017 | return 0; |
| 1018 | } |
| 1019 | |
| 1020 | /* |
| 1021 | * Au1000 transmit routine. |
| 1022 | */ |
Stephen Hemminger | 61357325 | 2009-08-31 19:50:58 +0000 | [diff] [blame] | 1023 | static netdev_tx_t au1000_tx(struct sk_buff *skb, struct net_device *dev) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1024 | { |
| 1025 | struct au1000_private *aup = netdev_priv(dev); |
| 1026 | struct net_device_stats *ps = &dev->stats; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1027 | struct tx_dma *ptxd; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1028 | u32 buff_stat; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 1029 | struct db_dest *pDB; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1030 | int i; |
| 1031 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1032 | netif_dbg(aup, tx_queued, dev, "tx: aup %x len=%d, data=%p, head %d\n", |
| 1033 | (unsigned)aup, skb->len, |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1034 | skb->data, aup->tx_head); |
| 1035 | |
| 1036 | ptxd = aup->tx_dma_ring[aup->tx_head]; |
| 1037 | buff_stat = ptxd->buff_stat; |
| 1038 | if (buff_stat & TX_DMA_ENABLE) { |
| 1039 | /* We've wrapped around and the transmitter is still busy */ |
| 1040 | netif_stop_queue(dev); |
| 1041 | aup->tx_full = 1; |
Patrick McHardy | 5b54814 | 2009-06-12 06:22:29 +0000 | [diff] [blame] | 1042 | return NETDEV_TX_BUSY; |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 1043 | } else if (buff_stat & TX_T_DONE) { |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1044 | au1000_update_tx_stats(dev, ptxd->status); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1045 | ptxd->len = 0; |
| 1046 | } |
| 1047 | |
| 1048 | if (aup->tx_full) { |
| 1049 | aup->tx_full = 0; |
| 1050 | netif_wake_queue(dev); |
| 1051 | } |
| 1052 | |
| 1053 | pDB = aup->tx_db_inuse[aup->tx_head]; |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1054 | skb_copy_from_linear_data(skb, (void *)pDB->vaddr, skb->len); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1055 | if (skb->len < ETH_ZLEN) { |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1056 | for (i = skb->len; i < ETH_ZLEN; i++) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1057 | ((char *)pDB->vaddr)[i] = 0; |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1058 | |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1059 | ptxd->len = ETH_ZLEN; |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 1060 | } else |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1061 | ptxd->len = skb->len; |
| 1062 | |
| 1063 | ps->tx_packets++; |
| 1064 | ps->tx_bytes += ptxd->len; |
| 1065 | |
| 1066 | ptxd->buff_stat = pDB->dma_addr | TX_DMA_ENABLE; |
Manuel Lauss | 2f73bfb | 2014-07-23 16:36:26 +0200 | [diff] [blame] | 1067 | wmb(); /* drain writebuffer */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1068 | dev_kfree_skb(skb); |
| 1069 | aup->tx_head = (aup->tx_head + 1) & (NUM_TX_DMA - 1); |
Patrick McHardy | 6ed1065 | 2009-06-23 06:03:08 +0000 | [diff] [blame] | 1070 | return NETDEV_TX_OK; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1071 | } |
| 1072 | |
| 1073 | /* |
| 1074 | * The Tx ring has been full longer than the watchdog timeout |
| 1075 | * value. The transmitter must be hung? |
| 1076 | */ |
| 1077 | static void au1000_tx_timeout(struct net_device *dev) |
| 1078 | { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1079 | netdev_err(dev, "au1000_tx_timeout: dev=%p\n", dev); |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1080 | au1000_reset_mac(dev); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1081 | au1000_init(dev); |
Eric Dumazet | 1ae5dc3 | 2010-05-10 05:01:31 -0700 | [diff] [blame] | 1082 | dev->trans_start = jiffies; /* prevent tx timeout */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1083 | netif_wake_queue(dev); |
| 1084 | } |
| 1085 | |
Alexander Beregalov | d9a92ce | 2009-04-14 18:30:23 +0000 | [diff] [blame] | 1086 | static void au1000_multicast_list(struct net_device *dev) |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1087 | { |
| 1088 | struct au1000_private *aup = netdev_priv(dev); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1089 | u32 reg; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1090 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1091 | netif_dbg(aup, drv, dev, "%s: flags=%x\n", __func__, dev->flags); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1092 | reg = readl(&aup->mac->control); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1093 | if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */ |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1094 | reg |= MAC_PROMISCUOUS; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1095 | } else if ((dev->flags & IFF_ALLMULTI) || |
Jiri Pirko | 4cd24ea | 2010-02-08 04:30:35 +0000 | [diff] [blame] | 1096 | netdev_mc_count(dev) > MULTICAST_FILTER_LIMIT) { |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1097 | reg |= MAC_PASS_ALL_MULTI; |
| 1098 | reg &= ~MAC_PROMISCUOUS; |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1099 | netdev_info(dev, "Pass all multicast\n"); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1100 | } else { |
Jiri Pirko | 22bedad3 | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 1101 | struct netdev_hw_addr *ha; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1102 | u32 mc_filter[2]; /* Multicast hash filter */ |
| 1103 | |
| 1104 | mc_filter[1] = mc_filter[0] = 0; |
Jiri Pirko | 22bedad3 | 2010-04-01 21:22:57 +0000 | [diff] [blame] | 1105 | netdev_for_each_mc_addr(ha, dev) |
| 1106 | set_bit(ether_crc(ETH_ALEN, ha->addr)>>26, |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1107 | (long *)mc_filter); |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1108 | writel(mc_filter[1], &aup->mac->multi_hash_high); |
| 1109 | writel(mc_filter[0], &aup->mac->multi_hash_low); |
| 1110 | reg &= ~MAC_PROMISCUOUS; |
| 1111 | reg |= MAC_HASH_MODE; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1112 | } |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1113 | writel(reg, &aup->mac->control); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1114 | } |
| 1115 | |
| 1116 | static int au1000_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
| 1117 | { |
| 1118 | struct au1000_private *aup = netdev_priv(dev); |
| 1119 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 1120 | if (!netif_running(dev)) |
| 1121 | return -EINVAL; |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1122 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 1123 | if (!aup->phy_dev) |
| 1124 | return -EINVAL; /* PHY not controllable */ |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1125 | |
Richard Cochran | 28b0411 | 2010-07-17 08:48:55 +0000 | [diff] [blame] | 1126 | return phy_mii_ioctl(aup->phy_dev, rq, cmd); |
Florian Fainelli | 5ef3041 | 2009-01-22 14:06:25 -0800 | [diff] [blame] | 1127 | } |
| 1128 | |
Alexander Beregalov | d9a92ce | 2009-04-14 18:30:23 +0000 | [diff] [blame] | 1129 | static const struct net_device_ops au1000_netdev_ops = { |
| 1130 | .ndo_open = au1000_open, |
| 1131 | .ndo_stop = au1000_close, |
| 1132 | .ndo_start_xmit = au1000_tx, |
Jiri Pirko | afc4b13 | 2011-08-16 06:29:01 +0000 | [diff] [blame] | 1133 | .ndo_set_rx_mode = au1000_multicast_list, |
Alexander Beregalov | d9a92ce | 2009-04-14 18:30:23 +0000 | [diff] [blame] | 1134 | .ndo_do_ioctl = au1000_ioctl, |
| 1135 | .ndo_tx_timeout = au1000_tx_timeout, |
| 1136 | .ndo_set_mac_address = eth_mac_addr, |
| 1137 | .ndo_validate_addr = eth_validate_addr, |
| 1138 | .ndo_change_mtu = eth_change_mtu, |
| 1139 | }; |
| 1140 | |
Bill Pemberton | 0cb0568 | 2012-12-03 09:23:54 -0500 | [diff] [blame] | 1141 | static int au1000_probe(struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1142 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1143 | struct au1000_private *aup = NULL; |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1144 | struct au1000_eth_platform_data *pd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1145 | struct net_device *dev = NULL; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 1146 | struct db_dest *pDB, *pDBfree; |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1147 | int irq, i, err = 0; |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1148 | struct resource *base, *macen, *macdma; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1150 | base = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1151 | if (!base) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1152 | dev_err(&pdev->dev, "failed to retrieve base register\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1153 | err = -ENODEV; |
| 1154 | goto out; |
| 1155 | } |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1156 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1157 | macen = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 1158 | if (!macen) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1159 | dev_err(&pdev->dev, "failed to retrieve MAC Enable register\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1160 | err = -ENODEV; |
| 1161 | goto out; |
| 1162 | } |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1163 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1164 | irq = platform_get_irq(pdev, 0); |
| 1165 | if (irq < 0) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1166 | dev_err(&pdev->dev, "failed to retrieve IRQ\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1167 | err = -ENODEV; |
| 1168 | goto out; |
| 1169 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1170 | |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1171 | macdma = platform_get_resource(pdev, IORESOURCE_MEM, 2); |
| 1172 | if (!macdma) { |
| 1173 | dev_err(&pdev->dev, "failed to retrieve MACDMA registers\n"); |
| 1174 | err = -ENODEV; |
| 1175 | goto out; |
| 1176 | } |
| 1177 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1178 | if (!request_mem_region(base->start, resource_size(base), |
| 1179 | pdev->name)) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1180 | dev_err(&pdev->dev, "failed to request memory region for base registers\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1181 | err = -ENXIO; |
| 1182 | goto out; |
| 1183 | } |
| 1184 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1185 | if (!request_mem_region(macen->start, resource_size(macen), |
| 1186 | pdev->name)) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1187 | dev_err(&pdev->dev, "failed to request memory region for MAC enable register\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1188 | err = -ENXIO; |
| 1189 | goto err_request; |
| 1190 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1191 | |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1192 | if (!request_mem_region(macdma->start, resource_size(macdma), |
| 1193 | pdev->name)) { |
| 1194 | dev_err(&pdev->dev, "failed to request MACDMA memory region\n"); |
| 1195 | err = -ENXIO; |
| 1196 | goto err_macdma; |
| 1197 | } |
| 1198 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1199 | dev = alloc_etherdev(sizeof(struct au1000_private)); |
| 1200 | if (!dev) { |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1201 | err = -ENOMEM; |
| 1202 | goto err_alloc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1203 | } |
| 1204 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1205 | SET_NETDEV_DEV(dev, &pdev->dev); |
| 1206 | platform_set_drvdata(pdev, dev); |
Wang Chen | 454d7c9 | 2008-11-12 23:37:49 -0800 | [diff] [blame] | 1207 | aup = netdev_priv(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1208 | |
Martin Gebert | 533763d | 2008-07-23 09:40:09 +0200 | [diff] [blame] | 1209 | spin_lock_init(&aup->lock); |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1210 | aup->msg_enable = (au1000_debug < 4 ? |
| 1211 | AU1000_DEF_MSG_ENABLE : au1000_debug); |
Martin Gebert | 533763d | 2008-07-23 09:40:09 +0200 | [diff] [blame] | 1212 | |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 1213 | /* Allocate the data buffers |
| 1214 | * Snooping works fine with eth on all au1xxx |
| 1215 | */ |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1216 | aup->vaddr = (u32)dma_alloc_noncoherent(NULL, MAX_BUF_SIZE * |
| 1217 | (NUM_TX_BUFFS + NUM_RX_BUFFS), |
| 1218 | &aup->dma_addr, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1219 | if (!aup->vaddr) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1220 | dev_err(&pdev->dev, "failed to allocate data buffers\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1221 | err = -ENOMEM; |
| 1222 | goto err_vaddr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1223 | } |
| 1224 | |
| 1225 | /* aup->mac is the base address of the MAC's registers */ |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1226 | aup->mac = (struct mac_reg *) |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1227 | ioremap_nocache(base->start, resource_size(base)); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1228 | if (!aup->mac) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1229 | dev_err(&pdev->dev, "failed to ioremap MAC registers\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1230 | err = -ENXIO; |
| 1231 | goto err_remap1; |
| 1232 | } |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1233 | |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1234 | /* Setup some variables for quick register address access */ |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 1235 | aup->enable = (u32 *)ioremap_nocache(macen->start, |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1236 | resource_size(macen)); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1237 | if (!aup->enable) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1238 | dev_err(&pdev->dev, "failed to ioremap MAC enable register\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1239 | err = -ENXIO; |
| 1240 | goto err_remap2; |
| 1241 | } |
| 1242 | aup->mac_id = pdev->id; |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1243 | |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1244 | aup->macdma = ioremap_nocache(macdma->start, resource_size(macdma)); |
| 1245 | if (!aup->macdma) { |
| 1246 | dev_err(&pdev->dev, "failed to ioremap MACDMA registers\n"); |
| 1247 | err = -ENXIO; |
| 1248 | goto err_remap3; |
| 1249 | } |
| 1250 | |
| 1251 | au1000_setup_hw_rings(aup, aup->macdma); |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1252 | |
Wolfgang Grandegger | 462ca99 | 2010-11-23 06:40:25 +0000 | [diff] [blame] | 1253 | writel(0, aup->enable); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 1254 | aup->mac_enabled = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1255 | |
Jingoo Han | 1fc2c46 | 2013-08-30 13:51:45 +0900 | [diff] [blame] | 1256 | pd = dev_get_platdata(&pdev->dev); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1257 | if (!pd) { |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1258 | dev_info(&pdev->dev, "no platform_data passed," |
| 1259 | " PHY search on MAC0\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1260 | aup->phy1_search_mac0 = 1; |
| 1261 | } else { |
Danny Kukawka | 7718f2c | 2012-02-17 05:43:22 +0000 | [diff] [blame] | 1262 | if (is_valid_ether_addr(pd->mac)) { |
Joe Perches | d458cdf | 2013-10-01 19:04:40 -0700 | [diff] [blame] | 1263 | memcpy(dev->dev_addr, pd->mac, ETH_ALEN); |
Danny Kukawka | 7718f2c | 2012-02-17 05:43:22 +0000 | [diff] [blame] | 1264 | } else { |
| 1265 | /* Set a random MAC since no valid provided by platform_data. */ |
| 1266 | eth_hw_addr_random(dev); |
| 1267 | } |
Manuel Lauss | f667365 | 2010-07-21 14:30:50 +0200 | [diff] [blame] | 1268 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1269 | aup->phy_static_config = pd->phy_static_config; |
| 1270 | aup->phy_search_highest_addr = pd->phy_search_highest_addr; |
| 1271 | aup->phy1_search_mac0 = pd->phy1_search_mac0; |
| 1272 | aup->phy_addr = pd->phy_addr; |
| 1273 | aup->phy_busid = pd->phy_busid; |
| 1274 | aup->phy_irq = pd->phy_irq; |
| 1275 | } |
| 1276 | |
| 1277 | if (aup->phy_busid && aup->phy_busid > 0) { |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 1278 | dev_err(&pdev->dev, "MAC0-associated PHY attached 2nd MACs MII bus not supported yet\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1279 | err = -ENODEV; |
| 1280 | goto err_mdiobus_alloc; |
| 1281 | } |
| 1282 | |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1283 | aup->mii_bus = mdiobus_alloc(); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1284 | if (aup->mii_bus == NULL) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1285 | dev_err(&pdev->dev, "failed to allocate mdiobus structure\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1286 | err = -ENOMEM; |
| 1287 | goto err_mdiobus_alloc; |
| 1288 | } |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1289 | |
| 1290 | aup->mii_bus->priv = dev; |
Adrian Bunk | 1210dde | 2008-10-12 21:02:19 -0700 | [diff] [blame] | 1291 | aup->mii_bus->read = au1000_mdiobus_read; |
| 1292 | aup->mii_bus->write = au1000_mdiobus_write; |
| 1293 | aup->mii_bus->reset = au1000_mdiobus_reset; |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1294 | aup->mii_bus->name = "au1000_eth_mii"; |
Florian Fainelli | f74299b | 2012-01-09 23:59:09 +0000 | [diff] [blame] | 1295 | snprintf(aup->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x", |
| 1296 | pdev->name, aup->mac_id); |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1297 | aup->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL); |
Peter Senna Tschudin | 6912992 | 2012-10-05 12:10:52 +0000 | [diff] [blame] | 1298 | if (aup->mii_bus->irq == NULL) { |
| 1299 | err = -ENOMEM; |
roel kluin | dcbfef8 | 2009-08-30 22:40:15 +0000 | [diff] [blame] | 1300 | goto err_out; |
Peter Senna Tschudin | 6912992 | 2012-10-05 12:10:52 +0000 | [diff] [blame] | 1301 | } |
roel kluin | dcbfef8 | 2009-08-30 22:40:15 +0000 | [diff] [blame] | 1302 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 1303 | for (i = 0; i < PHY_MAX_ADDR; ++i) |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1304 | aup->mii_bus->irq[i] = PHY_POLL; |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 1305 | /* if known, set corresponding PHY IRQs */ |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1306 | if (aup->phy_static_config) |
| 1307 | if (aup->phy_irq && aup->phy_busid == aup->mac_id) |
| 1308 | aup->mii_bus->irq[aup->phy_addr] = aup->phy_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1309 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1310 | err = mdiobus_register(aup->mii_bus); |
| 1311 | if (err) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1312 | dev_err(&pdev->dev, "failed to register MDIO bus\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1313 | goto err_mdiobus_reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1314 | } |
| 1315 | |
Peter Senna Tschudin | 6912992 | 2012-10-05 12:10:52 +0000 | [diff] [blame] | 1316 | err = au1000_mii_probe(dev); |
| 1317 | if (err != 0) |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1318 | goto err_out; |
| 1319 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1320 | pDBfree = NULL; |
| 1321 | /* setup the data buffer descriptors and attach a buffer to each one */ |
| 1322 | pDB = aup->db; |
| 1323 | for (i = 0; i < (NUM_TX_BUFFS+NUM_RX_BUFFS); i++) { |
| 1324 | pDB->pnext = pDBfree; |
| 1325 | pDBfree = pDB; |
| 1326 | pDB->vaddr = (u32 *)((unsigned)aup->vaddr + MAX_BUF_SIZE*i); |
| 1327 | pDB->dma_addr = (dma_addr_t)virt_to_bus(pDB->vaddr); |
| 1328 | pDB++; |
| 1329 | } |
| 1330 | aup->pDBfree = pDBfree; |
| 1331 | |
Peter Senna Tschudin | 6912992 | 2012-10-05 12:10:52 +0000 | [diff] [blame] | 1332 | err = -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | for (i = 0; i < NUM_RX_DMA; i++) { |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1334 | pDB = au1000_GetFreeDB(aup); |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1335 | if (!pDB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1336 | goto err_out; |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1337 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1338 | aup->rx_dma_ring[i]->buff_stat = (unsigned)pDB->dma_addr; |
| 1339 | aup->rx_db_inuse[i] = pDB; |
| 1340 | } |
Peter Senna Tschudin | 6912992 | 2012-10-05 12:10:52 +0000 | [diff] [blame] | 1341 | |
| 1342 | err = -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1343 | for (i = 0; i < NUM_TX_DMA; i++) { |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1344 | pDB = au1000_GetFreeDB(aup); |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1345 | if (!pDB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1346 | goto err_out; |
Florian Fainelli | ec7eabdd | 2010-09-08 11:11:31 +0000 | [diff] [blame] | 1347 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1348 | aup->tx_dma_ring[i]->buff_stat = (unsigned)pDB->dma_addr; |
| 1349 | aup->tx_dma_ring[i]->len = 0; |
| 1350 | aup->tx_db_inuse[i] = pDB; |
| 1351 | } |
| 1352 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1353 | dev->base_addr = base->start; |
| 1354 | dev->irq = irq; |
| 1355 | dev->netdev_ops = &au1000_netdev_ops; |
Wilfried Klaebe | 7ad24ea | 2014-05-11 00:12:32 +0000 | [diff] [blame] | 1356 | dev->ethtool_ops = &au1000_ethtool_ops; |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1357 | dev->watchdog_timeo = ETH_TX_TIMEOUT; |
| 1358 | |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 1359 | /* |
| 1360 | * The boot code uses the ethernet controller, so reset it to start |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1361 | * fresh. au1000_init() expects that the device is in reset state. |
| 1362 | */ |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1363 | au1000_reset_mac(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1365 | err = register_netdev(dev); |
| 1366 | if (err) { |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1367 | netdev_err(dev, "Cannot register net device, aborting.\n"); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1368 | goto err_out; |
| 1369 | } |
| 1370 | |
Florian Fainelli | 5368c72 | 2010-04-06 22:09:17 +0000 | [diff] [blame] | 1371 | netdev_info(dev, "Au1xx0 Ethernet found at 0x%lx, irq %d\n", |
| 1372 | (unsigned long)base->start, irq); |
Varka Bhadram | e9c3f99 | 2014-09-11 12:50:50 +0530 | [diff] [blame] | 1373 | |
| 1374 | pr_info_once("%s version %s %s\n", DRV_NAME, DRV_VERSION, DRV_AUTHOR); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1375 | |
| 1376 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1377 | |
| 1378 | err_out: |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1379 | if (aup->mii_bus != NULL) |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1380 | mdiobus_unregister(aup->mii_bus); |
Lennert Buytenhek | 298cf9be | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 1381 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1382 | /* here we should have a valid dev plus aup-> register addresses |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 1383 | * so we can reset the mac properly. |
| 1384 | */ |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1385 | au1000_reset_mac(dev); |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 1386 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1387 | for (i = 0; i < NUM_RX_DMA; i++) { |
| 1388 | if (aup->rx_db_inuse[i]) |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1389 | au1000_ReleaseDB(aup, aup->rx_db_inuse[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1390 | } |
| 1391 | for (i = 0; i < NUM_TX_DMA; i++) { |
| 1392 | if (aup->tx_db_inuse[i]) |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1393 | au1000_ReleaseDB(aup, aup->tx_db_inuse[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1394 | } |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1395 | err_mdiobus_reg: |
| 1396 | mdiobus_free(aup->mii_bus); |
| 1397 | err_mdiobus_alloc: |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1398 | iounmap(aup->macdma); |
| 1399 | err_remap3: |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1400 | iounmap(aup->enable); |
| 1401 | err_remap2: |
| 1402 | iounmap(aup->mac); |
| 1403 | err_remap1: |
Sergei Shtylyov | 89be050 | 2006-04-19 22:46:21 +0400 | [diff] [blame] | 1404 | dma_free_noncoherent(NULL, MAX_BUF_SIZE * (NUM_TX_BUFFS + NUM_RX_BUFFS), |
| 1405 | (void *)aup->vaddr, aup->dma_addr); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1406 | err_vaddr: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1407 | free_netdev(dev); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1408 | err_alloc: |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1409 | release_mem_region(macdma->start, resource_size(macdma)); |
| 1410 | err_macdma: |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1411 | release_mem_region(macen->start, resource_size(macen)); |
| 1412 | err_request: |
| 1413 | release_mem_region(base->start, resource_size(base)); |
| 1414 | out: |
| 1415 | return err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1416 | } |
| 1417 | |
Bill Pemberton | 0cb0568 | 2012-12-03 09:23:54 -0500 | [diff] [blame] | 1418 | static int au1000_remove(struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1419 | { |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1420 | struct net_device *dev = platform_get_drvdata(pdev); |
| 1421 | struct au1000_private *aup = netdev_priv(dev); |
| 1422 | int i; |
| 1423 | struct resource *base, *macen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1424 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1425 | unregister_netdev(dev); |
| 1426 | mdiobus_unregister(aup->mii_bus); |
| 1427 | mdiobus_free(aup->mii_bus); |
| 1428 | |
| 1429 | for (i = 0; i < NUM_RX_DMA; i++) |
| 1430 | if (aup->rx_db_inuse[i]) |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1431 | au1000_ReleaseDB(aup, aup->rx_db_inuse[i]); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1432 | |
| 1433 | for (i = 0; i < NUM_TX_DMA; i++) |
| 1434 | if (aup->tx_db_inuse[i]) |
Florian Fainelli | eb04963 | 2010-04-06 22:09:01 +0000 | [diff] [blame] | 1435 | au1000_ReleaseDB(aup, aup->tx_db_inuse[i]); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1436 | |
| 1437 | dma_free_noncoherent(NULL, MAX_BUF_SIZE * |
| 1438 | (NUM_TX_BUFFS + NUM_RX_BUFFS), |
| 1439 | (void *)aup->vaddr, aup->dma_addr); |
| 1440 | |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1441 | iounmap(aup->macdma); |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1442 | iounmap(aup->mac); |
| 1443 | iounmap(aup->enable); |
| 1444 | |
Linus Torvalds | d674806 | 2011-11-03 13:28:14 -0700 | [diff] [blame] | 1445 | base = platform_get_resource(pdev, IORESOURCE_MEM, 2); |
| 1446 | release_mem_region(base->start, resource_size(base)); |
| 1447 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1448 | base = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1449 | release_mem_region(base->start, resource_size(base)); |
| 1450 | |
| 1451 | macen = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 1452 | release_mem_region(macen->start, resource_size(macen)); |
| 1453 | |
| 1454 | free_netdev(dev); |
| 1455 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 | return 0; |
| 1457 | } |
| 1458 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1459 | static struct platform_driver au1000_eth_driver = { |
| 1460 | .probe = au1000_probe, |
Bill Pemberton | 0cb0568 | 2012-12-03 09:23:54 -0500 | [diff] [blame] | 1461 | .remove = au1000_remove, |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1462 | .driver = { |
| 1463 | .name = "au1000-eth", |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1464 | }, |
| 1465 | }; |
Axel Lin | db62f68 | 2011-11-27 16:44:17 +0000 | [diff] [blame] | 1466 | |
| 1467 | module_platform_driver(au1000_eth_driver); |
| 1468 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 1469 | MODULE_ALIAS("platform:au1000-eth"); |