blob: f32259686b45778b77630328e54e2c1298b18a84 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt61pci
23 Abstract: rt61pci device specific routines.
24 Supported chipsets: RT2561, RT2561s, RT2661.
25 */
26
Ivo van Doorna7f3a062008-03-09 22:44:54 +010027#include <linux/crc-itu-t.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070028#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070034#include <linux/pci.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt61pci.h"
40
41/*
Ivo van Doorn008c4482008-08-06 17:27:31 +020042 * Allow hardware encryption to be disabled.
43 */
Rusty Russelleb939922011-12-19 14:08:01 +000044static bool modparam_nohwcrypt = false;
Ivo van Doorn008c4482008-08-06 17:27:31 +020045module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
46MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
47
48/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -070049 * Register access.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +010055 * between each attempt. When the busy bit is still set at that time,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070056 * the access attempt is considered to have failed,
57 * and we will print an error.
58 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010059#define WAIT_FOR_BBP(__dev, __reg) \
60 rt2x00pci_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
61#define WAIT_FOR_RF(__dev, __reg) \
62 rt2x00pci_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
63#define WAIT_FOR_MCU(__dev, __reg) \
64 rt2x00pci_regbusy_read((__dev), H2M_MAILBOX_CSR, \
65 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066
Adam Baker0e14f6d2007-10-27 13:41:25 +020067static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070068 const unsigned int word, const u8 value)
69{
70 u32 reg;
71
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010072 mutex_lock(&rt2x00dev->csr_mutex);
73
Ivo van Doorn95ea3622007-09-25 17:57:13 -070074 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010075 * Wait until the BBP becomes available, afterwards we
76 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070077 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010078 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
79 reg = 0;
80 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
81 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
82 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
83 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070084
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010085 rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
86 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -070087
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010088 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070089}
90
Adam Baker0e14f6d2007-10-27 13:41:25 +020091static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070092 const unsigned int word, u8 *value)
93{
94 u32 reg;
95
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010096 mutex_lock(&rt2x00dev->csr_mutex);
97
Ivo van Doorn95ea3622007-09-25 17:57:13 -070098 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010099 * Wait until the BBP becomes available, afterwards we
100 * can safely write the read request into the register.
101 * After the data has been written, we wait until hardware
102 * returns the correct value, if at any time the register
103 * doesn't become available in time, reg will be 0xffffffff
104 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700105 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100106 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
107 reg = 0;
108 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
109 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
110 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700111
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100112 rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700113
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100114 WAIT_FOR_BBP(rt2x00dev, &reg);
115 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700116
117 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100118
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100119 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700120}
121
Adam Baker0e14f6d2007-10-27 13:41:25 +0200122static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700123 const unsigned int word, const u32 value)
124{
125 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700126
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100127 mutex_lock(&rt2x00dev->csr_mutex);
128
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100129 /*
130 * Wait until the RF becomes available, afterwards we
131 * can safely write the new data into the register.
132 */
133 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
134 reg = 0;
135 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
136 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
137 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
138 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
139
140 rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
141 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700142 }
143
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100144 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700145}
146
Adam Baker0e14f6d2007-10-27 13:41:25 +0200147static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700148 const u8 command, const u8 token,
149 const u8 arg0, const u8 arg1)
150{
151 u32 reg;
152
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100153 mutex_lock(&rt2x00dev->csr_mutex);
154
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100155 /*
156 * Wait until the MCU becomes available, afterwards we
157 * can safely write the new data into the register.
158 */
159 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
160 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
161 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
162 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
163 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
164 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700165
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100166 rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
167 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
168 rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
169 rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
170 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100171
172 mutex_unlock(&rt2x00dev->csr_mutex);
173
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700174}
175
176static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
177{
178 struct rt2x00_dev *rt2x00dev = eeprom->data;
179 u32 reg;
180
181 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
182
183 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
184 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
185 eeprom->reg_data_clock =
186 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
187 eeprom->reg_chip_select =
188 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
189}
190
191static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
192{
193 struct rt2x00_dev *rt2x00dev = eeprom->data;
194 u32 reg = 0;
195
196 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
197 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
198 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
199 !!eeprom->reg_data_clock);
200 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
201 !!eeprom->reg_chip_select);
202
203 rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
204}
205
206#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700207static const struct rt2x00debug rt61pci_rt2x00debug = {
208 .owner = THIS_MODULE,
209 .csr = {
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100210 .read = rt2x00pci_register_read,
211 .write = rt2x00pci_register_write,
212 .flags = RT2X00DEBUGFS_OFFSET,
213 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700214 .word_size = sizeof(u32),
215 .word_count = CSR_REG_SIZE / sizeof(u32),
216 },
217 .eeprom = {
218 .read = rt2x00_eeprom_read,
219 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100220 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700221 .word_size = sizeof(u16),
222 .word_count = EEPROM_SIZE / sizeof(u16),
223 },
224 .bbp = {
225 .read = rt61pci_bbp_read,
226 .write = rt61pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100227 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700228 .word_size = sizeof(u8),
229 .word_count = BBP_SIZE / sizeof(u8),
230 },
231 .rf = {
232 .read = rt2x00_rf_read,
233 .write = rt61pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100234 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700235 .word_size = sizeof(u32),
236 .word_count = RF_SIZE / sizeof(u32),
237 },
238};
239#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
240
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700241static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
242{
243 u32 reg;
244
245 rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500246 return rt2x00_get_field32(reg, MAC_CSR13_BIT5);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700247}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700248
Ivo van Doorn771fd562008-09-08 19:07:15 +0200249#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200250static void rt61pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100251 enum led_brightness brightness)
252{
253 struct rt2x00_led *led =
254 container_of(led_cdev, struct rt2x00_led, led_dev);
255 unsigned int enabled = brightness != LED_OFF;
256 unsigned int a_mode =
257 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
258 unsigned int bg_mode =
259 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
260
261 if (led->type == LED_TYPE_RADIO) {
262 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
263 MCU_LEDCS_RADIO_STATUS, enabled);
264
265 rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
266 (led->rt2x00dev->led_mcu_reg & 0xff),
267 ((led->rt2x00dev->led_mcu_reg >> 8)));
268 } else if (led->type == LED_TYPE_ASSOC) {
269 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
270 MCU_LEDCS_LINK_BG_STATUS, bg_mode);
271 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
272 MCU_LEDCS_LINK_A_STATUS, a_mode);
273
274 rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
275 (led->rt2x00dev->led_mcu_reg & 0xff),
276 ((led->rt2x00dev->led_mcu_reg >> 8)));
277 } else if (led->type == LED_TYPE_QUALITY) {
278 /*
279 * The brightness is divided into 6 levels (0 - 5),
280 * this means we need to convert the brightness
281 * argument into the matching level within that range.
282 */
283 rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
284 brightness / (LED_FULL / 6), 0);
285 }
286}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200287
288static int rt61pci_blink_set(struct led_classdev *led_cdev,
289 unsigned long *delay_on,
290 unsigned long *delay_off)
291{
292 struct rt2x00_led *led =
293 container_of(led_cdev, struct rt2x00_led, led_dev);
294 u32 reg;
295
296 rt2x00pci_register_read(led->rt2x00dev, MAC_CSR14, &reg);
297 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
298 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
299 rt2x00pci_register_write(led->rt2x00dev, MAC_CSR14, reg);
300
301 return 0;
302}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200303
304static void rt61pci_init_led(struct rt2x00_dev *rt2x00dev,
305 struct rt2x00_led *led,
306 enum led_type type)
307{
308 led->rt2x00dev = rt2x00dev;
309 led->type = type;
310 led->led_dev.brightness_set = rt61pci_brightness_set;
311 led->led_dev.blink_set = rt61pci_blink_set;
312 led->flags = LED_INITIALIZED;
313}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200314#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100315
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700316/*
317 * Configuration handlers.
318 */
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200319static int rt61pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
320 struct rt2x00lib_crypto *crypto,
321 struct ieee80211_key_conf *key)
322{
323 struct hw_key_entry key_entry;
324 struct rt2x00_field32 field;
325 u32 mask;
326 u32 reg;
327
328 if (crypto->cmd == SET_KEY) {
329 /*
330 * rt2x00lib can't determine the correct free
331 * key_idx for shared keys. We have 1 register
332 * with key valid bits. The goal is simple, read
333 * the register, if that is full we have no slots
334 * left.
335 * Note that each BSS is allowed to have up to 4
336 * shared keys, so put a mask over the allowed
337 * entries.
338 */
339 mask = (0xf << crypto->bssidx);
340
341 rt2x00pci_register_read(rt2x00dev, SEC_CSR0, &reg);
342 reg &= mask;
343
344 if (reg && reg == mask)
345 return -ENOSPC;
346
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200347 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200348
349 /*
350 * Upload key to hardware
351 */
352 memcpy(key_entry.key, crypto->key,
353 sizeof(key_entry.key));
354 memcpy(key_entry.tx_mic, crypto->tx_mic,
355 sizeof(key_entry.tx_mic));
356 memcpy(key_entry.rx_mic, crypto->rx_mic,
357 sizeof(key_entry.rx_mic));
358
359 reg = SHARED_KEY_ENTRY(key->hw_key_idx);
360 rt2x00pci_register_multiwrite(rt2x00dev, reg,
361 &key_entry, sizeof(key_entry));
362
363 /*
364 * The cipher types are stored over 2 registers.
365 * bssidx 0 and 1 keys are stored in SEC_CSR1 and
366 * bssidx 1 and 2 keys are stored in SEC_CSR5.
367 * Using the correct defines correctly will cause overhead,
368 * so just calculate the correct offset.
369 */
370 if (key->hw_key_idx < 8) {
371 field.bit_offset = (3 * key->hw_key_idx);
372 field.bit_mask = 0x7 << field.bit_offset;
373
374 rt2x00pci_register_read(rt2x00dev, SEC_CSR1, &reg);
375 rt2x00_set_field32(&reg, field, crypto->cipher);
376 rt2x00pci_register_write(rt2x00dev, SEC_CSR1, reg);
377 } else {
378 field.bit_offset = (3 * (key->hw_key_idx - 8));
379 field.bit_mask = 0x7 << field.bit_offset;
380
381 rt2x00pci_register_read(rt2x00dev, SEC_CSR5, &reg);
382 rt2x00_set_field32(&reg, field, crypto->cipher);
383 rt2x00pci_register_write(rt2x00dev, SEC_CSR5, reg);
384 }
385
386 /*
387 * The driver does not support the IV/EIV generation
388 * in hardware. However it doesn't support the IV/EIV
389 * inside the ieee80211 frame either, but requires it
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100390 * to be provided separately for the descriptor.
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200391 * rt2x00lib will cut the IV/EIV data out of all frames
392 * given to us by mac80211, but we must tell mac80211
393 * to generate the IV/EIV data.
394 */
395 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
396 }
397
398 /*
399 * SEC_CSR0 contains only single-bit fields to indicate
400 * a particular key is valid. Because using the FIELD32()
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100401 * defines directly will cause a lot of overhead, we use
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200402 * a calculation to determine the correct bit directly.
403 */
404 mask = 1 << key->hw_key_idx;
405
406 rt2x00pci_register_read(rt2x00dev, SEC_CSR0, &reg);
407 if (crypto->cmd == SET_KEY)
408 reg |= mask;
409 else if (crypto->cmd == DISABLE_KEY)
410 reg &= ~mask;
411 rt2x00pci_register_write(rt2x00dev, SEC_CSR0, reg);
412
413 return 0;
414}
415
416static int rt61pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
417 struct rt2x00lib_crypto *crypto,
418 struct ieee80211_key_conf *key)
419{
420 struct hw_pairwise_ta_entry addr_entry;
421 struct hw_key_entry key_entry;
422 u32 mask;
423 u32 reg;
424
425 if (crypto->cmd == SET_KEY) {
426 /*
427 * rt2x00lib can't determine the correct free
428 * key_idx for pairwise keys. We have 2 registers
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100429 * with key valid bits. The goal is simple: read
430 * the first register. If that is full, move to
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200431 * the next register.
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100432 * When both registers are full, we drop the key.
433 * Otherwise, we use the first invalid entry.
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200434 */
435 rt2x00pci_register_read(rt2x00dev, SEC_CSR2, &reg);
436 if (reg && reg == ~0) {
437 key->hw_key_idx = 32;
438 rt2x00pci_register_read(rt2x00dev, SEC_CSR3, &reg);
439 if (reg && reg == ~0)
440 return -ENOSPC;
441 }
442
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200443 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200444
445 /*
446 * Upload key to hardware
447 */
448 memcpy(key_entry.key, crypto->key,
449 sizeof(key_entry.key));
450 memcpy(key_entry.tx_mic, crypto->tx_mic,
451 sizeof(key_entry.tx_mic));
452 memcpy(key_entry.rx_mic, crypto->rx_mic,
453 sizeof(key_entry.rx_mic));
454
455 memset(&addr_entry, 0, sizeof(addr_entry));
456 memcpy(&addr_entry, crypto->address, ETH_ALEN);
457 addr_entry.cipher = crypto->cipher;
458
459 reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
460 rt2x00pci_register_multiwrite(rt2x00dev, reg,
461 &key_entry, sizeof(key_entry));
462
463 reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
464 rt2x00pci_register_multiwrite(rt2x00dev, reg,
465 &addr_entry, sizeof(addr_entry));
466
467 /*
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100468 * Enable pairwise lookup table for given BSS idx.
469 * Without this, received frames will not be decrypted
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200470 * by the hardware.
471 */
472 rt2x00pci_register_read(rt2x00dev, SEC_CSR4, &reg);
473 reg |= (1 << crypto->bssidx);
474 rt2x00pci_register_write(rt2x00dev, SEC_CSR4, reg);
475
476 /*
477 * The driver does not support the IV/EIV generation
478 * in hardware. However it doesn't support the IV/EIV
479 * inside the ieee80211 frame either, but requires it
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800480 * to be provided separately for the descriptor.
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200481 * rt2x00lib will cut the IV/EIV data out of all frames
482 * given to us by mac80211, but we must tell mac80211
483 * to generate the IV/EIV data.
484 */
485 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
486 }
487
488 /*
489 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
490 * a particular key is valid. Because using the FIELD32()
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +0100491 * defines directly will cause a lot of overhead, we use
Ivo van Doorn61e754f2008-08-04 16:38:02 +0200492 * a calculation to determine the correct bit directly.
493 */
494 if (key->hw_key_idx < 32) {
495 mask = 1 << key->hw_key_idx;
496
497 rt2x00pci_register_read(rt2x00dev, SEC_CSR2, &reg);
498 if (crypto->cmd == SET_KEY)
499 reg |= mask;
500 else if (crypto->cmd == DISABLE_KEY)
501 reg &= ~mask;
502 rt2x00pci_register_write(rt2x00dev, SEC_CSR2, reg);
503 } else {
504 mask = 1 << (key->hw_key_idx - 32);
505
506 rt2x00pci_register_read(rt2x00dev, SEC_CSR3, &reg);
507 if (crypto->cmd == SET_KEY)
508 reg |= mask;
509 else if (crypto->cmd == DISABLE_KEY)
510 reg &= ~mask;
511 rt2x00pci_register_write(rt2x00dev, SEC_CSR3, reg);
512 }
513
514 return 0;
515}
516
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100517static void rt61pci_config_filter(struct rt2x00_dev *rt2x00dev,
518 const unsigned int filter_flags)
519{
520 u32 reg;
521
522 /*
523 * Start configuration steps.
524 * Note that the version error will always be dropped
525 * and broadcast frames will always be accepted since
526 * there is no filter for it at this time.
527 */
528 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
529 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
530 !(filter_flags & FIF_FCSFAIL));
531 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
532 !(filter_flags & FIF_PLCPFAIL));
533 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200534 !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100535 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
536 !(filter_flags & FIF_PROMISC_IN_BSS));
537 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200538 !(filter_flags & FIF_PROMISC_IN_BSS) &&
539 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100540 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
541 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
542 !(filter_flags & FIF_ALLMULTI));
543 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
544 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
545 !(filter_flags & FIF_CONTROL));
546 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
547}
548
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100549static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev,
550 struct rt2x00_intf *intf,
551 struct rt2x00intf_conf *conf,
552 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700553{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700554 u32 reg;
555
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100556 if (flags & CONFIG_UPDATE_TYPE) {
557 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100558 * Enable synchronisation.
559 */
560 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100561 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
562 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
563 }
564
565 if (flags & CONFIG_UPDATE_MAC) {
566 reg = le32_to_cpu(conf->mac[1]);
567 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
568 conf->mac[1] = cpu_to_le32(reg);
569
570 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2,
571 conf->mac, sizeof(conf->mac));
572 }
573
574 if (flags & CONFIG_UPDATE_BSSID) {
575 reg = le32_to_cpu(conf->bssid[1]);
576 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
577 conf->bssid[1] = cpu_to_le32(reg);
578
579 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4,
580 conf->bssid, sizeof(conf->bssid));
581 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700582}
583
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100584static void rt61pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200585 struct rt2x00lib_erp *erp,
586 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700587{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700588 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700589
590 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200591 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200592 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700593 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
594
Helmut Schaa02044642010-09-08 20:56:32 +0200595 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
596 rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
597 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
598 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
599 !!erp->short_preamble);
600 rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
601 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700602
Helmut Schaa02044642010-09-08 20:56:32 +0200603 if (changed & BSS_CHANGED_BASIC_RATES)
604 rt2x00pci_register_write(rt2x00dev, TXRX_CSR5,
605 erp->basic_rates);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200606
Helmut Schaa02044642010-09-08 20:56:32 +0200607 if (changed & BSS_CHANGED_BEACON_INT) {
608 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
609 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
610 erp->beacon_int * 16);
611 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
612 }
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200613
Helmut Schaa02044642010-09-08 20:56:32 +0200614 if (changed & BSS_CHANGED_ERP_SLOT) {
615 rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
616 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
617 rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200618
Helmut Schaa02044642010-09-08 20:56:32 +0200619 rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
620 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
621 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
622 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
623 rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
624 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700625}
626
627static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200628 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700629{
630 u8 r3;
631 u8 r4;
632 u8 r77;
633
634 rt61pci_bbp_read(rt2x00dev, 3, &r3);
635 rt61pci_bbp_read(rt2x00dev, 4, &r4);
636 rt61pci_bbp_read(rt2x00dev, 77, &r77);
637
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100638 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF5325));
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200639
640 /*
641 * Configure the RX antenna.
642 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200643 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700644 case ANTENNA_HW_DIVERSITY:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200645 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700646 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
Johannes Berg8318d782008-01-24 19:38:38 +0100647 (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700648 break;
649 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200650 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700651 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100652 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissleracaa4102007-10-27 13:41:53 +0200653 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
654 else
655 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700656 break;
657 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100658 default:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200659 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700660 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100661 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissleracaa4102007-10-27 13:41:53 +0200662 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
663 else
664 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700665 break;
666 }
667
668 rt61pci_bbp_write(rt2x00dev, 77, r77);
669 rt61pci_bbp_write(rt2x00dev, 3, r3);
670 rt61pci_bbp_write(rt2x00dev, 4, r4);
671}
672
673static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200674 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700675{
676 u8 r3;
677 u8 r4;
678 u8 r77;
679
680 rt61pci_bbp_read(rt2x00dev, 3, &r3);
681 rt61pci_bbp_read(rt2x00dev, 4, &r4);
682 rt61pci_bbp_read(rt2x00dev, 77, &r77);
683
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100684 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF2529));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700685 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200686 !test_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700687
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200688 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200689 * Configure the RX antenna.
690 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200691 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700692 case ANTENNA_HW_DIVERSITY:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200693 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700694 break;
695 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200696 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
697 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700698 break;
699 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100700 default:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200701 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
702 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700703 break;
704 }
705
706 rt61pci_bbp_write(rt2x00dev, 77, r77);
707 rt61pci_bbp_write(rt2x00dev, 3, r3);
708 rt61pci_bbp_write(rt2x00dev, 4, r4);
709}
710
711static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
712 const int p1, const int p2)
713{
714 u32 reg;
715
716 rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
717
Mattias Nissleracaa4102007-10-27 13:41:53 +0200718 rt2x00_set_field32(&reg, MAC_CSR13_BIT4, p1);
719 rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
720
721 rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
722 rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
723
724 rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700725}
726
727static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200728 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700729{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700730 u8 r3;
731 u8 r4;
732 u8 r77;
733
734 rt61pci_bbp_read(rt2x00dev, 3, &r3);
735 rt61pci_bbp_read(rt2x00dev, 4, &r4);
736 rt61pci_bbp_read(rt2x00dev, 77, &r77);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200737
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200738 /*
739 * Configure the RX antenna.
740 */
741 switch (ant->rx) {
742 case ANTENNA_A:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200743 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
744 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
745 rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200746 break;
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200747 case ANTENNA_HW_DIVERSITY:
748 /*
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100749 * FIXME: Antenna selection for the rf 2529 is very confusing
750 * in the legacy driver. Just default to antenna B until the
751 * legacy code can be properly translated into rt2x00 code.
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200752 */
753 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100754 default:
Mattias Nissleracaa4102007-10-27 13:41:53 +0200755 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
756 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
757 rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200758 break;
759 }
760
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200761 rt61pci_bbp_write(rt2x00dev, 77, r77);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700762 rt61pci_bbp_write(rt2x00dev, 3, r3);
763 rt61pci_bbp_write(rt2x00dev, 4, r4);
764}
765
766struct antenna_sel {
767 u8 word;
768 /*
769 * value[0] -> non-LNA
770 * value[1] -> LNA
771 */
772 u8 value[2];
773};
774
775static const struct antenna_sel antenna_sel_a[] = {
776 { 96, { 0x58, 0x78 } },
777 { 104, { 0x38, 0x48 } },
778 { 75, { 0xfe, 0x80 } },
779 { 86, { 0xfe, 0x80 } },
780 { 88, { 0xfe, 0x80 } },
781 { 35, { 0x60, 0x60 } },
782 { 97, { 0x58, 0x58 } },
783 { 98, { 0x58, 0x58 } },
784};
785
786static const struct antenna_sel antenna_sel_bg[] = {
787 { 96, { 0x48, 0x68 } },
788 { 104, { 0x2c, 0x3c } },
789 { 75, { 0xfe, 0x80 } },
790 { 86, { 0xfe, 0x80 } },
791 { 88, { 0xfe, 0x80 } },
792 { 35, { 0x50, 0x50 } },
793 { 97, { 0x48, 0x48 } },
794 { 98, { 0x48, 0x48 } },
795};
796
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100797static void rt61pci_config_ant(struct rt2x00_dev *rt2x00dev,
798 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700799{
800 const struct antenna_sel *sel;
801 unsigned int lna;
802 unsigned int i;
803 u32 reg;
804
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100805 /*
806 * We should never come here because rt2x00lib is supposed
807 * to catch this and send us the correct antenna explicitely.
808 */
809 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
810 ant->tx == ANTENNA_SW_DIVERSITY);
811
Johannes Berg8318d782008-01-24 19:38:38 +0100812 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700813 sel = antenna_sel_a;
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200814 lna = test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700815 } else {
816 sel = antenna_sel_bg;
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200817 lna = test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700818 }
819
Mattias Nissleracaa4102007-10-27 13:41:53 +0200820 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
821 rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
822
823 rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
824
Ivo van Doornddc827f2007-10-13 16:26:42 +0200825 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
Johannes Berg8318d782008-01-24 19:38:38 +0100826 rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
Ivo van Doornddc827f2007-10-13 16:26:42 +0200827 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
Johannes Berg8318d782008-01-24 19:38:38 +0100828 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
Ivo van Doornddc827f2007-10-13 16:26:42 +0200829
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700830 rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
831
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100832 if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200833 rt61pci_config_antenna_5x(rt2x00dev, ant);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100834 else if (rt2x00_rf(rt2x00dev, RF2527))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200835 rt61pci_config_antenna_2x(rt2x00dev, ant);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100836 else if (rt2x00_rf(rt2x00dev, RF2529)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200837 if (test_bit(CAPABILITY_DOUBLE_ANTENNA, &rt2x00dev->cap_flags))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200838 rt61pci_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700839 else
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200840 rt61pci_config_antenna_2529(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700841 }
842}
843
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100844static void rt61pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
845 struct rt2x00lib_conf *libconf)
846{
847 u16 eeprom;
848 short lna_gain = 0;
849
850 if (libconf->conf->channel->band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200851 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100852 lna_gain += 14;
853
854 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
855 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
856 } else {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200857 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100858 lna_gain += 14;
859
860 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
861 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
862 }
863
864 rt2x00dev->lna_gain = lna_gain;
865}
866
867static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
868 struct rf_channel *rf, const int txpower)
869{
870 u8 r3;
871 u8 r94;
872 u8 smart;
873
874 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
875 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
876
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100877 smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100878
879 rt61pci_bbp_read(rt2x00dev, 3, &r3);
880 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
881 rt61pci_bbp_write(rt2x00dev, 3, r3);
882
883 r94 = 6;
884 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
885 r94 += txpower - MAX_TXPOWER;
886 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
887 r94 += txpower;
888 rt61pci_bbp_write(rt2x00dev, 94, r94);
889
890 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
891 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
892 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
893 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
894
895 udelay(200);
896
897 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
898 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
899 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
900 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
901
902 udelay(200);
903
904 rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
905 rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
906 rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
907 rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
908
909 msleep(1);
910}
911
912static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
913 const int txpower)
914{
915 struct rf_channel rf;
916
917 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
918 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
919 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
920 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
921
922 rt61pci_config_channel(rt2x00dev, &rf, txpower);
923}
924
925static void rt61pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200926 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700927{
928 u32 reg;
929
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100930 rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +0200931 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1);
932 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0);
933 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100934 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
935 libconf->conf->long_frame_max_tx_count);
936 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
937 libconf->conf->short_frame_max_tx_count);
938 rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
939}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700940
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100941static void rt61pci_config_ps(struct rt2x00_dev *rt2x00dev,
942 struct rt2x00lib_conf *libconf)
943{
944 enum dev_state state =
945 (libconf->conf->flags & IEEE80211_CONF_PS) ?
946 STATE_SLEEP : STATE_AWAKE;
947 u32 reg;
948
949 if (state == STATE_SLEEP) {
950 rt2x00pci_register_read(rt2x00dev, MAC_CSR11, &reg);
951 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200952 rt2x00dev->beacon_int - 10);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100953 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
954 libconf->conf->listen_interval - 1);
955 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);
956
957 /* We must first disable autowake before it can be enabled */
958 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
959 rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
960
961 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
962 rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
963
964 rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000005);
965 rt2x00pci_register_write(rt2x00dev, IO_CNTL_CSR, 0x0000001c);
966 rt2x00pci_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000060);
967
968 rt61pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 0);
969 } else {
970 rt2x00pci_register_read(rt2x00dev, MAC_CSR11, &reg);
971 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
972 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
973 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
974 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
975 rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
976
977 rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007);
978 rt2x00pci_register_write(rt2x00dev, IO_CNTL_CSR, 0x00000018);
979 rt2x00pci_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000020);
980
981 rt61pci_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
982 }
983}
984
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700985static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100986 struct rt2x00lib_conf *libconf,
987 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700988{
Ivo van Doornba2ab472008-08-06 16:22:17 +0200989 /* Always recalculate LNA gain before changing configuration */
990 rt61pci_config_lna_gain(rt2x00dev, libconf);
991
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100992 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200993 rt61pci_config_channel(rt2x00dev, &libconf->rf,
994 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100995 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
996 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200997 rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100998 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
999 rt61pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +01001000 if (flags & IEEE80211_CONF_CHANGE_PS)
1001 rt61pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001002}
1003
1004/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001005 * Link tuning
1006 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +02001007static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
1008 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001009{
1010 u32 reg;
1011
1012 /*
1013 * Update FCS error count from register.
1014 */
1015 rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +02001016 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001017
1018 /*
1019 * Update False CCA count from register.
1020 */
1021 rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +02001022 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001023}
1024
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001025static inline void rt61pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1026 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +01001027{
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001028 if (qual->vgc_level != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +01001029 rt61pci_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001030 qual->vgc_level = vgc_level;
1031 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +01001032 }
1033}
1034
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001035static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1036 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001037{
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001038 rt61pci_set_vgc(rt2x00dev, qual, 0x20);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001039}
1040
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001041static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1042 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001043{
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001044 u8 up_bound;
1045 u8 low_bound;
1046
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001047 /*
1048 * Determine r17 bounds.
1049 */
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +02001050 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001051 low_bound = 0x28;
1052 up_bound = 0x48;
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001053 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001054 low_bound += 0x10;
1055 up_bound += 0x10;
1056 }
1057 } else {
1058 low_bound = 0x20;
1059 up_bound = 0x40;
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001060 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001061 low_bound += 0x10;
1062 up_bound += 0x10;
1063 }
1064 }
1065
1066 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001067 * If we are not associated, we should go straight to the
1068 * dynamic CCA tuning.
1069 */
1070 if (!rt2x00dev->intf_associated)
1071 goto dynamic_cca_tune;
1072
1073 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001074 * Special big-R17 for very short distance
1075 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001076 if (qual->rssi >= -35) {
1077 rt61pci_set_vgc(rt2x00dev, qual, 0x60);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001078 return;
1079 }
1080
1081 /*
1082 * Special big-R17 for short distance
1083 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001084 if (qual->rssi >= -58) {
1085 rt61pci_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001086 return;
1087 }
1088
1089 /*
1090 * Special big-R17 for middle-short distance
1091 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001092 if (qual->rssi >= -66) {
1093 rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x10);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001094 return;
1095 }
1096
1097 /*
1098 * Special mid-R17 for middle distance
1099 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001100 if (qual->rssi >= -74) {
1101 rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x08);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001102 return;
1103 }
1104
1105 /*
1106 * Special case: Change up_bound based on the rssi.
1107 * Lower up_bound when rssi is weaker then -74 dBm.
1108 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001109 up_bound -= 2 * (-74 - qual->rssi);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001110 if (low_bound > up_bound)
1111 up_bound = low_bound;
1112
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001113 if (qual->vgc_level > up_bound) {
1114 rt61pci_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001115 return;
1116 }
1117
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001118dynamic_cca_tune:
1119
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001120 /*
1121 * r17 does not yet exceed upper limit, continue and base
1122 * the r17 tuning on the false CCA count.
1123 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001124 if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
1125 rt61pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
1126 else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
1127 rt61pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001128}
1129
1130/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001131 * Queue handlers.
1132 */
1133static void rt61pci_start_queue(struct data_queue *queue)
1134{
1135 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1136 u32 reg;
1137
1138 switch (queue->qid) {
1139 case QID_RX:
1140 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1141 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1142 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1143 break;
1144 case QID_BEACON:
1145 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
1146 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
1147 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
1148 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1149 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
1150 break;
1151 default:
1152 break;
1153 }
1154}
1155
1156static void rt61pci_kick_queue(struct data_queue *queue)
1157{
1158 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1159 u32 reg;
1160
1161 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001162 case QID_AC_VO:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001163 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1164 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0, 1);
1165 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1166 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001167 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001168 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1169 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1, 1);
1170 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1171 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001172 case QID_AC_BE:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001173 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1174 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2, 1);
1175 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1176 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001177 case QID_AC_BK:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001178 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1179 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3, 1);
1180 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1181 break;
1182 default:
1183 break;
1184 }
1185}
1186
1187static void rt61pci_stop_queue(struct data_queue *queue)
1188{
1189 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1190 u32 reg;
1191
1192 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001193 case QID_AC_VO:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001194 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1195 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
1196 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1197 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001198 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001199 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1200 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
1201 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1202 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001203 case QID_AC_BE:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001204 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1205 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
1206 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1207 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +01001208 case QID_AC_BK:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001209 rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1210 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
1211 rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1212 break;
1213 case QID_RX:
1214 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1215 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 1);
1216 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1217 break;
1218 case QID_BEACON:
1219 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
1220 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1221 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1222 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1223 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
Helmut Schaa5846a552011-01-30 13:19:08 +01001224
1225 /*
1226 * Wait for possibly running tbtt tasklets.
1227 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001228 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001229 break;
1230 default:
1231 break;
1232 }
1233}
1234
1235/*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001236 * Firmware functions
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001237 */
1238static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1239{
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001240 u16 chip;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001241 char *fw_name;
1242
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001243 pci_read_config_word(to_pci_dev(rt2x00dev->dev), PCI_DEVICE_ID, &chip);
1244 switch (chip) {
1245 case RT2561_PCI_ID:
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001246 fw_name = FIRMWARE_RT2561;
1247 break;
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001248 case RT2561s_PCI_ID:
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001249 fw_name = FIRMWARE_RT2561s;
1250 break;
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001251 case RT2661_PCI_ID:
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001252 fw_name = FIRMWARE_RT2661;
1253 break;
1254 default:
1255 fw_name = NULL;
1256 break;
1257 }
1258
1259 return fw_name;
1260}
1261
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001262static int rt61pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1263 const u8 *data, const size_t len)
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001264{
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001265 u16 fw_crc;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001266 u16 crc;
1267
1268 /*
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001269 * Only support 8kb firmware files.
1270 */
1271 if (len != 8192)
1272 return FW_BAD_LENGTH;
1273
1274 /*
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +01001275 * The last 2 bytes in the firmware array are the crc checksum itself.
1276 * This means that we should never pass those 2 bytes to the crc
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001277 * algorithm.
1278 */
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001279 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1280
1281 /*
1282 * Use the crc itu-t algorithm.
1283 */
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001284 crc = crc_itu_t(0, data, len - 2);
1285 crc = crc_itu_t_byte(crc, 0);
1286 crc = crc_itu_t_byte(crc, 0);
1287
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001288 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001289}
1290
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001291static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1292 const u8 *data, const size_t len)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001293{
1294 int i;
1295 u32 reg;
1296
1297 /*
1298 * Wait for stable hardware.
1299 */
1300 for (i = 0; i < 100; i++) {
1301 rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
1302 if (reg)
1303 break;
1304 msleep(1);
1305 }
1306
1307 if (!reg) {
1308 ERROR(rt2x00dev, "Unstable hardware.\n");
1309 return -EBUSY;
1310 }
1311
1312 /*
1313 * Prepare MCU and mailbox for firmware loading.
1314 */
1315 reg = 0;
1316 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
1317 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1318 rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1319 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1320 rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
1321
1322 /*
1323 * Write firmware to device.
1324 */
1325 reg = 0;
1326 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
1327 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
1328 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1329
1330 rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
1331 data, len);
1332
1333 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
1334 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1335
1336 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
1337 rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1338
1339 for (i = 0; i < 100; i++) {
1340 rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
1341 if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
1342 break;
1343 msleep(1);
1344 }
1345
1346 if (i == 100) {
1347 ERROR(rt2x00dev, "MCU Control register not ready.\n");
1348 return -EBUSY;
1349 }
1350
1351 /*
Ivo van Doorne6d3e902008-07-27 15:06:50 +02001352 * Hardware needs another millisecond before it is ready.
1353 */
1354 msleep(1);
1355
1356 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001357 * Reset MAC and BBP registers.
1358 */
1359 reg = 0;
1360 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1361 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1362 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1363
1364 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1365 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1366 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1367 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1368
1369 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1370 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1371 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1372
1373 return 0;
1374}
1375
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001376/*
1377 * Initialization functions.
1378 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001379static bool rt61pci_get_entry_state(struct queue_entry *entry)
1380{
1381 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1382 u32 word;
1383
1384 if (entry->queue->qid == QID_RX) {
1385 rt2x00_desc_read(entry_priv->desc, 0, &word);
1386
1387 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
1388 } else {
1389 rt2x00_desc_read(entry_priv->desc, 0, &word);
1390
1391 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1392 rt2x00_get_field32(word, TXD_W0_VALID));
1393 }
1394}
1395
1396static void rt61pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001397{
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001398 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001399 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001400 u32 word;
1401
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001402 if (entry->queue->qid == QID_RX) {
1403 rt2x00_desc_read(entry_priv->desc, 5, &word);
1404 rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS,
1405 skbdesc->skb_dma);
1406 rt2x00_desc_write(entry_priv->desc, 5, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001407
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01001408 rt2x00_desc_read(entry_priv->desc, 0, &word);
1409 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
1410 rt2x00_desc_write(entry_priv->desc, 0, word);
1411 } else {
1412 rt2x00_desc_read(entry_priv->desc, 0, &word);
1413 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
1414 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
1415 rt2x00_desc_write(entry_priv->desc, 0, word);
1416 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001417}
1418
Ivo van Doorn181d6902008-02-05 16:42:23 -05001419static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001420{
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001421 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001422 u32 reg;
1423
1424 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001425 * Initialize registers.
1426 */
1427 rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
1428 rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001429 rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001430 rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001431 rt2x00dev->tx[1].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001432 rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001433 rt2x00dev->tx[2].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001434 rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001435 rt2x00dev->tx[3].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001436 rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
1437
1438 rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001439 rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001440 rt2x00dev->tx[0].desc_size / 4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001441 rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
1442
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001443 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001444 rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +01001445 rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001446 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001447 rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
1448
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001449 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001450 rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +01001451 rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001452 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001453 rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
1454
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001455 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001456 rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +01001457 rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001458 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001459 rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
1460
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001461 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001462 rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +01001463 rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001464 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001465 rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
1466
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001467 rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001468 rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001469 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
1470 rt2x00dev->rx->desc_size / 4);
1471 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
1472 rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
1473
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001474 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001475 rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +01001476 rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001477 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001478 rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
1479
1480 rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
1481 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
1482 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
1483 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
1484 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001485 rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
1486
1487 rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
1488 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
1489 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
1490 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
1491 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001492 rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
1493
1494 rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1495 rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
1496 rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1497
1498 return 0;
1499}
1500
1501static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
1502{
1503 u32 reg;
1504
1505 rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1506 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1507 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1508 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1509 rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1510
1511 rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
1512 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1513 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1514 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1515 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1516 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1517 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1518 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1519 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1520 rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
1521
1522 /*
1523 * CCK TXD BBP registers
1524 */
1525 rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
1526 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1527 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1528 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1529 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1530 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1531 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1532 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1533 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1534 rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
1535
1536 /*
1537 * OFDM TXD BBP registers
1538 */
1539 rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
1540 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1541 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1542 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1543 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1544 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1545 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1546 rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
1547
1548 rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
1549 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1550 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1551 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1552 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1553 rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
1554
1555 rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
1556 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1557 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1558 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1559 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1560 rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
1561
Ivo van Doorn1f909162008-07-08 13:45:20 +02001562 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
1563 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
1564 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1565 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
1566 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1567 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1568 rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
1569 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
1570
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001571 rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1572
1573 rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
1574
1575 rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
1576 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1577 rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
1578
1579 rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
1580
1581 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1582 return -EBUSY;
1583
1584 rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
1585
1586 /*
1587 * Invalidate all Shared Keys (SEC_CSR0),
1588 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1589 */
1590 rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1591 rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1592 rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1593
1594 rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
1595 rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
1596 rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1597 rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
1598
1599 rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
1600
1601 rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
1602
1603 rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1604
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001605 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001606 * Clear all beacons
1607 * For the Beacon base registers we only need to clear
1608 * the first byte since that byte contains the VALID and OWNER
1609 * bits which (when set to 0) will invalidate the entire beacon.
1610 */
1611 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1612 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1613 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1614 rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1615
1616 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001617 * We must clear the error counters.
1618 * These registers are cleared on read,
1619 * so we may pass a useless variable to store the value.
1620 */
1621 rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
1622 rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
1623 rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
1624
1625 /*
1626 * Reset MAC and BBP registers.
1627 */
1628 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1629 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1630 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1631 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1632
1633 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1634 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1635 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1636 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1637
1638 rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1639 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1640 rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1641
1642 return 0;
1643}
1644
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001645static int rt61pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1646{
1647 unsigned int i;
1648 u8 value;
1649
1650 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1651 rt61pci_bbp_read(rt2x00dev, 0, &value);
1652 if ((value != 0xff) && (value != 0x00))
1653 return 0;
1654 udelay(REGISTER_BUSY_DELAY);
1655 }
1656
1657 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1658 return -EACCES;
1659}
1660
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001661static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1662{
1663 unsigned int i;
1664 u16 eeprom;
1665 u8 reg_id;
1666 u8 value;
1667
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001668 if (unlikely(rt61pci_wait_bbp_ready(rt2x00dev)))
1669 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001670
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001671 rt61pci_bbp_write(rt2x00dev, 3, 0x00);
1672 rt61pci_bbp_write(rt2x00dev, 15, 0x30);
1673 rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
1674 rt61pci_bbp_write(rt2x00dev, 22, 0x38);
1675 rt61pci_bbp_write(rt2x00dev, 23, 0x06);
1676 rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
1677 rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
1678 rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
1679 rt61pci_bbp_write(rt2x00dev, 34, 0x12);
1680 rt61pci_bbp_write(rt2x00dev, 37, 0x07);
1681 rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
1682 rt61pci_bbp_write(rt2x00dev, 41, 0x60);
1683 rt61pci_bbp_write(rt2x00dev, 53, 0x10);
1684 rt61pci_bbp_write(rt2x00dev, 54, 0x18);
1685 rt61pci_bbp_write(rt2x00dev, 60, 0x10);
1686 rt61pci_bbp_write(rt2x00dev, 61, 0x04);
1687 rt61pci_bbp_write(rt2x00dev, 62, 0x04);
1688 rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
1689 rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
1690 rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
1691 rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
1692 rt61pci_bbp_write(rt2x00dev, 99, 0x00);
1693 rt61pci_bbp_write(rt2x00dev, 102, 0x16);
1694 rt61pci_bbp_write(rt2x00dev, 107, 0x04);
1695
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001696 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1697 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1698
1699 if (eeprom != 0xffff && eeprom != 0x0000) {
1700 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1701 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001702 rt61pci_bbp_write(rt2x00dev, reg_id, value);
1703 }
1704 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001705
1706 return 0;
1707}
1708
1709/*
1710 * Device state switch handlers.
1711 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001712static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1713 enum dev_state state)
1714{
Helmut Schaab5509112011-01-30 13:20:52 +01001715 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001716 u32 reg;
Helmut Schaa5846a552011-01-30 13:19:08 +01001717 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001718
1719 /*
1720 * When interrupts are being enabled, the interrupt registers
1721 * should clear the register to assure a clean state.
1722 */
1723 if (state == STATE_RADIO_IRQ_ON) {
1724 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1725 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1726
1727 rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
1728 rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
1729 }
1730
1731 /*
1732 * Only toggle the interrupts bits we are going to use.
1733 * Non-checked interrupt bits are disabled by default.
1734 */
Helmut Schaa5846a552011-01-30 13:19:08 +01001735 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
1736
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001737 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
1738 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
1739 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
Helmut Schaa66465052010-09-08 20:57:10 +02001740 rt2x00_set_field32(&reg, INT_MASK_CSR_BEACON_DONE, mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001741 rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
1742 rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
1743 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
1744
1745 rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
1746 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
1747 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
1748 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
1749 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
1750 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
1751 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
1752 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
1753 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
Helmut Schaa66465052010-09-08 20:57:10 +02001754 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_TWAKEUP, mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001755 rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
Helmut Schaa5846a552011-01-30 13:19:08 +01001756
1757 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
1758
1759 if (state == STATE_RADIO_IRQ_OFF) {
1760 /*
1761 * Ensure that all tasklets are finished.
1762 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001763 tasklet_kill(&rt2x00dev->txstatus_tasklet);
1764 tasklet_kill(&rt2x00dev->rxdone_tasklet);
1765 tasklet_kill(&rt2x00dev->autowake_tasklet);
1766 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Helmut Schaa5846a552011-01-30 13:19:08 +01001767 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001768}
1769
1770static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1771{
1772 u32 reg;
1773
1774 /*
1775 * Initialize all registers.
1776 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001777 if (unlikely(rt61pci_init_queues(rt2x00dev) ||
1778 rt61pci_init_registers(rt2x00dev) ||
1779 rt61pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001780 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001781
1782 /*
1783 * Enable RX.
1784 */
1785 rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1786 rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
1787 rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1788
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001789 return 0;
1790}
1791
1792static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1793{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001794 /*
1795 * Disable power
1796 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001797 rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001798}
1799
1800static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1801{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001802 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001803 unsigned int i;
1804 char put_to_sleep;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001805
1806 put_to_sleep = (state != STATE_AWAKE);
1807
1808 rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
1809 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1810 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1811 rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
1812
1813 /*
1814 * Device is not guaranteed to be in the requested state yet.
1815 * We must wait until the register indicates that the
1816 * device has entered the correct state.
1817 */
1818 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001819 rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg2);
1820 state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001821 if (state == !put_to_sleep)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001822 return 0;
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001823 rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001824 msleep(10);
1825 }
1826
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001827 return -EBUSY;
1828}
1829
1830static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1831 enum dev_state state)
1832{
1833 int retval = 0;
1834
1835 switch (state) {
1836 case STATE_RADIO_ON:
1837 retval = rt61pci_enable_radio(rt2x00dev);
1838 break;
1839 case STATE_RADIO_OFF:
1840 rt61pci_disable_radio(rt2x00dev);
1841 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001842 case STATE_RADIO_IRQ_ON:
1843 case STATE_RADIO_IRQ_OFF:
1844 rt61pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001845 break;
1846 case STATE_DEEP_SLEEP:
1847 case STATE_SLEEP:
1848 case STATE_STANDBY:
1849 case STATE_AWAKE:
1850 retval = rt61pci_set_state(rt2x00dev, state);
1851 break;
1852 default:
1853 retval = -ENOTSUPP;
1854 break;
1855 }
1856
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001857 if (unlikely(retval))
1858 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1859 state, retval);
1860
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001861 return retval;
1862}
1863
1864/*
1865 * TX descriptor initialization
1866 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001867static void rt61pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001868 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001869{
Ivo van Doorn93331452010-08-23 19:53:39 +02001870 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1871 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001872 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001873 u32 word;
1874
1875 /*
1876 * Start writing the descriptor words.
1877 */
1878 rt2x00_desc_read(txd, 1, &word);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001879 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid);
1880 rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs);
1881 rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min);
1882 rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max);
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001883 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
Ivo van Doorn5adf6d62008-07-20 18:03:38 +02001884 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
1885 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001886 rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001887 rt2x00_desc_write(txd, 1, word);
1888
1889 rt2x00_desc_read(txd, 2, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001890 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal);
1891 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service);
1892 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW,
1893 txdesc->u.plcp.length_low);
1894 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH,
1895 txdesc->u.plcp.length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001896 rt2x00_desc_write(txd, 2, word);
1897
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001898 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01001899 _rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
1900 _rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001901 }
1902
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001903 rt2x00_desc_read(txd, 5, &word);
Ivo van Doorn93331452010-08-23 19:53:39 +02001904 rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001905 rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE,
1906 skbdesc->entry->entry_idx);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001907 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
Ivo van Doorn93331452010-08-23 19:53:39 +02001908 TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001909 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1910 rt2x00_desc_write(txd, 5, word);
1911
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001912 if (entry->queue->qid != QID_BEACON) {
Gertjan van Wingerde6b97cb02010-05-11 23:51:38 +02001913 rt2x00_desc_read(txd, 6, &word);
1914 rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS,
1915 skbdesc->skb_dma);
1916 rt2x00_desc_write(txd, 6, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001917
Adam Bakerd7bafff2008-02-03 15:46:24 +01001918 rt2x00_desc_read(txd, 11, &word);
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001919 rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0,
1920 txdesc->length);
Adam Bakerd7bafff2008-02-03 15:46:24 +01001921 rt2x00_desc_write(txd, 11, word);
1922 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001923
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001924 /*
1925 * Writing TXD word 0 must the last to prevent a race condition with
1926 * the device, whereby the device may take hold of the TXD before we
1927 * finished updating it.
1928 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001929 rt2x00_desc_read(txd, 0, &word);
1930 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1931 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1932 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001933 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001934 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001935 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001936 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001937 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001938 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn076f9582008-12-20 10:59:02 +01001939 (txdesc->rate_mode == RATE_MODE_OFDM));
Helmut Schaa25177942011-03-03 19:43:25 +01001940 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001941 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001942 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001943 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
1944 test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
1945 rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
1946 test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
1947 rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001948 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001949 rt2x00_set_field32(&word, TXD_W0_BURST,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001950 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn61e754f2008-08-04 16:38:02 +02001951 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001952 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001953
1954 /*
1955 * Register descriptor details in skb frame descriptor.
1956 */
1957 skbdesc->desc = txd;
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001958 skbdesc->desc_len = (entry->queue->qid == QID_BEACON) ? TXINFO_SIZE :
1959 TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001960}
1961
1962/*
1963 * TX data initialization
1964 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001965static void rt61pci_write_beacon(struct queue_entry *entry,
1966 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001967{
1968 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001969 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001970 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001971 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -06001972 u32 orig_reg, reg;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001973
1974 /*
1975 * Disable beaconing while we are reloading the beacon data,
1976 * otherwise we might be sending out invalid data.
1977 */
1978 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -06001979 orig_reg = reg;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001980 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1981 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
1982
1983 /*
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001984 * Write the TX descriptor for the beacon.
1985 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001986 rt61pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001987
1988 /*
1989 * Dump beacon to userspace through debugfs.
1990 */
1991 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
1992
1993 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001994 * Write entire beacon with descriptor and padding to register.
Ivo van Doornbd88a782008-07-09 15:12:44 +02001995 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001996 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -06001997 if (padding_len && skb_pad(entry->skb, padding_len)) {
1998 ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
1999 /* skb freed by skb_pad() on failure */
2000 entry->skb = NULL;
2001 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
2002 return;
2003 }
2004
Ivo van Doornbd88a782008-07-09 15:12:44 +02002005 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02002006 rt2x00pci_register_multiwrite(rt2x00dev, beacon_base,
2007 entry_priv->desc, TXINFO_SIZE);
2008 rt2x00pci_register_multiwrite(rt2x00dev, beacon_base + TXINFO_SIZE,
Wolfgang Kufner739fd942010-12-13 12:39:12 +01002009 entry->skb->data,
2010 entry->skb->len + padding_len);
Ivo van Doornbd88a782008-07-09 15:12:44 +02002011
2012 /*
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02002013 * Enable beaconing again.
2014 *
2015 * For Wi-Fi faily generated beacons between participating
2016 * stations. Set TBTT phase adaptive adjustment step to 8us.
2017 */
2018 rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
2019
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02002020 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
2021 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
2022
2023 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02002024 * Clean up beacon skb.
2025 */
2026 dev_kfree_skb_any(entry->skb);
2027 entry->skb = NULL;
2028}
2029
Helmut Schaa69cf36a2011-01-30 13:16:03 +01002030static void rt61pci_clear_beacon(struct queue_entry *entry)
2031{
2032 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2033 u32 reg;
2034
2035 /*
2036 * Disable beaconing while we are reloading the beacon data,
2037 * otherwise we might be sending out invalid data.
2038 */
2039 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
2040 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
2041 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
2042
2043 /*
2044 * Clear beacon.
2045 */
2046 rt2x00pci_register_write(rt2x00dev,
2047 HW_BEACON_OFFSET(entry->entry_idx), 0);
2048
2049 /*
2050 * Enable beaconing again.
2051 */
2052 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
2053 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
2054}
2055
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002056/*
2057 * RX control handlers
2058 */
2059static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
2060{
Ivo van Doornba2ab472008-08-06 16:22:17 +02002061 u8 offset = rt2x00dev->lna_gain;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002062 u8 lna;
2063
2064 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
2065 switch (lna) {
2066 case 3:
Ivo van Doornba2ab472008-08-06 16:22:17 +02002067 offset += 90;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002068 break;
2069 case 2:
Ivo van Doornba2ab472008-08-06 16:22:17 +02002070 offset += 74;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002071 break;
2072 case 1:
Ivo van Doornba2ab472008-08-06 16:22:17 +02002073 offset += 64;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002074 break;
2075 default:
2076 return 0;
2077 }
2078
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +02002079 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002080 if (lna == 3 || lna == 2)
2081 offset += 10;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002082 }
2083
2084 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
2085}
2086
Ivo van Doorn181d6902008-02-05 16:42:23 -05002087static void rt61pci_fill_rxdone(struct queue_entry *entry,
John Daiker55887512008-10-17 12:16:17 -07002088 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002089{
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002090 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002091 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002092 u32 word0;
2093 u32 word1;
2094
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002095 rt2x00_desc_read(entry_priv->desc, 0, &word0);
2096 rt2x00_desc_read(entry_priv->desc, 1, &word1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002097
Johannes Berg4150c572007-09-17 01:29:23 -04002098 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05002099 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002100
Gertjan van Wingerde78b8f3b2010-05-08 23:40:20 +02002101 rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
2102 rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002103
2104 if (rxdesc->cipher != CIPHER_NONE) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01002105 _rt2x00_desc_read(entry_priv->desc, 2, &rxdesc->iv[0]);
2106 _rt2x00_desc_read(entry_priv->desc, 3, &rxdesc->iv[1]);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01002107 rxdesc->dev_flags |= RXDONE_CRYPTO_IV;
2108
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002109 _rt2x00_desc_read(entry_priv->desc, 4, &rxdesc->icv);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01002110 rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002111
2112 /*
2113 * Hardware has stripped IV/EIV data from 802.11 frame during
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +01002114 * decryption. It has provided the data separately but rt2x00lib
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002115 * should decide if it should be reinserted.
2116 */
2117 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2118
2119 /*
Gertjan van Wingerdea0aff622011-01-30 13:23:22 +01002120 * The hardware has already checked the Michael Mic and has
2121 * stripped it from the frame. Signal this to mac80211.
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002122 */
2123 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
2124
2125 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2126 rxdesc->flags |= RX_FLAG_DECRYPTED;
2127 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2128 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2129 }
2130
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002131 /*
2132 * Obtain the status about this packet.
Ivo van Doorn89993892008-03-09 22:49:04 +01002133 * When frame was received with an OFDM bitrate,
2134 * the signal is the PLCP value. If it was received with
2135 * a CCK bitrate the signal is the rate in 100kbit/s.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002136 */
Ivo van Doorn89993892008-03-09 22:49:04 +01002137 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002138 rxdesc->rssi = rt61pci_agc_to_rssi(rt2x00dev, word1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05002139 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01002140
Ivo van Doorn19d30e02008-03-15 21:38:07 +01002141 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
2142 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02002143 else
2144 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01002145 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
2146 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002147}
2148
2149/*
2150 * Interrupt functions.
2151 */
2152static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
2153{
Ivo van Doorn181d6902008-02-05 16:42:23 -05002154 struct data_queue *queue;
2155 struct queue_entry *entry;
2156 struct queue_entry *entry_done;
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002157 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002158 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002159 u32 word;
2160 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002161 int type;
2162 int index;
Ivo van Doorne6474c32010-06-14 22:13:37 +02002163 int i;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002164
2165 /*
Ivo van Doorne6474c32010-06-14 22:13:37 +02002166 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
2167 * at most X times and also stop processing once the TX_STA_FIFO_VALID
2168 * flag is not set anymore.
2169 *
2170 * The legacy drivers use X=TX_RING_SIZE but state in a comment
2171 * that the TX_STA_FIFO stack has a size of 16. We stick to our
2172 * tx ring size for now.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002173 */
Helmut Schaaefd2f272010-11-04 20:37:22 +01002174 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002175 rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
2176 if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
2177 break;
2178
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002179 /*
2180 * Skip this entry when it contains an invalid
Ivo van Doorn181d6902008-02-05 16:42:23 -05002181 * queue identication number.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002182 */
2183 type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
Helmut Schaa11f818e2011-03-03 19:38:55 +01002184 queue = rt2x00queue_get_tx_queue(rt2x00dev, type);
Ivo van Doorn181d6902008-02-05 16:42:23 -05002185 if (unlikely(!queue))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002186 continue;
2187
2188 /*
2189 * Skip this entry when it contains an invalid
2190 * index number.
2191 */
2192 index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
Ivo van Doorn181d6902008-02-05 16:42:23 -05002193 if (unlikely(index >= queue->limit))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002194 continue;
2195
Ivo van Doorn181d6902008-02-05 16:42:23 -05002196 entry = &queue->entries[index];
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002197 entry_priv = entry->priv_data;
2198 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002199
2200 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
2201 !rt2x00_get_field32(word, TXD_W0_VALID))
2202 return;
2203
Ivo van Doorn181d6902008-02-05 16:42:23 -05002204 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Mattias Nissler62bc0602007-11-12 15:03:12 +01002205 while (entry != entry_done) {
Ivo van Doorn181d6902008-02-05 16:42:23 -05002206 /* Catch up.
2207 * Just report any entries we missed as failed.
2208 */
Mattias Nissler62bc0602007-11-12 15:03:12 +01002209 WARNING(rt2x00dev,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002210 "TX status report missed for entry %d\n",
2211 entry_done->entry_idx);
2212
Helmut Schaa65b7fc92010-09-08 20:57:40 +02002213 rt2x00lib_txdone_noinfo(entry_done, TXDONE_UNKNOWN);
Ivo van Doorn181d6902008-02-05 16:42:23 -05002214 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Mattias Nissler62bc0602007-11-12 15:03:12 +01002215 }
2216
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002217 /*
2218 * Obtain the status about this packet.
2219 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02002220 txdesc.flags = 0;
2221 switch (rt2x00_get_field32(reg, STA_CSR4_TX_RESULT)) {
2222 case 0: /* Success, maybe with retry */
2223 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2224 break;
2225 case 6: /* Failure, excessive retries */
2226 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
2227 /* Don't break, this is a failed frame! */
2228 default: /* Failure */
2229 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2230 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05002231 txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002232
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +02002233 /*
2234 * the frame was retried at least once
2235 * -> hw used fallback rates
2236 */
2237 if (txdesc.retry)
2238 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2239
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02002240 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002241 }
2242}
2243
Gertjan van Wingerde9e189442010-03-30 23:50:25 +02002244static void rt61pci_wakeup(struct rt2x00_dev *rt2x00dev)
2245{
2246 struct ieee80211_conf conf = { .flags = 0 };
2247 struct rt2x00lib_conf libconf = { .conf = &conf };
2248
2249 rt61pci_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
2250}
2251
Helmut Schaa7a5a6812011-04-18 15:31:31 +02002252static inline void rt61pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
2253 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002254{
Helmut Schaa5846a552011-01-30 13:19:08 +01002255 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002256
2257 /*
Helmut Schaa5846a552011-01-30 13:19:08 +01002258 * Enable a single interrupt. The interrupt mask register
2259 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002260 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002261 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002262
Helmut Schaa5846a552011-01-30 13:19:08 +01002263 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
2264 rt2x00_set_field32(&reg, irq_field, 0);
2265 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002266
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002267 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002268}
2269
Helmut Schaa5846a552011-01-30 13:19:08 +01002270static void rt61pci_enable_mcu_interrupt(struct rt2x00_dev *rt2x00dev,
2271 struct rt2x00_field32 irq_field)
2272{
Helmut Schaa5846a552011-01-30 13:19:08 +01002273 u32 reg;
2274
2275 /*
2276 * Enable a single MCU interrupt. The interrupt mask register
2277 * access needs locking.
2278 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002279 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa5846a552011-01-30 13:19:08 +01002280
2281 rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
2282 rt2x00_set_field32(&reg, irq_field, 0);
2283 rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
2284
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002285 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa5846a552011-01-30 13:19:08 +01002286}
2287
2288static void rt61pci_txstatus_tasklet(unsigned long data)
2289{
2290 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
2291 rt61pci_txdone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02002292 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2293 rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TXDONE);
Helmut Schaa5846a552011-01-30 13:19:08 +01002294}
2295
2296static void rt61pci_tbtt_tasklet(unsigned long data)
2297{
2298 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
2299 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02002300 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2301 rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_BEACON_DONE);
Helmut Schaa5846a552011-01-30 13:19:08 +01002302}
2303
2304static void rt61pci_rxdone_tasklet(unsigned long data)
2305{
2306 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Helmut Schaa16638932011-03-28 13:29:44 +02002307 if (rt2x00pci_rxdone(rt2x00dev))
Helmut Schaaabc11992011-08-06 13:13:48 +02002308 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
2309 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +02002310 rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RXDONE);
Helmut Schaa5846a552011-01-30 13:19:08 +01002311}
2312
2313static void rt61pci_autowake_tasklet(unsigned long data)
2314{
2315 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
2316 rt61pci_wakeup(rt2x00dev);
2317 rt2x00pci_register_write(rt2x00dev,
2318 M2H_CMD_DONE_CSR, 0xffffffff);
Helmut Schaaabc11992011-08-06 13:13:48 +02002319 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2320 rt61pci_enable_mcu_interrupt(rt2x00dev, MCU_INT_MASK_CSR_TWAKEUP);
Helmut Schaa5846a552011-01-30 13:19:08 +01002321}
Helmut Schaa78e256c2010-07-11 12:26:48 +02002322
2323static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
2324{
2325 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaa5846a552011-01-30 13:19:08 +01002326 u32 reg_mcu, mask_mcu;
2327 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02002328
2329 /*
2330 * Get the interrupt sources & saved to local variable.
2331 * Write register value back to clear pending interrupts.
2332 */
2333 rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
2334 rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
2335
2336 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2337 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
2338
2339 if (!reg && !reg_mcu)
2340 return IRQ_NONE;
2341
2342 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2343 return IRQ_HANDLED;
2344
Helmut Schaa5846a552011-01-30 13:19:08 +01002345 /*
2346 * Schedule tasklets for interrupt handling.
2347 */
2348 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
2349 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02002350
Helmut Schaa5846a552011-01-30 13:19:08 +01002351 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
2352 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
2353
2354 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_BEACON_DONE))
2355 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
2356
2357 if (rt2x00_get_field32(reg_mcu, MCU_INT_SOURCE_CSR_TWAKEUP))
2358 tasklet_schedule(&rt2x00dev->autowake_tasklet);
2359
2360 /*
2361 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
2362 * for interrupts and interrupt masks we can just use the value of
2363 * INT_SOURCE_CSR to create the interrupt mask.
2364 */
2365 mask = reg;
2366 mask_mcu = reg_mcu;
2367
2368 /*
2369 * Disable all interrupts for which a tasklet was scheduled right now,
2370 * the tasklet will reenable the appropriate interrupts.
2371 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002372 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaa5846a552011-01-30 13:19:08 +01002373
2374 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
2375 reg |= mask;
2376 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
2377
2378 rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
2379 reg |= mask_mcu;
2380 rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
2381
Helmut Schaa0aa13b22011-03-03 19:45:16 +01002382 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaa5846a552011-01-30 13:19:08 +01002383
2384 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02002385}
2386
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002387/*
2388 * Device probe functions.
2389 */
2390static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2391{
2392 struct eeprom_93cx6 eeprom;
2393 u32 reg;
2394 u16 word;
2395 u8 *mac;
2396 s8 value;
2397
2398 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
2399
2400 eeprom.data = rt2x00dev;
2401 eeprom.register_read = rt61pci_eepromregister_read;
2402 eeprom.register_write = rt61pci_eepromregister_write;
2403 eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
2404 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
2405 eeprom.reg_data_in = 0;
2406 eeprom.reg_data_out = 0;
2407 eeprom.reg_data_clock = 0;
2408 eeprom.reg_chip_select = 0;
2409
2410 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
2411 EEPROM_SIZE / sizeof(u16));
2412
2413 /*
2414 * Start validation of the data that has been read.
2415 */
2416 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2417 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00002418 eth_random_addr(mac);
Johannes Berge1749612008-10-27 15:59:26 -07002419 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002420 }
2421
2422 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2423 if (word == 0xffff) {
2424 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02002425 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
2426 ANTENNA_B);
2427 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
2428 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002429 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
2430 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
2431 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
2432 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
2433 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2434 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2435 }
2436
2437 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2438 if (word == 0xffff) {
2439 rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
2440 rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
Ivo van Doorn91581b62008-12-20 10:57:47 +01002441 rt2x00_set_field16(&word, EEPROM_NIC_RX_FIXED, 0);
2442 rt2x00_set_field16(&word, EEPROM_NIC_TX_FIXED, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002443 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2444 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2445 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2446 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2447 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2448 }
2449
2450 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
2451 if (word == 0xffff) {
2452 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
2453 LED_MODE_DEFAULT);
2454 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
2455 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
2456 }
2457
2458 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2459 if (word == 0xffff) {
2460 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2461 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
2462 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2463 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2464 }
2465
2466 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
2467 if (word == 0xffff) {
2468 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
2469 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
2470 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
2471 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
2472 } else {
2473 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
2474 if (value < -10 || value > 10)
2475 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
2476 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
2477 if (value < -10 || value > 10)
2478 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
2479 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
2480 }
2481
2482 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
2483 if (word == 0xffff) {
2484 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
2485 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
2486 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
Ivo van Doorn417f4122008-02-10 22:50:58 +01002487 EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002488 } else {
2489 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
2490 if (value < -10 || value > 10)
2491 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
2492 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
2493 if (value < -10 || value > 10)
2494 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
2495 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
2496 }
2497
2498 return 0;
2499}
2500
2501static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2502{
2503 u32 reg;
2504 u16 value;
2505 u16 eeprom;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002506
2507 /*
2508 * Read EEPROM word for configuration.
2509 */
2510 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2511
2512 /*
2513 * Identify RF chipset.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002514 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002515 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2516 rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002517 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2518 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002519
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002520 if (!rt2x00_rf(rt2x00dev, RF5225) &&
2521 !rt2x00_rf(rt2x00dev, RF5325) &&
2522 !rt2x00_rf(rt2x00dev, RF2527) &&
2523 !rt2x00_rf(rt2x00dev, RF2529)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002524 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2525 return -ENODEV;
2526 }
2527
2528 /*
Luis Correia49513482009-07-17 21:39:19 +02002529 * Determine number of antennas.
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02002530 */
2531 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002532 __set_bit(CAPABILITY_DOUBLE_ANTENNA, &rt2x00dev->cap_flags);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02002533
2534 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002535 * Identify default antenna configuration.
2536 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02002537 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002538 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02002539 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002540 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
2541
2542 /*
2543 * Read the Frame type.
2544 */
2545 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002546 __set_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002547
2548 /*
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +01002549 * Detect if this device has a hardware controlled radio.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002550 */
2551 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002552 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002553
2554 /*
2555 * Read frequency offset and RF programming sequence.
2556 */
2557 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2558 if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002559 __set_bit(CAPABILITY_RF_SEQUENCE, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002560
2561 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2562
2563 /*
2564 * Read external LNA informations.
2565 */
2566 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2567
2568 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002569 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002570 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002571 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002572
2573 /*
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +01002574 * When working with a RF2529 chip without double antenna,
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02002575 * the antenna settings should be gathered from the NIC
2576 * eeprom word.
2577 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002578 if (rt2x00_rf(rt2x00dev, RF2529) &&
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002579 !test_bit(CAPABILITY_DOUBLE_ANTENNA, &rt2x00dev->cap_flags)) {
Ivo van Doorn91581b62008-12-20 10:57:47 +01002580 rt2x00dev->default_ant.rx =
2581 ANTENNA_A + rt2x00_get_field16(eeprom, EEPROM_NIC_RX_FIXED);
2582 rt2x00dev->default_ant.tx =
2583 ANTENNA_B - rt2x00_get_field16(eeprom, EEPROM_NIC_TX_FIXED);
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +02002584
2585 if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
2586 rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
2587 if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
2588 rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
2589 }
2590
2591 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002592 * Store led settings, for correct led behaviour.
2593 * If the eeprom value is invalid,
2594 * switch to default led mode.
2595 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02002596#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002597 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
Ivo van Doorna9450b72008-02-03 15:53:40 +01002598 value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002599
Ivo van Doorn475433b2008-06-03 20:30:01 +02002600 rt61pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2601 rt61pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2602 if (value == LED_MODE_SIGNAL_STRENGTH)
2603 rt61pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
2604 LED_TYPE_QUALITY);
Ivo van Doorna9450b72008-02-03 15:53:40 +01002605
2606 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
2607 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002608 rt2x00_get_field16(eeprom,
2609 EEPROM_LED_POLARITY_GPIO_0));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002610 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002611 rt2x00_get_field16(eeprom,
2612 EEPROM_LED_POLARITY_GPIO_1));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002613 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002614 rt2x00_get_field16(eeprom,
2615 EEPROM_LED_POLARITY_GPIO_2));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002616 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002617 rt2x00_get_field16(eeprom,
2618 EEPROM_LED_POLARITY_GPIO_3));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002619 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002620 rt2x00_get_field16(eeprom,
2621 EEPROM_LED_POLARITY_GPIO_4));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002622 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002623 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002624 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002625 rt2x00_get_field16(eeprom,
2626 EEPROM_LED_POLARITY_RDY_G));
Ivo van Doorna9450b72008-02-03 15:53:40 +01002627 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002628 rt2x00_get_field16(eeprom,
2629 EEPROM_LED_POLARITY_RDY_A));
Ivo van Doorn771fd562008-09-08 19:07:15 +02002630#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002631
2632 return 0;
2633}
2634
2635/*
2636 * RF value list for RF5225 & RF5325
2637 * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
2638 */
2639static const struct rf_channel rf_vals_noseq[] = {
2640 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2641 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2642 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2643 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2644 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2645 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2646 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2647 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2648 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2649 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2650 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2651 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2652 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2653 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2654
2655 /* 802.11 UNI / HyperLan 2 */
2656 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2657 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2658 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2659 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2660 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2661 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2662 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2663 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2664
2665 /* 802.11 HyperLan 2 */
2666 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2667 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2668 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2669 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2670 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2671 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2672 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2673 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2674 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2675 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2676
2677 /* 802.11 UNII */
2678 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2679 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2680 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2681 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2682 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2683 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2684
2685 /* MMAC(Japan)J52 ch 34,38,42,46 */
2686 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2687 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2688 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2689 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2690};
2691
2692/*
2693 * RF value list for RF5225 & RF5325
2694 * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
2695 */
2696static const struct rf_channel rf_vals_seq[] = {
2697 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2698 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2699 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2700 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2701 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2702 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2703 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2704 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2705 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2706 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2707 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2708 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2709 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2710 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2711
2712 /* 802.11 UNI / HyperLan 2 */
2713 { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
2714 { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
2715 { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
2716 { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
2717 { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
2718 { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
2719 { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
2720 { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
2721
2722 /* 802.11 HyperLan 2 */
2723 { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
2724 { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
2725 { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
2726 { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
2727 { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
2728 { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
2729 { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
2730 { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
2731 { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
2732 { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
2733
2734 /* 802.11 UNII */
2735 { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
2736 { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
2737 { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
2738 { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
2739 { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
2740 { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
2741
2742 /* MMAC(Japan)J52 ch 34,38,42,46 */
2743 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
2744 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
2745 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
2746 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
2747};
2748
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002749static int rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002750{
2751 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002752 struct channel_info *info;
2753 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002754 unsigned int i;
2755
2756 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002757 * Disable powersaving as default.
2758 */
2759 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2760
2761 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002762 * Initialize all hw fields.
2763 */
2764 rt2x00dev->hw->flags =
Bruno Randolf566bfe52008-05-08 19:15:40 +02002765 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01002766 IEEE80211_HW_SIGNAL_DBM |
2767 IEEE80211_HW_SUPPORTS_PS |
2768 IEEE80211_HW_PS_NULLFUNC_STACK;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002769
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02002770 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002771 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2772 rt2x00_eeprom_addr(rt2x00dev,
2773 EEPROM_MAC_ADDR_0));
2774
2775 /*
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +02002776 * As rt61 has a global fallback table we cannot specify
2777 * more then one tx rate per frame but since the hw will
2778 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02002779 * initialize max_report_rates to the maximum number of rates
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +02002780 * we are going to try. Otherwise mac80211 will truncate our
2781 * reported tx rates and the rc algortihm will end up with
2782 * incorrect data.
2783 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02002784 rt2x00dev->hw->max_rates = 1;
2785 rt2x00dev->hw->max_report_rates = 7;
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +02002786 rt2x00dev->hw->max_rate_tries = 1;
2787
2788 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002789 * Initialize hw_mode information.
2790 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01002791 spec->supported_bands = SUPPORT_BAND_2GHZ;
2792 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002793
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002794 if (!test_bit(CAPABILITY_RF_SEQUENCE, &rt2x00dev->cap_flags)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002795 spec->num_channels = 14;
2796 spec->channels = rf_vals_noseq;
2797 } else {
2798 spec->num_channels = 14;
2799 spec->channels = rf_vals_seq;
2800 }
2801
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002802 if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002803 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002804 spec->num_channels = ARRAY_SIZE(rf_vals_seq);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002805 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002806
2807 /*
2808 * Create channel information array
2809 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00002810 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002811 if (!info)
2812 return -ENOMEM;
2813
2814 spec->channels_info = info;
2815
2816 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002817 for (i = 0; i < 14; i++) {
2818 info[i].max_power = MAX_TXPOWER;
2819 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2820 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002821
2822 if (spec->num_channels > 14) {
2823 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002824 for (i = 14; i < spec->num_channels; i++) {
2825 info[i].max_power = MAX_TXPOWER;
2826 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2827 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002828 }
2829
2830 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002831}
2832
2833static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2834{
2835 int retval;
2836
2837 /*
Pavel Roskin117839b2009-08-02 14:30:02 -04002838 * Disable power saving.
2839 */
2840 rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007);
2841
2842 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002843 * Allocate eeprom data.
2844 */
2845 retval = rt61pci_validate_eeprom(rt2x00dev);
2846 if (retval)
2847 return retval;
2848
2849 retval = rt61pci_init_eeprom(rt2x00dev);
2850 if (retval)
2851 return retval;
2852
2853 /*
2854 * Initialize hw specifications.
2855 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002856 retval = rt61pci_probe_hw_mode(rt2x00dev);
2857 if (retval)
2858 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002859
2860 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002861 * This device has multiple filters for control frames,
2862 * but has no a separate filter for PS Poll frames.
2863 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002864 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
Igor Perminov1afcfd542009-08-08 23:55:55 +02002865
2866 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02002867 * This device requires firmware and DMA mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002868 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002869 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
2870 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
Ivo van Doorn008c4482008-08-06 17:27:31 +02002871 if (!modparam_nohwcrypt)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002872 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
2873 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002874
2875 /*
2876 * Set the rssi offset.
2877 */
2878 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2879
2880 return 0;
2881}
2882
2883/*
2884 * IEEE80211 stack callback functions.
2885 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02002886static int rt61pci_conf_tx(struct ieee80211_hw *hw,
2887 struct ieee80211_vif *vif, u16 queue_idx,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002888 const struct ieee80211_tx_queue_params *params)
2889{
2890 struct rt2x00_dev *rt2x00dev = hw->priv;
2891 struct data_queue *queue;
2892 struct rt2x00_field32 field;
2893 int retval;
2894 u32 reg;
Ivo van Doorn5e790022009-01-17 20:42:58 +01002895 u32 offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002896
2897 /*
2898 * First pass the configuration through rt2x00lib, that will
2899 * update the queue settings and validate the input. After that
2900 * we are free to update the registers based on the value
2901 * in the queue parameter.
2902 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02002903 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002904 if (retval)
2905 return retval;
2906
Ivo van Doorn5e790022009-01-17 20:42:58 +01002907 /*
2908 * We only need to perform additional register initialization
Thadeu Lima de Souza Cascardob34e6202009-11-09 09:45:50 +01002909 * for WMM queues.
Ivo van Doorn5e790022009-01-17 20:42:58 +01002910 */
2911 if (queue_idx >= 4)
2912 return 0;
2913
Helmut Schaa11f818e2011-03-03 19:38:55 +01002914 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002915
2916 /* Update WMM TXOP register */
Ivo van Doorn5e790022009-01-17 20:42:58 +01002917 offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
2918 field.bit_offset = (queue_idx & 1) * 16;
2919 field.bit_mask = 0xffff << field.bit_offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002920
Ivo van Doorn5e790022009-01-17 20:42:58 +01002921 rt2x00pci_register_read(rt2x00dev, offset, &reg);
2922 rt2x00_set_field32(&reg, field, queue->txop);
2923 rt2x00pci_register_write(rt2x00dev, offset, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002924
2925 /* Update WMM registers */
2926 field.bit_offset = queue_idx * 4;
2927 field.bit_mask = 0xf << field.bit_offset;
2928
2929 rt2x00pci_register_read(rt2x00dev, AIFSN_CSR, &reg);
2930 rt2x00_set_field32(&reg, field, queue->aifs);
2931 rt2x00pci_register_write(rt2x00dev, AIFSN_CSR, reg);
2932
2933 rt2x00pci_register_read(rt2x00dev, CWMIN_CSR, &reg);
2934 rt2x00_set_field32(&reg, field, queue->cw_min);
2935 rt2x00pci_register_write(rt2x00dev, CWMIN_CSR, reg);
2936
2937 rt2x00pci_register_read(rt2x00dev, CWMAX_CSR, &reg);
2938 rt2x00_set_field32(&reg, field, queue->cw_max);
2939 rt2x00pci_register_write(rt2x00dev, CWMAX_CSR, reg);
2940
2941 return 0;
2942}
2943
Eliad Peller37a41b42011-09-21 14:06:11 +03002944static u64 rt61pci_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002945{
2946 struct rt2x00_dev *rt2x00dev = hw->priv;
2947 u64 tsf;
2948 u32 reg;
2949
2950 rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
2951 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2952 rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
2953 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2954
2955 return tsf;
2956}
2957
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002958static const struct ieee80211_ops rt61pci_mac80211_ops = {
2959 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002960 .start = rt2x00mac_start,
2961 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002962 .add_interface = rt2x00mac_add_interface,
2963 .remove_interface = rt2x00mac_remove_interface,
2964 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002965 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doorn61e754f2008-08-04 16:38:02 +02002966 .set_key = rt2x00mac_set_key,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002967 .sw_scan_start = rt2x00mac_sw_scan_start,
2968 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002969 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002970 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002971 .conf_tx = rt61pci_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002972 .get_tsf = rt61pci_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002973 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002974 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02002975 .set_antenna = rt2x00mac_set_antenna,
2976 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02002977 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02002978 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002979};
2980
2981static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
2982 .irq_handler = rt61pci_interrupt,
Helmut Schaa5846a552011-01-30 13:19:08 +01002983 .txstatus_tasklet = rt61pci_txstatus_tasklet,
2984 .tbtt_tasklet = rt61pci_tbtt_tasklet,
2985 .rxdone_tasklet = rt61pci_rxdone_tasklet,
2986 .autowake_tasklet = rt61pci_autowake_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002987 .probe_hw = rt61pci_probe_hw,
2988 .get_firmware_name = rt61pci_get_firmware_name,
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01002989 .check_firmware = rt61pci_check_firmware,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002990 .load_firmware = rt61pci_load_firmware,
2991 .initialize = rt2x00pci_initialize,
2992 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002993 .get_entry_state = rt61pci_get_entry_state,
2994 .clear_entry = rt61pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002995 .set_device_state = rt61pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002996 .rfkill_poll = rt61pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002997 .link_stats = rt61pci_link_stats,
2998 .reset_tuner = rt61pci_reset_tuner,
2999 .link_tuner = rt61pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01003000 .start_queue = rt61pci_start_queue,
3001 .kick_queue = rt61pci_kick_queue,
3002 .stop_queue = rt61pci_stop_queue,
Ivo van Doorn152a5992011-04-18 15:31:02 +02003003 .flush_queue = rt2x00pci_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003004 .write_tx_desc = rt61pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02003005 .write_beacon = rt61pci_write_beacon,
Helmut Schaa69cf36a2011-01-30 13:16:03 +01003006 .clear_beacon = rt61pci_clear_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003007 .fill_rxdone = rt61pci_fill_rxdone,
Ivo van Doorn61e754f2008-08-04 16:38:02 +02003008 .config_shared_key = rt61pci_config_shared_key,
3009 .config_pairwise_key = rt61pci_config_pairwise_key,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01003010 .config_filter = rt61pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01003011 .config_intf = rt61pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01003012 .config_erp = rt61pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01003013 .config_ant = rt61pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003014 .config = rt61pci_config,
3015};
3016
Ivo van Doorn181d6902008-02-05 16:42:23 -05003017static const struct data_queue_desc rt61pci_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01003018 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05003019 .data_size = DATA_FRAME_SIZE,
3020 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02003021 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05003022};
3023
3024static const struct data_queue_desc rt61pci_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01003025 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05003026 .data_size = DATA_FRAME_SIZE,
3027 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02003028 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05003029};
3030
3031static const struct data_queue_desc rt61pci_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01003032 .entry_num = 4,
Ivo van Doorn78720892008-05-05 17:23:31 +02003033 .data_size = 0, /* No DMA required for beacons */
Ivo van Doorn181d6902008-02-05 16:42:23 -05003034 .desc_size = TXINFO_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02003035 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05003036};
3037
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003038static const struct rt2x00_ops rt61pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01003039 .name = KBUILD_MODNAME,
3040 .max_sta_intf = 1,
3041 .max_ap_intf = 4,
3042 .eeprom_size = EEPROM_SIZE,
3043 .rf_size = RF_SIZE,
3044 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01003045 .extra_tx_headroom = 0,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01003046 .rx = &rt61pci_queue_rx,
3047 .tx = &rt61pci_queue_tx,
3048 .bcn = &rt61pci_queue_bcn,
3049 .lib = &rt61pci_rt2x00_ops,
3050 .hw = &rt61pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003051#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01003052 .debugfs = &rt61pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003053#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3054};
3055
3056/*
3057 * RT61pci module information.
3058 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00003059static DEFINE_PCI_DEVICE_TABLE(rt61pci_device_table) = {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003060 /* RT2561s */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02003061 { PCI_DEVICE(0x1814, 0x0301) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003062 /* RT2561 v2 */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02003063 { PCI_DEVICE(0x1814, 0x0302) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003064 /* RT2661 */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02003065 { PCI_DEVICE(0x1814, 0x0401) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003066 { 0, }
3067};
3068
3069MODULE_AUTHOR(DRV_PROJECT);
3070MODULE_VERSION(DRV_VERSION);
3071MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
3072MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
3073 "PCI & PCMCIA chipset based cards");
3074MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
3075MODULE_FIRMWARE(FIRMWARE_RT2561);
3076MODULE_FIRMWARE(FIRMWARE_RT2561s);
3077MODULE_FIRMWARE(FIRMWARE_RT2661);
3078MODULE_LICENSE("GPL");
3079
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02003080static int rt61pci_probe(struct pci_dev *pci_dev,
3081 const struct pci_device_id *id)
3082{
3083 return rt2x00pci_probe(pci_dev, &rt61pci_ops);
3084}
3085
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003086static struct pci_driver rt61pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01003087 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003088 .id_table = rt61pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02003089 .probe = rt61pci_probe,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003090 .remove = __devexit_p(rt2x00pci_remove),
3091 .suspend = rt2x00pci_suspend,
3092 .resume = rt2x00pci_resume,
3093};
3094
Axel Lin5b0a3b72012-04-14 10:38:36 +08003095module_pci_driver(rt61pci_driver);