blob: 626989fec4d334ef8c01f707f87de6a25c1d8a8e [file] [log] [blame]
Catalin Marinasdcfdae02011-11-22 17:30:29 +00001/*
2 * arch/arm/include/asm/pgtable-3level-hwdef.h
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * Author: Catalin Marinas <catalin.marinas@arm.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef _ASM_PGTABLE_3LEVEL_HWDEF_H
21#define _ASM_PGTABLE_3LEVEL_HWDEF_H
22
23/*
24 * Hardware page table definitions.
25 *
26 * + Level 1/2 descriptor
27 * - common
28 */
29#define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0)
30#define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0)
31#define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0)
32#define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0)
Catalin Marinas1355e2a2012-07-25 14:32:38 +010033#define PMD_TABLE_BIT (_AT(pmdval_t, 1) << 1)
Catalin Marinasdcfdae02011-11-22 17:30:29 +000034#define PMD_BIT4 (_AT(pmdval_t, 0))
35#define PMD_DOMAIN(x) (_AT(pmdval_t, 0))
Christoffer Dall342cd0a2013-01-20 18:28:06 -050036#define PMD_APTABLE_SHIFT (61)
37#define PMD_APTABLE (_AT(pgdval_t, 3) << PGD_APTABLE_SHIFT)
38#define PMD_PXNTABLE (_AT(pgdval_t, 1) << 59)
Catalin Marinasdcfdae02011-11-22 17:30:29 +000039
40/*
41 * - section
42 */
43#define PMD_SECT_BUFFERABLE (_AT(pmdval_t, 1) << 2)
44#define PMD_SECT_CACHEABLE (_AT(pmdval_t, 1) << 3)
Catalin Marinas8d962502012-07-25 14:39:26 +010045#define PMD_SECT_USER (_AT(pmdval_t, 1) << 6) /* AP[1] */
46#define PMD_SECT_RDONLY (_AT(pmdval_t, 1) << 7) /* AP[2] */
Catalin Marinasdcfdae02011-11-22 17:30:29 +000047#define PMD_SECT_S (_AT(pmdval_t, 3) << 8)
48#define PMD_SECT_AF (_AT(pmdval_t, 1) << 10)
49#define PMD_SECT_nG (_AT(pmdval_t, 1) << 11)
Christoffer Dall342cd0a2013-01-20 18:28:06 -050050#define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53)
Catalin Marinasdcfdae02011-11-22 17:30:29 +000051#define PMD_SECT_XN (_AT(pmdval_t, 1) << 54)
52#define PMD_SECT_AP_WRITE (_AT(pmdval_t, 0))
53#define PMD_SECT_AP_READ (_AT(pmdval_t, 0))
Christoffer Dall9e9a3672013-01-20 18:43:10 -050054#define PMD_SECT_AP1 (_AT(pmdval_t, 1) << 6)
Catalin Marinasdcfdae02011-11-22 17:30:29 +000055#define PMD_SECT_TEX(x) (_AT(pmdval_t, 0))
56
57/*
58 * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
59 */
60#define PMD_SECT_UNCACHED (_AT(pmdval_t, 0) << 2) /* strongly ordered */
61#define PMD_SECT_BUFFERED (_AT(pmdval_t, 1) << 2) /* normal non-cacheable */
62#define PMD_SECT_WT (_AT(pmdval_t, 2) << 2) /* normal inner write-through */
63#define PMD_SECT_WB (_AT(pmdval_t, 3) << 2) /* normal inner write-back */
64#define PMD_SECT_WBWA (_AT(pmdval_t, 7) << 2) /* normal inner write-alloc */
65
66/*
67 * + Level 3 descriptor (PTE)
68 */
69#define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0)
70#define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0)
71#define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0)
Catalin Marinas1355e2a2012-07-25 14:32:38 +010072#define PTE_TABLE_BIT (_AT(pteval_t, 1) << 1)
Catalin Marinasdcfdae02011-11-22 17:30:29 +000073#define PTE_BUFFERABLE (_AT(pteval_t, 1) << 2) /* AttrIndx[0] */
74#define PTE_CACHEABLE (_AT(pteval_t, 1) << 3) /* AttrIndx[1] */
75#define PTE_EXT_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */
76#define PTE_EXT_AF (_AT(pteval_t, 1) << 10) /* Access Flag */
77#define PTE_EXT_NG (_AT(pteval_t, 1) << 11) /* nG */
78#define PTE_EXT_XN (_AT(pteval_t, 1) << 54) /* XN */
79
80/*
81 * 40-bit physical address supported.
82 */
83#define PHYS_MASK_SHIFT (40)
84#define PHYS_MASK ((1ULL << PHYS_MASK_SHIFT) - 1)
85
Cyril Chemparathya7fbc0d2012-07-21 19:47:52 -040086/*
87 * TTBR0/TTBR1 split (PAGE_OFFSET):
88 * 0x40000000: T0SZ = 2, T1SZ = 0 (not used)
89 * 0x80000000: T0SZ = 0, T1SZ = 1
90 * 0xc0000000: T0SZ = 0, T1SZ = 2
91 *
92 * Only use this feature if PHYS_OFFSET <= PAGE_OFFSET, otherwise
93 * booting secondary CPUs would end up using TTBR1 for the identity
94 * mapping set up in TTBR0.
95 */
96#if defined CONFIG_VMSPLIT_2G
97#define TTBR1_OFFSET 16 /* skip two L1 entries */
98#elif defined CONFIG_VMSPLIT_3G
99#define TTBR1_OFFSET (4096 * (1 + 3)) /* only L2, skip pgd + 3*pmd */
100#else
101#define TTBR1_OFFSET 0
102#endif
103
104#define TTBR1_SIZE (((PAGE_OFFSET >> 30) - 1) << 16)
105
Catalin Marinasdcfdae02011-11-22 17:30:29 +0000106#endif