blob: ba2760d99e9ff8a8b03655d5850a7c9b1b3eac69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/ia64/kernel/irq.c
3 *
4 * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
5 *
6 * This file contains the code used by various IRQ handling routines:
Simon Arlott72fdbdc2007-05-11 14:55:43 -07007 * asking for different IRQs should be done through these routines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * instead of just grabbing them. Thus setups with different IRQ numbers
9 * shouldn't result in any weird surprises, and installing new handlers
10 * should be easier.
11 *
12 * Copyright (C) Ashok Raj<ashok.raj@intel.com>, Intel Corporation 2004
13 *
14 * 4/14/2004: Added code to handle cpu migration and do safe irq
Simon Arlott72fdbdc2007-05-11 14:55:43 -070015 * migration without losing interrupts for iosapic
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * architecture.
17 */
18
19#include <asm/delay.h>
20#include <asm/uaccess.h>
21#include <linux/module.h>
22#include <linux/seq_file.h>
23#include <linux/interrupt.h>
24#include <linux/kernel_stat.h>
25
26/*
27 * 'what should we do if we get a hw irq event on an illegal vector'.
28 * each architecture has to answer this themselves.
29 */
30void ack_bad_irq(unsigned int irq)
31{
32 printk(KERN_ERR "Unexpected irq vector 0x%x on CPU %u!\n", irq, smp_processor_id());
33}
34
35#ifdef CONFIG_IA64_GENERIC
Kenji Kaneshige11152002007-08-13 10:31:26 -070036ia64_vector __ia64_irq_to_vector(int irq)
37{
38 return irq_cfg[irq].vector;
39}
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041unsigned int __ia64_local_vector_to_irq (ia64_vector vec)
42{
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +090043 return __get_cpu_var(vector_irq)[vec];
Linus Torvalds1da177e2005-04-16 15:20:36 -070044}
45#endif
46
47/*
48 * Interrupt statistics:
49 */
50
51atomic_t irq_err_count;
52
53/*
54 * /proc/interrupts printing:
55 */
56
57int show_interrupts(struct seq_file *p, void *v)
58{
59 int i = *(loff_t *) v, j;
60 struct irqaction * action;
61 unsigned long flags;
62
63 if (i == 0) {
Kenji Kaneshigeddd6fc72007-10-31 20:06:13 +090064 char cpuname[16];
65 seq_printf(p, " ");
hawkes@sgi.comdc565b52005-10-10 08:43:26 -070066 for_each_online_cpu(j) {
Kenji Kaneshigeddd6fc72007-10-31 20:06:13 +090067 snprintf(cpuname, 10, "CPU%d", j);
68 seq_printf(p, "%10s ", cpuname);
hawkes@sgi.comdc565b52005-10-10 08:43:26 -070069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 seq_putc(p, '\n');
71 }
72
73 if (i < NR_IRQS) {
Thomas Gleixner239007b2009-11-17 16:46:45 +010074 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 action = irq_desc[i].action;
76 if (!action)
77 goto skip;
78 seq_printf(p, "%3d: ",i);
79#ifndef CONFIG_SMP
80 seq_printf(p, "%10u ", kstat_irqs(i));
81#else
hawkes@sgi.comdc565b52005-10-10 08:43:26 -070082 for_each_online_cpu(j) {
Yinghai Ludee41022009-01-11 00:29:15 -080083 seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
hawkes@sgi.comdc565b52005-10-10 08:43:26 -070084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#endif
Andrew Morton351a5832006-11-16 00:42:58 -080086 seq_printf(p, " %14s", irq_desc[i].chip->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 seq_printf(p, " %s", action->name);
88
89 for (action=action->next; action; action = action->next)
90 seq_printf(p, ", %s", action->name);
91
92 seq_putc(p, '\n');
93skip:
Thomas Gleixner239007b2009-11-17 16:46:45 +010094 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 } else if (i == NR_IRQS)
96 seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
97 return 0;
98}
99
100#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101static char irq_redir [NR_IRQS]; // = { [0 ... NR_IRQS-1] = 1 };
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103void set_irq_affinity_info (unsigned int irq, int hwid, int redir)
104{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 if (irq < NR_IRQS) {
Thomas Gleixnera2178332011-03-24 16:44:38 +0100106 cpumask_copy(irq_get_irq_data(irq)->affinity,
Mike Travisd3b66bf2009-01-04 05:18:00 -0800107 cpumask_of(cpu_logical_id(hwid)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 irq_redir[irq] = (char) (redir & 0xff);
109 }
110}
John Keller25d61572007-05-10 22:42:44 -0700111
Mike Travisd3b66bf2009-01-04 05:18:00 -0800112bool is_affinity_mask_valid(const struct cpumask *cpumask)
John Keller25d61572007-05-10 22:42:44 -0700113{
114 if (ia64_platform_is("sn2")) {
115 /* Only allow one CPU to be specified in the smp_affinity mask */
Ingo Molnar6bdf1972009-01-03 12:50:46 +0100116 if (cpumask_weight(cpumask) != 1)
John Keller25d61572007-05-10 22:42:44 -0700117 return false;
118 }
119 return true;
120}
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#endif /* CONFIG_SMP */
123
124#ifdef CONFIG_HOTPLUG_CPU
125unsigned int vectors_in_migration[NR_IRQS];
126
127/*
Mike Travisd3b66bf2009-01-04 05:18:00 -0800128 * Since cpu_online_mask is already updated, we just need to check for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * affinity that has zeros
130 */
131static void migrate_irqs(void)
132{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 int irq, new_cpu;
134
135 for (irq=0; irq < NR_IRQS; irq++) {
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100136 struct irq_desc *desc = irq_to_desc(irq);
137 struct irq_data *data = irq_desc_get_irq_data(desc);
138 struct irq_chip *chip = irq_data_get_irq_chip(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Thomas Gleixnerf5e5bf02011-03-25 20:50:49 +0100140 if (irqd_irq_disabled(data))
Magnus Damm29a00272007-02-03 01:13:48 -0800141 continue;
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 /*
144 * No handling for now.
145 * TBD: Implement a disable function so we can now
146 * tell CPU not to respond to these local intr sources.
147 * such as ITV,CPEI,MCA etc.
148 */
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100149 if (irqd_is_per_cpu(data))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 continue;
151
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100152 if (cpumask_any_and(data->affinity, cpu_online_mask)
Rusty Russell0de26522008-12-13 21:20:26 +1030153 >= nr_cpu_ids) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 /*
155 * Save it for phase 2 processing
156 */
157 vectors_in_migration[irq] = irq;
158
Mike Travisd3b66bf2009-01-04 05:18:00 -0800159 new_cpu = cpumask_any(cpu_online_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 /*
162 * Al three are essential, currently WARN_ON.. maybe panic?
163 */
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100164 if (chip && chip->irq_disable &&
165 chip->irq_enable && chip->irq_set_affinity) {
166 chip->irq_disable(data);
167 chip->irq_set_affinity(data,
168 cpumask_of(new_cpu), false);
169 chip->irq_enable(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 } else {
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100171 WARN_ON((!chip || !chip->irq_disable ||
172 !chip->irq_enable ||
173 !chip->irq_set_affinity));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175 }
176 }
177}
178
179void fixup_irqs(void)
180{
181 unsigned int irq;
182 extern void ia64_process_pending_intr(void);
Ashok Rajff741902005-11-11 14:32:40 -0800183 extern volatile int time_keeper_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Hidetoshi Seto751fc782008-04-30 16:50:43 +0900185 /* Mask ITV to disable timer */
186 ia64_set_itv(1 << 16);
Ashok Rajff741902005-11-11 14:32:40 -0800187
188 /*
189 * Find a new timesync master
190 */
191 if (smp_processor_id() == time_keeper_id) {
Mike Travisd3b66bf2009-01-04 05:18:00 -0800192 time_keeper_id = cpumask_first(cpu_online_mask);
Ashok Rajff741902005-11-11 14:32:40 -0800193 printk ("CPU %d is now promoted to time-keeper master\n", time_keeper_id);
194 }
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 /*
Simon Arlott72fdbdc2007-05-11 14:55:43 -0700197 * Phase 1: Locate IRQs bound to this cpu and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 * relocate them for cpu removal.
199 */
200 migrate_irqs();
201
202 /*
203 * Phase 2: Perform interrupt processing for all entries reported in
204 * local APIC.
205 */
206 ia64_process_pending_intr();
207
208 /*
209 * Phase 3: Now handle any interrupts not captured in local APIC.
210 * This is to account for cases that device interrupted during the time the
211 * rte was being disabled and re-programmed.
212 */
213 for (irq=0; irq < NR_IRQS; irq++) {
214 if (vectors_in_migration[irq]) {
Tony Luck8c1addb2006-10-06 10:09:41 -0700215 struct pt_regs *old_regs = set_irq_regs(NULL);
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 vectors_in_migration[irq]=0;
Ingo Molnar5fbb0042006-11-16 00:43:07 -0800218 generic_handle_irq(irq);
Tony Luck8c1addb2006-10-06 10:09:41 -0700219 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 }
221 }
222
223 /*
224 * Now let processor die. We do irq disable and max_xtp() to
225 * ensure there is no more interrupts routed to this processor.
226 * But the local timer interrupt can have 1 pending which we
227 * take care in timer_interrupt().
228 */
229 max_xtp();
230 local_irq_disable();
231}
232#endif