Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 1 | /* |
Jonas Aaberg | 767a967 | 2010-08-09 12:08:34 +0000 | [diff] [blame] | 2 | * Copyright (C) ST-Ericsson SA 2007-2010 |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 3 | * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson |
Jonas Aaberg | 767a967 | 2010-08-09 12:08:34 +0000 | [diff] [blame] | 4 | * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 5 | * License terms: GNU General Public License (GPL) version 2 |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <linux/kernel.h> |
Linus Walleij | 865fab6 | 2012-10-18 14:20:16 +0200 | [diff] [blame] | 9 | #include <linux/platform_data/dma-ste-dma40.h> |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 10 | |
| 11 | #include "ste_dma40_ll.h" |
| 12 | |
Ben Dooks | 0161df1 | 2016-06-07 16:50:03 +0100 | [diff] [blame] | 13 | static u8 d40_width_to_bits(enum dma_slave_buswidth width) |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 14 | { |
| 15 | if (width == DMA_SLAVE_BUSWIDTH_1_BYTE) |
| 16 | return STEDMA40_ESIZE_8_BIT; |
| 17 | else if (width == DMA_SLAVE_BUSWIDTH_2_BYTES) |
| 18 | return STEDMA40_ESIZE_16_BIT; |
| 19 | else if (width == DMA_SLAVE_BUSWIDTH_8_BYTES) |
| 20 | return STEDMA40_ESIZE_64_BIT; |
| 21 | else |
| 22 | return STEDMA40_ESIZE_32_BIT; |
| 23 | } |
| 24 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 25 | /* Sets up proper LCSP1 and LCSP3 register for a logical channel */ |
| 26 | void d40_log_cfg(struct stedma40_chan_cfg *cfg, |
| 27 | u32 *lcsp1, u32 *lcsp3) |
| 28 | { |
| 29 | u32 l3 = 0; /* dst */ |
| 30 | u32 l1 = 0; /* src */ |
| 31 | |
| 32 | /* src is mem? -> increase address pos */ |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 33 | if (cfg->dir == DMA_MEM_TO_DEV || |
| 34 | cfg->dir == DMA_MEM_TO_MEM) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 35 | l1 |= BIT(D40_MEM_LCSP1_SCFG_INCR_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 36 | |
| 37 | /* dst is mem? -> increase address pos */ |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 38 | if (cfg->dir == DMA_DEV_TO_MEM || |
| 39 | cfg->dir == DMA_MEM_TO_MEM) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 40 | l3 |= BIT(D40_MEM_LCSP3_DCFG_INCR_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 41 | |
| 42 | /* src is hw? -> master port 1 */ |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 43 | if (cfg->dir == DMA_DEV_TO_MEM || |
| 44 | cfg->dir == DMA_DEV_TO_DEV) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 45 | l1 |= BIT(D40_MEM_LCSP1_SCFG_MST_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 46 | |
| 47 | /* dst is hw? -> master port 1 */ |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 48 | if (cfg->dir == DMA_MEM_TO_DEV || |
| 49 | cfg->dir == DMA_DEV_TO_DEV) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 50 | l3 |= BIT(D40_MEM_LCSP3_DCFG_MST_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 51 | |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 52 | l3 |= BIT(D40_MEM_LCSP3_DCFG_EIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 53 | l3 |= cfg->dst_info.psize << D40_MEM_LCSP3_DCFG_PSIZE_POS; |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 54 | l3 |= d40_width_to_bits(cfg->dst_info.data_width) |
| 55 | << D40_MEM_LCSP3_DCFG_ESIZE_POS; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 56 | |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 57 | l1 |= BIT(D40_MEM_LCSP1_SCFG_EIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 58 | l1 |= cfg->src_info.psize << D40_MEM_LCSP1_SCFG_PSIZE_POS; |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 59 | l1 |= d40_width_to_bits(cfg->src_info.data_width) |
| 60 | << D40_MEM_LCSP1_SCFG_ESIZE_POS; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 61 | |
| 62 | *lcsp1 = l1; |
| 63 | *lcsp3 = l3; |
| 64 | |
| 65 | } |
| 66 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 67 | void d40_phy_cfg(struct stedma40_chan_cfg *cfg, u32 *src_cfg, u32 *dst_cfg) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 68 | { |
| 69 | u32 src = 0; |
| 70 | u32 dst = 0; |
| 71 | |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 72 | if ((cfg->dir == DMA_DEV_TO_MEM) || |
| 73 | (cfg->dir == DMA_DEV_TO_DEV)) { |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 74 | /* Set master port to 1 */ |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 75 | src |= BIT(D40_SREG_CFG_MST_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 76 | src |= D40_TYPE_TO_EVENT(cfg->dev_type); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 77 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 78 | if (cfg->src_info.flow_ctrl == STEDMA40_NO_FLOW_CTRL) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 79 | src |= BIT(D40_SREG_CFG_PHY_TM_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 80 | else |
| 81 | src |= 3 << D40_SREG_CFG_PHY_TM_POS; |
| 82 | } |
Lee Jones | 2c2b62d | 2013-05-15 10:51:54 +0100 | [diff] [blame] | 83 | if ((cfg->dir == DMA_MEM_TO_DEV) || |
| 84 | (cfg->dir == DMA_DEV_TO_DEV)) { |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 85 | /* Set master port to 1 */ |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 86 | dst |= BIT(D40_SREG_CFG_MST_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 87 | dst |= D40_TYPE_TO_EVENT(cfg->dev_type); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 88 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 89 | if (cfg->dst_info.flow_ctrl == STEDMA40_NO_FLOW_CTRL) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 90 | dst |= BIT(D40_SREG_CFG_PHY_TM_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 91 | else |
| 92 | dst |= 3 << D40_SREG_CFG_PHY_TM_POS; |
| 93 | } |
| 94 | /* Interrupt on end of transfer for destination */ |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 95 | dst |= BIT(D40_SREG_CFG_TIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 96 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 97 | /* Generate interrupt on error */ |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 98 | src |= BIT(D40_SREG_CFG_EIM_POS); |
| 99 | dst |= BIT(D40_SREG_CFG_EIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 100 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 101 | /* PSIZE */ |
| 102 | if (cfg->src_info.psize != STEDMA40_PSIZE_PHY_1) { |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 103 | src |= BIT(D40_SREG_CFG_PHY_PEN_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 104 | src |= cfg->src_info.psize << D40_SREG_CFG_PSIZE_POS; |
| 105 | } |
| 106 | if (cfg->dst_info.psize != STEDMA40_PSIZE_PHY_1) { |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 107 | dst |= BIT(D40_SREG_CFG_PHY_PEN_POS); |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 108 | dst |= cfg->dst_info.psize << D40_SREG_CFG_PSIZE_POS; |
| 109 | } |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 110 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 111 | /* Element size */ |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 112 | src |= d40_width_to_bits(cfg->src_info.data_width) |
| 113 | << D40_SREG_CFG_ESIZE_POS; |
| 114 | dst |= d40_width_to_bits(cfg->dst_info.data_width) |
| 115 | << D40_SREG_CFG_ESIZE_POS; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 116 | |
Lee Jones | 57e65ad | 2013-05-15 10:51:25 +0100 | [diff] [blame] | 117 | /* Set the priority bit to high for the physical channel */ |
| 118 | if (cfg->high_priority) { |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 119 | src |= BIT(D40_SREG_CFG_PRI_POS); |
| 120 | dst |= BIT(D40_SREG_CFG_PRI_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 121 | } |
| 122 | |
Rabin Vincent | 51f5d74 | 2010-10-12 13:00:54 +0000 | [diff] [blame] | 123 | if (cfg->src_info.big_endian) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 124 | src |= BIT(D40_SREG_CFG_LBE_POS); |
Rabin Vincent | 51f5d74 | 2010-10-12 13:00:54 +0000 | [diff] [blame] | 125 | if (cfg->dst_info.big_endian) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 126 | dst |= BIT(D40_SREG_CFG_LBE_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 127 | |
| 128 | *src_cfg = src; |
| 129 | *dst_cfg = dst; |
| 130 | } |
| 131 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 132 | static int d40_phy_fill_lli(struct d40_phy_lli *lli, |
| 133 | dma_addr_t data, |
| 134 | u32 data_size, |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 135 | dma_addr_t next_lli, |
| 136 | u32 reg_cfg, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 137 | struct stedma40_half_channel_info *info, |
| 138 | unsigned int flags) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 139 | { |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 140 | bool addr_inc = flags & LLI_ADDR_INC; |
| 141 | bool term_int = flags & LLI_TERM_INT; |
Rabin Vincent | cc31b6f | 2011-01-25 11:18:27 +0100 | [diff] [blame] | 142 | unsigned int data_width = info->data_width; |
| 143 | int psize = info->psize; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 144 | int num_elems; |
| 145 | |
| 146 | if (psize == STEDMA40_PSIZE_PHY_1) |
| 147 | num_elems = 1; |
| 148 | else |
| 149 | num_elems = 2 << psize; |
| 150 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 151 | /* Must be aligned */ |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 152 | if (!IS_ALIGNED(data, data_width)) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 153 | return -EINVAL; |
| 154 | |
| 155 | /* Transfer size can't be smaller than (num_elms * elem_size) */ |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 156 | if (data_size < num_elems * data_width) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 157 | return -EINVAL; |
| 158 | |
| 159 | /* The number of elements. IE now many chunks */ |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 160 | lli->reg_elt = (data_size / data_width) << D40_SREG_ELEM_PHY_ECNT_POS; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 161 | |
| 162 | /* |
| 163 | * Distance to next element sized entry. |
| 164 | * Usually the size of the element unless you want gaps. |
| 165 | */ |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 166 | if (addr_inc) |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 167 | lli->reg_elt |= data_width << D40_SREG_ELEM_PHY_EIDX_POS; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 168 | |
| 169 | /* Where the data is */ |
| 170 | lli->reg_ptr = data; |
| 171 | lli->reg_cfg = reg_cfg; |
| 172 | |
| 173 | /* If this scatter list entry is the last one, no next link */ |
| 174 | if (next_lli == 0) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 175 | lli->reg_lnk = BIT(D40_SREG_LNK_PHY_TCP_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 176 | else |
| 177 | lli->reg_lnk = next_lli; |
| 178 | |
| 179 | /* Set/clear interrupt generation on this link item.*/ |
| 180 | if (term_int) |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 181 | lli->reg_cfg |= BIT(D40_SREG_CFG_TIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 182 | else |
Lee Jones | 16db341 | 2013-05-15 10:51:56 +0100 | [diff] [blame] | 183 | lli->reg_cfg &= ~BIT(D40_SREG_CFG_TIM_POS); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 184 | |
Lee Jones | 8cc5af1 | 2013-05-15 10:51:58 +0100 | [diff] [blame] | 185 | /* |
| 186 | * Post link - D40_SREG_LNK_PHY_PRE_POS = 0 |
| 187 | * Relink happens after transfer completion. |
| 188 | */ |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 189 | |
| 190 | return 0; |
| 191 | } |
| 192 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 193 | static int d40_seg_size(int size, int data_width1, int data_width2) |
| 194 | { |
| 195 | u32 max_w = max(data_width1, data_width2); |
| 196 | u32 min_w = min(data_width1, data_width2); |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 197 | u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE * min_w, max_w); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 198 | |
| 199 | if (seg_max > STEDMA40_MAX_SEG_SIZE) |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 200 | seg_max -= max_w; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 201 | |
| 202 | if (size <= seg_max) |
| 203 | return size; |
| 204 | |
| 205 | if (size <= 2 * seg_max) |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 206 | return ALIGN(size / 2, max_w); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 207 | |
| 208 | return seg_max; |
| 209 | } |
| 210 | |
Rabin Vincent | cc31b6f | 2011-01-25 11:18:27 +0100 | [diff] [blame] | 211 | static struct d40_phy_lli * |
| 212 | d40_phy_buf_to_lli(struct d40_phy_lli *lli, dma_addr_t addr, u32 size, |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 213 | dma_addr_t lli_phys, dma_addr_t first_phys, u32 reg_cfg, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 214 | struct stedma40_half_channel_info *info, |
| 215 | struct stedma40_half_channel_info *otherinfo, |
| 216 | unsigned long flags) |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 217 | { |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 218 | bool lastlink = flags & LLI_LAST_LINK; |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 219 | bool addr_inc = flags & LLI_ADDR_INC; |
| 220 | bool term_int = flags & LLI_TERM_INT; |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 221 | bool cyclic = flags & LLI_CYCLIC; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 222 | int err; |
| 223 | dma_addr_t next = lli_phys; |
| 224 | int size_rest = size; |
| 225 | int size_seg = 0; |
| 226 | |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 227 | /* |
| 228 | * This piece may be split up based on d40_seg_size(); we only want the |
| 229 | * term int on the last part. |
| 230 | */ |
| 231 | if (term_int) |
| 232 | flags &= ~LLI_TERM_INT; |
| 233 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 234 | do { |
Rabin Vincent | cc31b6f | 2011-01-25 11:18:27 +0100 | [diff] [blame] | 235 | size_seg = d40_seg_size(size_rest, info->data_width, |
| 236 | otherinfo->data_width); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 237 | size_rest -= size_seg; |
| 238 | |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 239 | if (size_rest == 0 && term_int) |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 240 | flags |= LLI_TERM_INT; |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 241 | |
| 242 | if (size_rest == 0 && lastlink) |
| 243 | next = cyclic ? first_phys : 0; |
| 244 | else |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 245 | next = ALIGN(next + sizeof(struct d40_phy_lli), |
| 246 | D40_LLI_ALIGN); |
| 247 | |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 248 | err = d40_phy_fill_lli(lli, addr, size_seg, next, |
| 249 | reg_cfg, info, flags); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 250 | |
| 251 | if (err) |
| 252 | goto err; |
| 253 | |
| 254 | lli++; |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 255 | if (addr_inc) |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 256 | addr += size_seg; |
| 257 | } while (size_rest); |
| 258 | |
| 259 | return lli; |
| 260 | |
Fabio Baltieri | f26e03a | 2012-12-13 17:12:37 +0100 | [diff] [blame] | 261 | err: |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 262 | return NULL; |
| 263 | } |
| 264 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 265 | int d40_phy_sg_to_lli(struct scatterlist *sg, |
| 266 | int sg_len, |
| 267 | dma_addr_t target, |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 268 | struct d40_phy_lli *lli_sg, |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 269 | dma_addr_t lli_phys, |
| 270 | u32 reg_cfg, |
Rabin Vincent | cc31b6f | 2011-01-25 11:18:27 +0100 | [diff] [blame] | 271 | struct stedma40_half_channel_info *info, |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 272 | struct stedma40_half_channel_info *otherinfo, |
| 273 | unsigned long flags) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 274 | { |
| 275 | int total_size = 0; |
| 276 | int i; |
| 277 | struct scatterlist *current_sg = sg; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 278 | struct d40_phy_lli *lli = lli_sg; |
| 279 | dma_addr_t l_phys = lli_phys; |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 280 | |
| 281 | if (!target) |
| 282 | flags |= LLI_ADDR_INC; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 283 | |
| 284 | for_each_sg(sg, current_sg, sg_len, i) { |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 285 | dma_addr_t sg_addr = sg_dma_address(current_sg); |
| 286 | unsigned int len = sg_dma_len(current_sg); |
| 287 | dma_addr_t dst = target ?: sg_addr; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 288 | |
| 289 | total_size += sg_dma_len(current_sg); |
| 290 | |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 291 | if (i == sg_len - 1) |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 292 | flags |= LLI_TERM_INT | LLI_LAST_LINK; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 293 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 294 | l_phys = ALIGN(lli_phys + (lli - lli_sg) * |
| 295 | sizeof(struct d40_phy_lli), D40_LLI_ALIGN); |
| 296 | |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 297 | lli = d40_phy_buf_to_lli(lli, dst, len, l_phys, lli_phys, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 298 | reg_cfg, info, otherinfo, flags); |
| 299 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 300 | if (lli == NULL) |
| 301 | return -EINVAL; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | return total_size; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 305 | } |
| 306 | |
| 307 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 308 | /* DMA logical lli operations */ |
| 309 | |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 310 | static void d40_log_lli_link(struct d40_log_lli *lli_dst, |
| 311 | struct d40_log_lli *lli_src, |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 312 | int next, unsigned int flags) |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 313 | { |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 314 | bool interrupt = flags & LLI_TERM_INT; |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 315 | u32 slos = 0; |
| 316 | u32 dlos = 0; |
| 317 | |
| 318 | if (next != -EINVAL) { |
| 319 | slos = next * 2; |
| 320 | dlos = next * 2 + 1; |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 321 | } |
| 322 | |
| 323 | if (interrupt) { |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 324 | lli_dst->lcsp13 |= D40_MEM_LCSP1_SCFG_TIM_MASK; |
| 325 | lli_dst->lcsp13 |= D40_MEM_LCSP3_DTCP_MASK; |
| 326 | } |
| 327 | |
| 328 | lli_src->lcsp13 = (lli_src->lcsp13 & ~D40_MEM_LCSP1_SLOS_MASK) | |
| 329 | (slos << D40_MEM_LCSP1_SLOS_POS); |
| 330 | |
| 331 | lli_dst->lcsp13 = (lli_dst->lcsp13 & ~D40_MEM_LCSP1_SLOS_MASK) | |
| 332 | (dlos << D40_MEM_LCSP1_SLOS_POS); |
| 333 | } |
| 334 | |
| 335 | void d40_log_lli_lcpa_write(struct d40_log_lli_full *lcpa, |
| 336 | struct d40_log_lli *lli_dst, |
| 337 | struct d40_log_lli *lli_src, |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 338 | int next, unsigned int flags) |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 339 | { |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 340 | d40_log_lli_link(lli_dst, lli_src, next, flags); |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 341 | |
Per Forlin | 8a5d203 | 2011-09-28 09:32:20 +0200 | [diff] [blame] | 342 | writel_relaxed(lli_src->lcsp02, &lcpa[0].lcsp0); |
| 343 | writel_relaxed(lli_src->lcsp13, &lcpa[0].lcsp1); |
| 344 | writel_relaxed(lli_dst->lcsp02, &lcpa[0].lcsp2); |
| 345 | writel_relaxed(lli_dst->lcsp13, &lcpa[0].lcsp3); |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | void d40_log_lli_lcla_write(struct d40_log_lli *lcla, |
| 349 | struct d40_log_lli *lli_dst, |
| 350 | struct d40_log_lli *lli_src, |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 351 | int next, unsigned int flags) |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 352 | { |
Rabin Vincent | 0c842b5 | 2011-01-25 11:18:35 +0100 | [diff] [blame] | 353 | d40_log_lli_link(lli_dst, lli_src, next, flags); |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 354 | |
Per Forlin | 8a5d203 | 2011-09-28 09:32:20 +0200 | [diff] [blame] | 355 | writel_relaxed(lli_src->lcsp02, &lcla[0].lcsp02); |
| 356 | writel_relaxed(lli_src->lcsp13, &lcla[0].lcsp13); |
| 357 | writel_relaxed(lli_dst->lcsp02, &lcla[1].lcsp02); |
| 358 | writel_relaxed(lli_dst->lcsp13, &lcla[1].lcsp13); |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 359 | } |
| 360 | |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 361 | static void d40_log_fill_lli(struct d40_log_lli *lli, |
| 362 | dma_addr_t data, u32 data_size, |
| 363 | u32 reg_cfg, |
| 364 | u32 data_width, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 365 | unsigned int flags) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 366 | { |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 367 | bool addr_inc = flags & LLI_ADDR_INC; |
| 368 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 369 | lli->lcsp13 = reg_cfg; |
| 370 | |
| 371 | /* The number of elements to transfer */ |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 372 | lli->lcsp02 = ((data_size / data_width) << |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 373 | D40_MEM_LCSP0_ECNT_POS) & D40_MEM_LCSP0_ECNT_MASK; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 374 | |
Lee Jones | 43f2e1a | 2013-05-15 11:51:57 +0200 | [diff] [blame] | 375 | BUG_ON((data_size / data_width) > STEDMA40_MAX_SEG_SIZE); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 376 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 377 | /* 16 LSBs address of the current element */ |
| 378 | lli->lcsp02 |= data & D40_MEM_LCSP0_SPTR_MASK; |
| 379 | /* 16 MSBs address of the current element */ |
| 380 | lli->lcsp13 |= data & D40_MEM_LCSP1_SPTR_MASK; |
| 381 | |
| 382 | if (addr_inc) |
| 383 | lli->lcsp13 |= D40_MEM_LCSP1_SCFG_INCR_MASK; |
| 384 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 385 | } |
| 386 | |
Rabin Vincent | 1f7622c | 2011-01-25 11:18:29 +0100 | [diff] [blame] | 387 | static struct d40_log_lli *d40_log_buf_to_lli(struct d40_log_lli *lli_sg, |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 388 | dma_addr_t addr, |
| 389 | int size, |
| 390 | u32 lcsp13, /* src or dst*/ |
| 391 | u32 data_width1, |
| 392 | u32 data_width2, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 393 | unsigned int flags) |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 394 | { |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 395 | bool addr_inc = flags & LLI_ADDR_INC; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 396 | struct d40_log_lli *lli = lli_sg; |
| 397 | int size_rest = size; |
| 398 | int size_seg = 0; |
| 399 | |
| 400 | do { |
| 401 | size_seg = d40_seg_size(size_rest, data_width1, data_width2); |
| 402 | size_rest -= size_seg; |
| 403 | |
| 404 | d40_log_fill_lli(lli, |
| 405 | addr, |
| 406 | size_seg, |
| 407 | lcsp13, data_width1, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 408 | flags); |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 409 | if (addr_inc) |
| 410 | addr += size_seg; |
| 411 | lli++; |
| 412 | } while (size_rest); |
| 413 | |
| 414 | return lli; |
| 415 | } |
| 416 | |
Jonas Aaberg | 698e473 | 2010-08-09 12:08:56 +0000 | [diff] [blame] | 417 | int d40_log_sg_to_lli(struct scatterlist *sg, |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 418 | int sg_len, |
Rabin Vincent | 5ed04b8 | 2011-01-25 11:18:26 +0100 | [diff] [blame] | 419 | dma_addr_t dev_addr, |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 420 | struct d40_log_lli *lli_sg, |
| 421 | u32 lcsp13, /* src or dst*/ |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 422 | u32 data_width1, u32 data_width2) |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 423 | { |
| 424 | int total_size = 0; |
| 425 | struct scatterlist *current_sg = sg; |
| 426 | int i; |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 427 | struct d40_log_lli *lli = lli_sg; |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 428 | unsigned long flags = 0; |
| 429 | |
| 430 | if (!dev_addr) |
| 431 | flags |= LLI_ADDR_INC; |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 432 | |
| 433 | for_each_sg(sg, current_sg, sg_len, i) { |
Rabin Vincent | 5ed04b8 | 2011-01-25 11:18:26 +0100 | [diff] [blame] | 434 | dma_addr_t sg_addr = sg_dma_address(current_sg); |
| 435 | unsigned int len = sg_dma_len(current_sg); |
| 436 | dma_addr_t addr = dev_addr ?: sg_addr; |
| 437 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 438 | total_size += sg_dma_len(current_sg); |
Rabin Vincent | 5ed04b8 | 2011-01-25 11:18:26 +0100 | [diff] [blame] | 439 | |
| 440 | lli = d40_log_buf_to_lli(lli, addr, len, |
Per Forlin | d49278e | 2010-12-20 18:31:38 +0100 | [diff] [blame] | 441 | lcsp13, |
Rabin Vincent | 5ed04b8 | 2011-01-25 11:18:26 +0100 | [diff] [blame] | 442 | data_width1, |
| 443 | data_width2, |
Rabin Vincent | 7f933be | 2011-01-25 11:18:30 +0100 | [diff] [blame] | 444 | flags); |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 445 | } |
Rabin Vincent | 5ed04b8 | 2011-01-25 11:18:26 +0100 | [diff] [blame] | 446 | |
Linus Walleij | 8d318a5 | 2010-03-30 15:33:42 +0200 | [diff] [blame] | 447 | return total_size; |
| 448 | } |