blob: 5eb46a77d919fd5eb2fab2caebf1ca25abce618d [file] [log] [blame]
Graf Yang5be36d22008-04-25 03:09:15 +08001/*
2 * file: include/asm-blackfin/mach-bf548/bfin_serial_5xx.h
3 * based on:
4 * author:
5 *
6 * created:
7 * description:
8 * blackfin serial driver head file
9 * rev:
10 *
11 * modified:
12 *
13 *
14 * bugs: enter bugs at http://blackfin.uclinux.org/
15 *
16 * this program is free software; you can redistribute it and/or modify
17 * it under the terms of the gnu general public license as published by
18 * the free software foundation; either version 2, or (at your option)
19 * any later version.
20 *
21 * this program is distributed in the hope that it will be useful,
22 * but without any warranty; without even the implied warranty of
23 * merchantability or fitness for a particular purpose. see the
24 * gnu general public license for more details.
25 *
26 * you should have received a copy of the gnu general public license
27 * along with this program; see the file copying.
28 * if not, write to the free software foundation,
29 * 59 temple place - suite 330, boston, ma 02111-1307, usa.
30 */
31
Roy Huang088eec12007-06-21 11:34:16 +080032#include <linux/serial.h>
33#include <asm/dma.h>
Michael Hennerichb99ab542007-10-11 10:57:54 +080034#include <asm/portmux.h>
Roy Huang088eec12007-06-21 11:34:16 +080035
Roy Huang088eec12007-06-21 11:34:16 +080036#define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
37#define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
Roy Huang088eec12007-06-21 11:34:16 +080038#define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
Roy Huang24a07a12007-07-12 22:41:45 +080039#define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
Roy Huang088eec12007-06-21 11:34:16 +080040#define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
41#define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
42#define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
Sonic Zhangdb288382008-02-02 17:05:02 +080043#define UART_GET_MSR(uart) bfin_read16(((uart)->port.membase + OFFSET_MSR))
44#define UART_GET_MCR(uart) bfin_read16(((uart)->port.membase + OFFSET_MCR))
Roy Huang088eec12007-06-21 11:34:16 +080045
46#define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
47#define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
Roy Huang24a07a12007-07-12 22:41:45 +080048#define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
49#define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
Roy Huang088eec12007-06-21 11:34:16 +080050#define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
Roy Huang24a07a12007-07-12 22:41:45 +080051#define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
Roy Huang088eec12007-06-21 11:34:16 +080052#define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
Mike Frysinger0bcfd702007-12-24 19:40:05 +080053#define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
Roy Huang088eec12007-06-21 11:34:16 +080054#define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
Sonic Zhangdb288382008-02-02 17:05:02 +080055#define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
Roy Huang088eec12007-06-21 11:34:16 +080056
Mike Frysinger45828b82008-05-07 11:41:26 +080057#define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
58#define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
59
Roy Huang088eec12007-06-21 11:34:16 +080060#if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
61# define CONFIG_SERIAL_BFIN_CTSRTS
62
63# ifndef CONFIG_UART0_CTS_PIN
64# define CONFIG_UART0_CTS_PIN -1
65# endif
66
67# ifndef CONFIG_UART0_RTS_PIN
68# define CONFIG_UART0_RTS_PIN -1
69# endif
70
71# ifndef CONFIG_UART1_CTS_PIN
72# define CONFIG_UART1_CTS_PIN -1
73# endif
74
75# ifndef CONFIG_UART1_RTS_PIN
76# define CONFIG_UART1_RTS_PIN -1
77# endif
78#endif
79/*
80 * The pin configuration is different from schematic
81 */
82struct bfin_serial_port {
83 struct uart_port port;
84 unsigned int old_status;
85#ifdef CONFIG_SERIAL_BFIN_DMA
86 int tx_done;
87 int tx_count;
88 struct circ_buf rx_dma_buf;
89 struct timer_list rx_dma_timer;
90 int rx_dma_nrows;
91 unsigned int tx_dma_channel;
92 unsigned int rx_dma_channel;
93 struct work_struct tx_dma_workqueue;
Roy Huang088eec12007-06-21 11:34:16 +080094#endif
95#ifdef CONFIG_SERIAL_BFIN_CTSRTS
Sonic Zhang4cb4f222008-02-02 14:29:25 +080096 struct work_struct cts_workqueue;
Roy Huang088eec12007-06-21 11:34:16 +080097 int cts_pin;
98 int rts_pin;
99#endif
100};
101
Graf Yang5be36d22008-04-25 03:09:15 +0800102struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
Roy Huang088eec12007-06-21 11:34:16 +0800103struct bfin_serial_res {
104 unsigned long uart_base_addr;
105 int uart_irq;
106#ifdef CONFIG_SERIAL_BFIN_DMA
107 unsigned int uart_tx_dma_channel;
108 unsigned int uart_rx_dma_channel;
109#endif
110#ifdef CONFIG_SERIAL_BFIN_CTSRTS
111 int uart_cts_pin;
112 int uart_rts_pin;
113#endif
114};
115
116struct bfin_serial_res bfin_serial_resource[] = {
117#ifdef CONFIG_SERIAL_BFIN_UART0
118 {
119 0xFFC00400,
120 IRQ_UART0_RX,
121#ifdef CONFIG_SERIAL_BFIN_DMA
122 CH_UART0_TX,
123 CH_UART0_RX,
124#endif
125#ifdef CONFIG_BFIN_UART0_CTSRTS
126 CONFIG_UART0_CTS_PIN,
127 CONFIG_UART0_RTS_PIN,
128#endif
129 },
130#endif
131#ifdef CONFIG_SERIAL_BFIN_UART1
132 {
133 0xFFC02000,
134 IRQ_UART1_RX,
135#ifdef CONFIG_SERIAL_BFIN_DMA
136 CH_UART1_TX,
137 CH_UART1_RX,
138#endif
Roy Huang24a07a12007-07-12 22:41:45 +0800139 },
140#endif
141#ifdef CONFIG_SERIAL_BFIN_UART2
142 {
143 0xFFC02100,
144 IRQ_UART2_RX,
145#ifdef CONFIG_SERIAL_BFIN_DMA
146 CH_UART2_TX,
147 CH_UART2_RX,
148#endif
149#ifdef CONFIG_BFIN_UART2_CTSRTS
150 CONFIG_UART2_CTS_PIN,
151 CONFIG_UART2_RTS_PIN,
152#endif
153 },
154#endif
155#ifdef CONFIG_SERIAL_BFIN_UART3
156 {
157 0xFFC03100,
158 IRQ_UART3_RX,
159#ifdef CONFIG_SERIAL_BFIN_DMA
160 CH_UART3_TX,
161 CH_UART3_RX,
Roy Huang088eec12007-06-21 11:34:16 +0800162#endif
163 },
164#endif
165};
166
167int nr_ports = ARRAY_SIZE(bfin_serial_resource);
168
Michael Hennerichb99ab542007-10-11 10:57:54 +0800169#define DRIVER_NAME "bfin-uart"
170
Roy Huang088eec12007-06-21 11:34:16 +0800171static void bfin_serial_hw_init(struct bfin_serial_port *uart)
172{
Roy Huang24a07a12007-07-12 22:41:45 +0800173#ifdef CONFIG_SERIAL_BFIN_UART0
Michael Hennerichb99ab542007-10-11 10:57:54 +0800174 peripheral_request(P_UART0_TX, DRIVER_NAME);
175 peripheral_request(P_UART0_RX, DRIVER_NAME);
Roy Huang24a07a12007-07-12 22:41:45 +0800176#endif
Roy Huang088eec12007-06-21 11:34:16 +0800177
Roy Huang24a07a12007-07-12 22:41:45 +0800178#ifdef CONFIG_SERIAL_BFIN_UART1
Michael Hennerichb99ab542007-10-11 10:57:54 +0800179 peripheral_request(P_UART1_TX, DRIVER_NAME);
180 peripheral_request(P_UART1_RX, DRIVER_NAME);
181
Roy Huang24a07a12007-07-12 22:41:45 +0800182#ifdef CONFIG_BFIN_UART1_CTSRTS
Michael Hennerichb99ab542007-10-11 10:57:54 +0800183 peripheral_request(P_UART1_RTS, DRIVER_NAME);
184 peripheral_request(P_UART1_CTS DRIVER_NAME);
Roy Huang24a07a12007-07-12 22:41:45 +0800185#endif
186#endif
Roy Huang088eec12007-06-21 11:34:16 +0800187
Roy Huang24a07a12007-07-12 22:41:45 +0800188#ifdef CONFIG_SERIAL_BFIN_UART2
Michael Hennerichb99ab542007-10-11 10:57:54 +0800189 peripheral_request(P_UART2_TX, DRIVER_NAME);
190 peripheral_request(P_UART2_RX, DRIVER_NAME);
Roy Huang24a07a12007-07-12 22:41:45 +0800191#endif
192
193#ifdef CONFIG_SERIAL_BFIN_UART3
Michael Hennerichb99ab542007-10-11 10:57:54 +0800194 peripheral_request(P_UART3_TX, DRIVER_NAME);
195 peripheral_request(P_UART3_RX, DRIVER_NAME);
196
Roy Huang24a07a12007-07-12 22:41:45 +0800197#ifdef CONFIG_BFIN_UART3_CTSRTS
Michael Hennerichb99ab542007-10-11 10:57:54 +0800198 peripheral_request(P_UART3_RTS, DRIVER_NAME);
199 peripheral_request(P_UART3_CTS DRIVER_NAME);
Roy Huang24a07a12007-07-12 22:41:45 +0800200#endif
201#endif
202 SSYNC();
Roy Huang088eec12007-06-21 11:34:16 +0800203#ifdef CONFIG_SERIAL_BFIN_CTSRTS
204 if (uart->cts_pin >= 0) {
Michael Hennerichb99ab542007-10-11 10:57:54 +0800205 gpio_request(uart->cts_pin, DRIVER_NAME);
Roy Huang088eec12007-06-21 11:34:16 +0800206 gpio_direction_input(uart->cts_pin);
207 }
208
209 if (uart->rts_pin >= 0) {
Michael Hennerichb99ab542007-10-11 10:57:54 +0800210 gpio_request(uart->rts_pin, DRIVER_NAME);
Michael Hennerichacbcd262008-01-22 18:36:20 +0800211 gpio_direction_output(uart->rts_pin, 0);
Roy Huang088eec12007-06-21 11:34:16 +0800212 }
213#endif
214}