blob: d09ec7a1243e767dd95df2a4cc1d54775da0eb25 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/irq.h>
27#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010028#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010030struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040031struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
David Howells57a58a92006-10-05 13:06:34 +010033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
35 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070036 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010037 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * IRQ_TYPE_NONE - default, unspecified type
40 * IRQ_TYPE_EDGE_RISING - rising edge triggered
41 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
42 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
43 * IRQ_TYPE_LEVEL_HIGH - high level triggered
44 * IRQ_TYPE_LEVEL_LOW - low level triggered
45 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
46 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000047 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
48 * to setup the HW to a sane default (used
49 * by irqdomain map() callbacks to synchronize
50 * the HW state and SW flags for a newly
51 * allocated descriptor).
52 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010053 * IRQ_TYPE_PROBE - Special flag for probing in progress
54 *
55 * Bits which can be modified via irq_set/clear/modify_status_flags()
56 * IRQ_LEVEL - Interrupt is level type. Will be also
57 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020058 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010059 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
60 * it from affinity setting
61 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
62 * IRQ_NOREQUEST - Interrupt cannot be requested via
63 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090064 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010065 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
66 * request/setup_irq()
67 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
68 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
69 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010070 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010071 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
72 * it from the spurious interrupt detection
73 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010075enum {
76 IRQ_TYPE_NONE = 0x00000000,
77 IRQ_TYPE_EDGE_RISING = 0x00000001,
78 IRQ_TYPE_EDGE_FALLING = 0x00000002,
79 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
80 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
81 IRQ_TYPE_LEVEL_LOW = 0x00000008,
82 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
83 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000084 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010085
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010086 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070087
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010088 IRQ_LEVEL = (1 << 8),
89 IRQ_PER_CPU = (1 << 9),
90 IRQ_NOPROBE = (1 << 10),
91 IRQ_NOREQUEST = (1 << 11),
92 IRQ_NOAUTOEN = (1 << 12),
93 IRQ_NO_BALANCING = (1 << 13),
94 IRQ_MOVE_PCNTXT = (1 << 14),
95 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090096 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010097 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010098 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010099};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800100
Thomas Gleixner44247182010-09-28 10:40:18 +0200101#define IRQF_MODIFY_MASK \
102 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100103 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100104 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
105 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200106
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100107#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
108
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100109/*
110 * Return value for chip->irq_set_affinity()
111 *
112 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
113 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800114 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
115 * support stacked irqchips, which indicates skipping
116 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100117 */
118enum {
119 IRQ_SET_MASK_OK = 0,
120 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800121 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100122};
123
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700124struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600125struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700126
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700127/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000128 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000129 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000130 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600131 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000132 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700133 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100134 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000135 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600136 * @domain: Interrupt translation domain; responsible for mapping
137 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800138 * @parent_data: pointer to parent struct irq_data to support hierarchy
139 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000140 * @handler_data: per-IRQ data for the irq_chip methods
141 * @chip_data: platform-specific per-chip private data for the chip
142 * methods, to allow shared chip implementations
143 * @msi_desc: MSI descriptor
144 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000145 *
146 * The fields here need to overlay the ones in irq_desc until we
147 * cleaned up the direct references and switched everything over to
148 * irq_data.
149 */
150struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000151 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000152 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600153 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000154 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100155 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000156 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600157 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800158#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
159 struct irq_data *parent_data;
160#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000161 void *handler_data;
162 void *chip_data;
163 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000164 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000165};
166
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100167/*
168 * Bit masks for irq_data.state
169 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100170 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100171 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100172 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
173 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100174 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100175 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100176 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
177 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100178 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
179 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200180 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
181 * IRQD_IRQ_MASKED - Masked state of the interrupt
182 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200183 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100184 */
185enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100186 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100187 IRQD_SETAFFINITY_PENDING = (1 << 8),
188 IRQD_NO_BALANCING = (1 << 10),
189 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100190 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100191 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100192 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100193 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200194 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200195 IRQD_IRQ_MASKED = (1 << 17),
196 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200197 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100198};
199
200static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
201{
202 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
203}
204
Thomas Gleixnera0056772011-02-08 17:11:03 +0100205static inline bool irqd_is_per_cpu(struct irq_data *d)
206{
207 return d->state_use_accessors & IRQD_PER_CPU;
208}
209
210static inline bool irqd_can_balance(struct irq_data *d)
211{
212 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
213}
214
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100215static inline bool irqd_affinity_was_set(struct irq_data *d)
216{
217 return d->state_use_accessors & IRQD_AFFINITY_SET;
218}
219
Thomas Gleixneree38c042011-03-28 17:11:13 +0200220static inline void irqd_mark_affinity_was_set(struct irq_data *d)
221{
222 d->state_use_accessors |= IRQD_AFFINITY_SET;
223}
224
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100225static inline u32 irqd_get_trigger_type(struct irq_data *d)
226{
227 return d->state_use_accessors & IRQD_TRIGGER_MASK;
228}
229
230/*
231 * Must only be called inside irq_chip.irq_set_type() functions.
232 */
233static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
234{
235 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
236 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
237}
238
239static inline bool irqd_is_level_type(struct irq_data *d)
240{
241 return d->state_use_accessors & IRQD_LEVEL;
242}
243
Thomas Gleixner7f942262011-02-10 19:46:26 +0100244static inline bool irqd_is_wakeup_set(struct irq_data *d)
245{
246 return d->state_use_accessors & IRQD_WAKEUP_STATE;
247}
248
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100249static inline bool irqd_can_move_in_process_context(struct irq_data *d)
250{
251 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
252}
253
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200254static inline bool irqd_irq_disabled(struct irq_data *d)
255{
256 return d->state_use_accessors & IRQD_IRQ_DISABLED;
257}
258
Thomas Gleixner32f41252011-03-28 14:10:52 +0200259static inline bool irqd_irq_masked(struct irq_data *d)
260{
261 return d->state_use_accessors & IRQD_IRQ_MASKED;
262}
263
264static inline bool irqd_irq_inprogress(struct irq_data *d)
265{
266 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
267}
268
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200269static inline bool irqd_is_wakeup_armed(struct irq_data *d)
270{
271 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
272}
273
274
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200275/*
276 * Functions for chained handlers which can be enabled/disabled by the
277 * standard disable_irq/enable_irq calls. Must be called with
278 * irq_desc->lock held.
279 */
280static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
281{
282 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
283}
284
285static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
286{
287 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
288}
289
Grant Likelya699e4e2012-04-03 07:11:04 -0600290static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
291{
292 return d->hwirq;
293}
294
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000295/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700296 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700297 *
298 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000299 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
300 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
301 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
302 * @irq_disable: disable the interrupt
303 * @irq_ack: start of a new interrupt
304 * @irq_mask: mask an interrupt source
305 * @irq_mask_ack: ack and mask an interrupt source
306 * @irq_unmask: unmask an interrupt source
307 * @irq_eoi: end of interrupt
308 * @irq_set_affinity: set the CPU affinity on SMP machines
309 * @irq_retrigger: resend an IRQ to the CPU
310 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
311 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
312 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
313 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700314 * @irq_cpu_online: configure an interrupt source for a secondary CPU
315 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200316 * @irq_suspend: function called from core code on suspend once per chip
317 * @irq_resume: function called from core code on resume once per chip
318 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000319 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100320 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100321 * @irq_request_resources: optional to request resources before calling
322 * any other callback related to this irq
323 * @irq_release_resources: optional to release resources acquired with
324 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800325 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800326 * @irq_write_msi_msg: optional to write message content for MSI
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100327 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700329struct irq_chip {
330 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000331 unsigned int (*irq_startup)(struct irq_data *data);
332 void (*irq_shutdown)(struct irq_data *data);
333 void (*irq_enable)(struct irq_data *data);
334 void (*irq_disable)(struct irq_data *data);
335
336 void (*irq_ack)(struct irq_data *data);
337 void (*irq_mask)(struct irq_data *data);
338 void (*irq_mask_ack)(struct irq_data *data);
339 void (*irq_unmask)(struct irq_data *data);
340 void (*irq_eoi)(struct irq_data *data);
341
342 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
343 int (*irq_retrigger)(struct irq_data *data);
344 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
345 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
346
347 void (*irq_bus_lock)(struct irq_data *data);
348 void (*irq_bus_sync_unlock)(struct irq_data *data);
349
David Daney0fdb4b22011-03-25 12:38:49 -0700350 void (*irq_cpu_online)(struct irq_data *data);
351 void (*irq_cpu_offline)(struct irq_data *data);
352
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200353 void (*irq_suspend)(struct irq_data *data);
354 void (*irq_resume)(struct irq_data *data);
355 void (*irq_pm_shutdown)(struct irq_data *data);
356
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000357 void (*irq_calc_mask)(struct irq_data *data);
358
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100359 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100360 int (*irq_request_resources)(struct irq_data *data);
361 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100362
Jiang Liu515085e2014-11-06 22:20:17 +0800363 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800364 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800365
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100366 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367};
368
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100369/*
370 * irq_chip specific flags
371 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100372 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
373 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100374 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200375 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
376 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530377 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100378 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100379 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100380 */
381enum {
382 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100383 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100384 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200385 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530386 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200387 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100388 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100389};
390
Thomas Gleixnere1447102010-10-01 16:03:45 +0200391/* This include will go away once we isolated irq_desc usage to core code */
392#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200393
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700394/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700395 * Pick up the arch-dependent methods:
396 */
397#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200399#ifndef NR_IRQS_LEGACY
400# define NR_IRQS_LEGACY 0
401#endif
402
Thomas Gleixner1318a482010-09-27 21:01:37 +0200403#ifndef ARCH_IRQ_INIT_FLAGS
404# define ARCH_IRQ_INIT_FLAGS 0
405#endif
406
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100407#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200408
Thomas Gleixnere1447102010-10-01 16:03:45 +0200409struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700410extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900411extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100412extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
413extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
David Daney0fdb4b22011-03-25 12:38:49 -0700415extern void irq_cpu_online(void);
416extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000417extern int irq_set_affinity_locked(struct irq_data *data,
418 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700419
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200420#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100421void irq_move_irq(struct irq_data *data);
422void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200423#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100424static inline void irq_move_irq(struct irq_data *data) { }
425static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200426#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700430#ifdef CONFIG_HARDIRQS_SW_RESEND
431int irq_set_parent(int irq, int parent_irq);
432#else
433static inline int irq_set_parent(int irq, int parent_irq)
434{
435 return 0;
436}
437#endif
438
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700439/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700440 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100441 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700442 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800443extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
444extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
445extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200446extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800447extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
448extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100449extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800450extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100451extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700452
Jiang Liu515085e2014-11-06 22:20:17 +0800453extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800454#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
455extern void irq_chip_ack_parent(struct irq_data *data);
456extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800457extern void irq_chip_mask_parent(struct irq_data *data);
458extern void irq_chip_unmask_parent(struct irq_data *data);
459extern void irq_chip_eoi_parent(struct irq_data *data);
460extern int irq_chip_set_affinity_parent(struct irq_data *data,
461 const struct cpumask *dest,
462 bool force);
Jiang Liu85f08c12014-11-06 22:20:16 +0800463#endif
464
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700465/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700466extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200467 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700469
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700470/* Enable/disable irq debugging output: */
471extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700473/* Checks whether the interrupt can be requested by request_irq(): */
474extern int can_request_irq(unsigned int irq, unsigned long irqflags);
475
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100476/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700477extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100478extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700479
480extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100481irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700482 irq_flow_handler_t handle, const char *name);
483
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100484static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
485 irq_flow_handler_t handle)
486{
487 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
488}
489
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100490extern int irq_set_percpu_devid(unsigned int irq);
491
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700492extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100493__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700494 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700495
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700496static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100497irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700498{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100499 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700500}
501
502/*
503 * Set a highlevel chained flow handler for a given IRQ.
504 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900505 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700506 */
507static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100508irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700509{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100510 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700511}
512
Thomas Gleixner44247182010-09-28 10:40:18 +0200513void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
514
515static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
516{
517 irq_modify_status(irq, 0, set);
518}
519
520static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
521{
522 irq_modify_status(irq, clr, 0);
523}
524
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100525static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200526{
527 irq_modify_status(irq, 0, IRQ_NOPROBE);
528}
529
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100530static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200531{
532 irq_modify_status(irq, IRQ_NOPROBE, 0);
533}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800534
Paul Mundt7f1b1242011-04-07 06:01:44 +0900535static inline void irq_set_nothread(unsigned int irq)
536{
537 irq_modify_status(irq, 0, IRQ_NOTHREAD);
538}
539
540static inline void irq_set_thread(unsigned int irq)
541{
542 irq_modify_status(irq, IRQ_NOTHREAD, 0);
543}
544
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100545static inline void irq_set_nested_thread(unsigned int irq, bool nest)
546{
547 if (nest)
548 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
549 else
550 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
551}
552
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100553static inline void irq_set_percpu_devid_flags(unsigned int irq)
554{
555 irq_set_status_flags(irq,
556 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
557 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
558}
559
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700560/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100561extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
562extern int irq_set_handler_data(unsigned int irq, void *data);
563extern int irq_set_chip_data(unsigned int irq, void *data);
564extern int irq_set_irq_type(unsigned int irq, unsigned int type);
565extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100566extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
567 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200568extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700569
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100570static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200571{
572 struct irq_data *d = irq_get_irq_data(irq);
573 return d ? d->chip : NULL;
574}
575
576static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
577{
578 return d->chip;
579}
580
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100581static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200582{
583 struct irq_data *d = irq_get_irq_data(irq);
584 return d ? d->chip_data : NULL;
585}
586
587static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
588{
589 return d->chip_data;
590}
591
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100592static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200593{
594 struct irq_data *d = irq_get_irq_data(irq);
595 return d ? d->handler_data : NULL;
596}
597
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100598static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200599{
600 return d->handler_data;
601}
602
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100603static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200604{
605 struct irq_data *d = irq_get_irq_data(irq);
606 return d ? d->msi_desc : NULL;
607}
608
609static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
610{
611 return d->msi_desc;
612}
613
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200614static inline u32 irq_get_trigger_type(unsigned int irq)
615{
616 struct irq_data *d = irq_get_irq_data(irq);
617 return d ? irqd_get_trigger_type(d) : 0;
618}
619
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200620unsigned int arch_dynirq_lower_bound(unsigned int from);
621
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200622int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
623 struct module *owner);
624
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400625/* use macros to avoid needing export.h for THIS_MODULE */
626#define irq_alloc_descs(irq, from, cnt, node) \
627 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
628
629#define irq_alloc_desc(node) \
630 irq_alloc_descs(-1, 0, 1, node)
631
632#define irq_alloc_desc_at(at, node) \
633 irq_alloc_descs(at, at, 1, node)
634
635#define irq_alloc_desc_from(from, node) \
636 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200637
Alexander Gordeev51906e72012-11-19 16:01:29 +0100638#define irq_alloc_descs_from(from, cnt, node) \
639 irq_alloc_descs(-1, from, cnt, node)
640
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200641void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200642static inline void irq_free_desc(unsigned int irq)
643{
644 irq_free_descs(irq, 1);
645}
646
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000647#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
648unsigned int irq_alloc_hwirqs(int cnt, int node);
649static inline unsigned int irq_alloc_hwirq(int node)
650{
651 return irq_alloc_hwirqs(1, node);
652}
653void irq_free_hwirqs(unsigned int from, int cnt);
654static inline void irq_free_hwirq(unsigned int irq)
655{
656 return irq_free_hwirqs(irq, 1);
657}
658int arch_setup_hwirq(unsigned int irq, int node);
659void arch_teardown_hwirq(unsigned int irq);
660#endif
661
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000662#ifdef CONFIG_GENERIC_IRQ_LEGACY
663void irq_init_desc(unsigned int irq);
664#endif
665
Thomas Gleixner7d828062011-04-03 11:42:53 +0200666/**
667 * struct irq_chip_regs - register offsets for struct irq_gci
668 * @enable: Enable register offset to reg_base
669 * @disable: Disable register offset to reg_base
670 * @mask: Mask register offset to reg_base
671 * @ack: Ack register offset to reg_base
672 * @eoi: Eoi register offset to reg_base
673 * @type: Type configuration register offset to reg_base
674 * @polarity: Polarity configuration register offset to reg_base
675 */
676struct irq_chip_regs {
677 unsigned long enable;
678 unsigned long disable;
679 unsigned long mask;
680 unsigned long ack;
681 unsigned long eoi;
682 unsigned long type;
683 unsigned long polarity;
684};
685
686/**
687 * struct irq_chip_type - Generic interrupt chip instance for a flow type
688 * @chip: The real interrupt chip which provides the callbacks
689 * @regs: Register offsets for this chip
690 * @handler: Flow handler associated with this chip
691 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000692 * @mask_cache_priv: Cached mask register private to the chip type
693 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200694 *
695 * A irq_generic_chip can have several instances of irq_chip_type when
696 * it requires different functions and register offsets for different
697 * flow types.
698 */
699struct irq_chip_type {
700 struct irq_chip chip;
701 struct irq_chip_regs regs;
702 irq_flow_handler_t handler;
703 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000704 u32 mask_cache_priv;
705 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200706};
707
708/**
709 * struct irq_chip_generic - Generic irq chip data structure
710 * @lock: Lock to protect register and cache data access
711 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800712 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
713 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200714 * @irq_base: Interrupt base nr for this chip
715 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000716 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200717 * @type_cache: Cached type register
718 * @polarity_cache: Cached polarity register
719 * @wake_enabled: Interrupt can wakeup from suspend
720 * @wake_active: Interrupt is marked as an wakeup from suspend source
721 * @num_ct: Number of available irq_chip_type instances (usually 1)
722 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000723 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100724 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000725 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200726 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200727 * @chip_types: Array of interrupt irq_chip_types
728 *
729 * Note, that irq_chip_generic can have multiple irq_chip_type
730 * implementations which can be associated to a particular irq line of
731 * an irq_chip_generic instance. That allows to share and protect
732 * state in an irq_chip_generic instance when we need to implement
733 * different flow mechanisms (level/edge) for it.
734 */
735struct irq_chip_generic {
736 raw_spinlock_t lock;
737 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800738 u32 (*reg_readl)(void __iomem *addr);
739 void (*reg_writel)(u32 val, void __iomem *addr);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200740 unsigned int irq_base;
741 unsigned int irq_cnt;
742 u32 mask_cache;
743 u32 type_cache;
744 u32 polarity_cache;
745 u32 wake_enabled;
746 u32 wake_active;
747 unsigned int num_ct;
748 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000749 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100750 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000751 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200752 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200753 struct irq_chip_type chip_types[0];
754};
755
756/**
757 * enum irq_gc_flags - Initialization flags for generic irq chips
758 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
759 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
760 * irq chips which need to call irq_set_wake() on
761 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000762 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000763 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800764 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200765 */
766enum irq_gc_flags {
767 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
768 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000769 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000770 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800771 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200772};
773
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000774/*
775 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
776 * @irqs_per_chip: Number of interrupts per chip
777 * @num_chips: Number of chips
778 * @irq_flags_to_set: IRQ* flags to set on irq setup
779 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
780 * @gc_flags: Generic chip specific setup flags
781 * @gc: Array of pointers to generic interrupt chips
782 */
783struct irq_domain_chip_generic {
784 unsigned int irqs_per_chip;
785 unsigned int num_chips;
786 unsigned int irq_flags_to_clear;
787 unsigned int irq_flags_to_set;
788 enum irq_gc_flags gc_flags;
789 struct irq_chip_generic *gc[0];
790};
791
Thomas Gleixner7d828062011-04-03 11:42:53 +0200792/* Generic chip callback functions */
793void irq_gc_noop(struct irq_data *d);
794void irq_gc_mask_disable_reg(struct irq_data *d);
795void irq_gc_mask_set_bit(struct irq_data *d);
796void irq_gc_mask_clr_bit(struct irq_data *d);
797void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400798void irq_gc_ack_set_bit(struct irq_data *d);
799void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200800void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
801void irq_gc_eoi(struct irq_data *d);
802int irq_gc_set_wake(struct irq_data *d, unsigned int on);
803
804/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200805int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
806 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200807struct irq_chip_generic *
808irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
809 void __iomem *reg_base, irq_flow_handler_t handler);
810void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
811 enum irq_gc_flags flags, unsigned int clr,
812 unsigned int set);
813int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200814void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
815 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200816
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000817struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
818int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
819 int num_ct, const char *name,
820 irq_flow_handler_t handler,
821 unsigned int clr, unsigned int set,
822 enum irq_gc_flags flags);
823
824
Thomas Gleixner7d828062011-04-03 11:42:53 +0200825static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
826{
827 return container_of(d->chip, struct irq_chip_type, chip);
828}
829
830#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
831
832#ifdef CONFIG_SMP
833static inline void irq_gc_lock(struct irq_chip_generic *gc)
834{
835 raw_spin_lock(&gc->lock);
836}
837
838static inline void irq_gc_unlock(struct irq_chip_generic *gc)
839{
840 raw_spin_unlock(&gc->lock);
841}
842#else
843static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
844static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
845#endif
846
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800847static inline void irq_reg_writel(struct irq_chip_generic *gc,
848 u32 val, int reg_offset)
849{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800850 if (gc->reg_writel)
851 gc->reg_writel(val, gc->reg_base + reg_offset);
852 else
853 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800854}
855
856static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
857 int reg_offset)
858{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800859 if (gc->reg_readl)
860 return gc->reg_readl(gc->reg_base + reg_offset);
861 else
862 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800863}
864
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700865#endif /* _LINUX_IRQ_H */