Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved. |
| 3 | */ |
| 4 | |
| 5 | /* |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | |
Uwe Kleine-König | 3cdd544 | 2010-01-08 16:02:30 +0100 | [diff] [blame] | 11 | #ifndef __MACH_MX3x_H__ |
| 12 | #define __MACH_MX3x_H__ |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 13 | |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 14 | /* |
| 15 | * MX31 memory map: |
| 16 | * |
| 17 | * Virt Phys Size What |
| 18 | * --------------------------------------------------------------------------- |
| 19 | * FC000000 43F00000 1M AIPS 1 |
| 20 | * FC100000 50000000 1M SPBA |
| 21 | * FC200000 53F00000 1M AIPS 2 |
| 22 | * FC500000 60000000 128M ROMPATCH |
| 23 | * FC400000 68000000 128M AVIC |
| 24 | * 70000000 256M IPU (MAX M2) |
| 25 | * 80000000 256M CSD0 SDRAM/DDR |
| 26 | * 90000000 256M CSD1 SDRAM/DDR |
| 27 | * A0000000 128M CS0 Flash |
| 28 | * A8000000 128M CS1 Flash |
| 29 | * B0000000 32M CS2 |
| 30 | * B2000000 32M CS3 |
| 31 | * F4000000 B4000000 32M CS4 |
| 32 | * B6000000 32M CS5 |
| 33 | * FC320000 B8000000 64K NAND, SDRAM, WEIM, M3IF, EMI controllers |
| 34 | * C0000000 64M PCMCIA/CF |
| 35 | */ |
| 36 | |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 37 | /* |
| 38 | * L2CC |
| 39 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 40 | #define MX3x_L2CC_BASE_ADDR 0x30000000 |
| 41 | #define MX3x_L2CC_SIZE SZ_1M |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 42 | |
| 43 | /* |
| 44 | * AIPS 1 |
| 45 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 46 | #define MX3x_AIPS1_BASE_ADDR 0x43f00000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 47 | #define MX3x_AIPS1_SIZE SZ_1M |
| 48 | #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000) |
| 49 | #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000) |
| 50 | #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000) |
| 51 | #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000) |
| 52 | #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000) |
| 53 | #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000) |
| 54 | #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000) |
| 55 | #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000) |
| 56 | #define MX3x_UART1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x90000) |
| 57 | #define MX3x_UART2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x94000) |
| 58 | #define MX3x_I2C2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x98000) |
| 59 | #define MX3x_OWIRE_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x9c000) |
| 60 | #define MX3x_SSI1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa0000) |
| 61 | #define MX3x_CSPI1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa4000) |
| 62 | #define MX3x_KPP_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa8000) |
| 63 | #define MX3x_IOMUXC_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xac000) |
| 64 | #define MX3x_ECT_IP1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xb8000) |
| 65 | #define MX3x_ECT_IP2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xbc000) |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * SPBA global module enabled #0 |
| 69 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 70 | #define MX3x_SPBA0_BASE_ADDR 0x50000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 71 | #define MX3x_SPBA0_SIZE SZ_1M |
| 72 | #define MX3x_UART3_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x0c000) |
| 73 | #define MX3x_CSPI2_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x10000) |
| 74 | #define MX3x_SSI2_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x14000) |
| 75 | #define MX3x_ATA_DMA_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x20000) |
| 76 | #define MX3x_MSHC1_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x24000) |
| 77 | #define MX3x_SPBA_CTRL_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x3c000) |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 78 | |
| 79 | /* |
| 80 | * AIPS 2 |
| 81 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 82 | #define MX3x_AIPS2_BASE_ADDR 0x53f00000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 83 | #define MX3x_AIPS2_SIZE SZ_1M |
| 84 | #define MX3x_CCM_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x80000) |
| 85 | #define MX3x_GPT1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x90000) |
| 86 | #define MX3x_EPIT1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x94000) |
| 87 | #define MX3x_EPIT2_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x98000) |
| 88 | #define MX3x_GPIO3_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xa4000) |
| 89 | #define MX3x_SCC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xac000) |
| 90 | #define MX3x_RNGA_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xb0000) |
| 91 | #define MX3x_IPU_CTRL_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xc0000) |
| 92 | #define MX3x_AUDMUX_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xc4000) |
| 93 | #define MX3x_GPIO1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xcc000) |
| 94 | #define MX3x_GPIO2_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd0000) |
| 95 | #define MX3x_SDMA_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd4000) |
| 96 | #define MX3x_RTC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd8000) |
| 97 | #define MX3x_WDOG_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xdc000) |
| 98 | #define MX3x_PWM_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xe0000) |
| 99 | #define MX3x_RTIC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xec000) |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 100 | |
| 101 | /* |
| 102 | * ROMP and AVIC |
| 103 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 104 | #define MX3x_ROMP_BASE_ADDR 0x60000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 105 | #define MX3x_ROMP_SIZE SZ_1M |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 106 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 107 | #define MX3x_AVIC_BASE_ADDR 0x68000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 108 | #define MX3x_AVIC_SIZE SZ_1M |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 109 | |
| 110 | /* |
Uwe Kleine-König | e676756 | 2009-11-10 10:20:30 +0100 | [diff] [blame] | 111 | * Memory regions and CS |
| 112 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 113 | #define MX3x_IPU_MEM_BASE_ADDR 0x70000000 |
| 114 | #define MX3x_CSD0_BASE_ADDR 0x80000000 |
| 115 | #define MX3x_CSD1_BASE_ADDR 0x90000000 |
Uwe Kleine-König | e676756 | 2009-11-10 10:20:30 +0100 | [diff] [blame] | 116 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 117 | #define MX3x_CS0_BASE_ADDR 0xa0000000 |
| 118 | #define MX3x_CS1_BASE_ADDR 0xa8000000 |
| 119 | #define MX3x_CS2_BASE_ADDR 0xb0000000 |
| 120 | #define MX3x_CS3_BASE_ADDR 0xb2000000 |
Uwe Kleine-König | e676756 | 2009-11-10 10:20:30 +0100 | [diff] [blame] | 121 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 122 | #define MX3x_CS4_BASE_ADDR 0xb4000000 |
Uwe Kleine-König | a996314 | 2010-10-25 15:44:25 +0200 | [diff] [blame] | 123 | #define MX3x_CS4_BASE_ADDR_VIRT 0xf6000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 124 | #define MX3x_CS4_SIZE SZ_32M |
Uwe Kleine-König | e676756 | 2009-11-10 10:20:30 +0100 | [diff] [blame] | 125 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 126 | #define MX3x_CS5_BASE_ADDR 0xb6000000 |
Uwe Kleine-König | a996314 | 2010-10-25 15:44:25 +0200 | [diff] [blame] | 127 | #define MX3x_CS5_BASE_ADDR_VIRT 0xf8000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 128 | #define MX3x_CS5_SIZE SZ_32M |
Uwe Kleine-König | e676756 | 2009-11-10 10:20:30 +0100 | [diff] [blame] | 129 | |
| 130 | /* |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 131 | * NAND, SDRAM, WEIM, M3IF, EMI controllers |
| 132 | */ |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 133 | #define MX3x_X_MEMC_BASE_ADDR 0xb8000000 |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 134 | #define MX3x_X_MEMC_SIZE SZ_64K |
| 135 | #define MX3x_ESDCTL_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x1000) |
| 136 | #define MX3x_WEIM_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x2000) |
| 137 | #define MX3x_M3IF_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x3000) |
| 138 | #define MX3x_EMI_CTL_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x4000) |
| 139 | #define MX3x_PCMCIA_CTL_BASE_ADDR MX3x_EMI_CTL_BASE_ADDR |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 140 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 141 | #define MX3x_PCMCIA_MEM_BASE_ADDR 0xbc000000 |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 142 | |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 143 | /* |
| 144 | * Interrupt numbers |
| 145 | */ |
Shawn Guo | 8842a9e | 2012-06-14 11:16:14 +0800 | [diff] [blame] | 146 | #include <asm/irq.h> |
| 147 | #define MX3x_INT_I2C3 (NR_IRQS_LEGACY + 3) |
| 148 | #define MX3x_INT_I2C2 (NR_IRQS_LEGACY + 4) |
| 149 | #define MX3x_INT_RTIC (NR_IRQS_LEGACY + 6) |
| 150 | #define MX3x_INT_I2C (NR_IRQS_LEGACY + 10) |
| 151 | #define MX3x_INT_CSPI2 (NR_IRQS_LEGACY + 13) |
| 152 | #define MX3x_INT_CSPI1 (NR_IRQS_LEGACY + 14) |
| 153 | #define MX3x_INT_ATA (NR_IRQS_LEGACY + 15) |
| 154 | #define MX3x_INT_UART3 (NR_IRQS_LEGACY + 18) |
| 155 | #define MX3x_INT_IIM (NR_IRQS_LEGACY + 19) |
| 156 | #define MX3x_INT_RNGA (NR_IRQS_LEGACY + 22) |
| 157 | #define MX3x_INT_EVTMON (NR_IRQS_LEGACY + 23) |
| 158 | #define MX3x_INT_KPP (NR_IRQS_LEGACY + 24) |
| 159 | #define MX3x_INT_RTC (NR_IRQS_LEGACY + 25) |
| 160 | #define MX3x_INT_PWM (NR_IRQS_LEGACY + 26) |
| 161 | #define MX3x_INT_EPIT2 (NR_IRQS_LEGACY + 27) |
| 162 | #define MX3x_INT_EPIT1 (NR_IRQS_LEGACY + 28) |
| 163 | #define MX3x_INT_GPT (NR_IRQS_LEGACY + 29) |
| 164 | #define MX3x_INT_POWER_FAIL (NR_IRQS_LEGACY + 30) |
| 165 | #define MX3x_INT_UART2 (NR_IRQS_LEGACY + 32) |
| 166 | #define MX3x_INT_NANDFC (NR_IRQS_LEGACY + 33) |
| 167 | #define MX3x_INT_SDMA (NR_IRQS_LEGACY + 34) |
| 168 | #define MX3x_INT_MSHC1 (NR_IRQS_LEGACY + 39) |
| 169 | #define MX3x_INT_IPU_ERR (NR_IRQS_LEGACY + 41) |
| 170 | #define MX3x_INT_IPU_SYN (NR_IRQS_LEGACY + 42) |
| 171 | #define MX3x_INT_UART1 (NR_IRQS_LEGACY + 45) |
| 172 | #define MX3x_INT_ECT (NR_IRQS_LEGACY + 48) |
| 173 | #define MX3x_INT_SCC_SCM (NR_IRQS_LEGACY + 49) |
| 174 | #define MX3x_INT_SCC_SMN (NR_IRQS_LEGACY + 50) |
| 175 | #define MX3x_INT_GPIO2 (NR_IRQS_LEGACY + 51) |
| 176 | #define MX3x_INT_GPIO1 (NR_IRQS_LEGACY + 52) |
| 177 | #define MX3x_INT_WDOG (NR_IRQS_LEGACY + 55) |
| 178 | #define MX3x_INT_GPIO3 (NR_IRQS_LEGACY + 56) |
| 179 | #define MX3x_INT_EXT_POWER (NR_IRQS_LEGACY + 58) |
| 180 | #define MX3x_INT_EXT_TEMPER (NR_IRQS_LEGACY + 59) |
| 181 | #define MX3x_INT_EXT_SENSOR60 (NR_IRQS_LEGACY + 60) |
| 182 | #define MX3x_INT_EXT_SENSOR61 (NR_IRQS_LEGACY + 61) |
| 183 | #define MX3x_INT_EXT_WDOG (NR_IRQS_LEGACY + 62) |
| 184 | #define MX3x_INT_EXT_TV (NR_IRQS_LEGACY + 63) |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 185 | |
Uwe Kleine-König | e4d0f7c | 2009-11-10 21:31:30 +0100 | [diff] [blame] | 186 | #define MX3x_PROD_SIGNATURE 0x1 /* For MX31 */ |
Sascha Hauer | c0a5f85 | 2009-02-02 14:11:54 +0100 | [diff] [blame] | 187 | |
Uwe Kleine-König | 3cdd544 | 2010-01-08 16:02:30 +0100 | [diff] [blame] | 188 | #endif /* ifndef __MACH_MX3x_H__ */ |