blob: 5a42969b35a647ad261df4cbd5b02d305ee66cab [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19void
Sujithcbe61d82009-02-09 13:27:12 +053020ath9k_hw_write_regs(struct ath_hw *ah, u32 modesIndex, u32 freqIndex,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021 int regWrites)
22{
Sujithcbe61d82009-02-09 13:27:12 +053023 REG_WRITE_ARRAY(&ah->ah_iniBB_RfGain, freqIndex, regWrites);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024}
25
26bool
Sujithcbe61d82009-02-09 13:27:12 +053027ath9k_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070028{
29 u32 channelSel = 0;
30 u32 bModeSynth = 0;
31 u32 aModeRefSel = 0;
32 u32 reg32 = 0;
33 u16 freq;
34 struct chan_centers centers;
35
36 ath9k_hw_get_channel_centers(ah, chan, &centers);
37 freq = centers.synth_center;
38
39 if (freq < 4800) {
40 u32 txctl;
41
42 if (((freq - 2192) % 5) == 0) {
43 channelSel = ((freq - 672) * 2 - 3040) / 10;
44 bModeSynth = 0;
45 } else if (((freq - 2224) % 5) == 0) {
46 channelSel = ((freq - 704) * 2 - 3040) / 10;
47 bModeSynth = 1;
48 } else {
49 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +053050 "Invalid channel %u MHz\n", freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051 return false;
52 }
53
54 channelSel = (channelSel << 2) & 0xff;
55 channelSel = ath9k_hw_reverse_bits(channelSel, 8);
56
57 txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
58 if (freq == 2484) {
59
60 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
61 txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
62 } else {
63 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
64 txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
65 }
66
67 } else if ((freq % 20) == 0 && freq >= 5120) {
68 channelSel =
69 ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
70 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
71 } else if ((freq % 10) == 0) {
72 channelSel =
73 ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
74 if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
75 aModeRefSel = ath9k_hw_reverse_bits(2, 2);
76 else
77 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
78 } else if ((freq % 5) == 0) {
79 channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
80 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
81 } else {
82 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +053083 "Invalid channel %u MHz\n", freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 return false;
85 }
86
87 reg32 =
88 (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
89 (1 << 5) | 0x1;
90
91 REG_WRITE(ah, AR_PHY(0x37), reg32);
92
93 ah->ah_curchan = chan;
Sujithcbe61d82009-02-09 13:27:12 +053094 ah->ah_curchanRadIndex = -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
96 return true;
97}
98
99bool
Sujithcbe61d82009-02-09 13:27:12 +0530100ath9k_hw_ar9280_set_channel(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101 struct ath9k_channel *chan)
102{
103 u16 bMode, fracMode, aModeRefSel = 0;
104 u32 freq, ndiv, channelSel = 0, channelFrac = 0, reg32 = 0;
105 struct chan_centers centers;
106 u32 refDivA = 24;
107
108 ath9k_hw_get_channel_centers(ah, chan, &centers);
109 freq = centers.synth_center;
110
111 reg32 = REG_READ(ah, AR_PHY_SYNTH_CONTROL);
112 reg32 &= 0xc0000000;
113
114 if (freq < 4800) {
115 u32 txctl;
116
117 bMode = 1;
118 fracMode = 1;
119 aModeRefSel = 0;
120 channelSel = (freq * 0x10000) / 15;
121
122 txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
123 if (freq == 2484) {
124
125 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
126 txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
127 } else {
128 REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
129 txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
130 }
131 } else {
132 bMode = 0;
133 fracMode = 0;
134
135 if ((freq % 20) == 0) {
136 aModeRefSel = 3;
137 } else if ((freq % 10) == 0) {
138 aModeRefSel = 2;
139 } else {
140 aModeRefSel = 0;
141
142 fracMode = 1;
143 refDivA = 1;
144 channelSel = (freq * 0x8000) / 15;
145
146 REG_RMW_FIELD(ah, AR_AN_SYNTH9,
147 AR_AN_SYNTH9_REFDIVA, refDivA);
148 }
149 if (!fracMode) {
150 ndiv = (freq * (refDivA >> aModeRefSel)) / 60;
151 channelSel = ndiv & 0x1ff;
152 channelFrac = (ndiv & 0xfffffe00) * 2;
153 channelSel = (channelSel << 17) | channelFrac;
154 }
155 }
156
157 reg32 = reg32 |
158 (bMode << 29) |
159 (fracMode << 28) | (aModeRefSel << 26) | (channelSel);
160
161 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
162
163 ah->ah_curchan = chan;
Sujithcbe61d82009-02-09 13:27:12 +0530164 ah->ah_curchanRadIndex = -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
166 return true;
167}
168
169static void
170ath9k_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
171 u32 numBits, u32 firstBit,
172 u32 column)
173{
174 u32 tmp32, mask, arrayEntry, lastBit;
175 int32_t bitPosition, bitsLeft;
176
177 tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
178 arrayEntry = (firstBit - 1) / 8;
179 bitPosition = (firstBit - 1) % 8;
180 bitsLeft = numBits;
181 while (bitsLeft > 0) {
182 lastBit = (bitPosition + bitsLeft > 8) ?
183 8 : bitPosition + bitsLeft;
184 mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
185 (column * 8);
186 rfBuf[arrayEntry] &= ~mask;
187 rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
188 (column * 8)) & mask;
189 bitsLeft -= 8 - bitPosition;
190 tmp32 = tmp32 >> (8 - bitPosition);
191 bitPosition = 0;
192 arrayEntry++;
193 }
194}
195
196bool
Sujithcbe61d82009-02-09 13:27:12 +0530197ath9k_hw_set_rf_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700198 u16 modesIndex)
199{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700200 u32 eepMinorRev;
201 u32 ob5GHz = 0, db5GHz = 0;
202 u32 ob2GHz = 0, db2GHz = 0;
203 int regWrites = 0;
204
205 if (AR_SREV_9280_10_OR_LATER(ah))
206 return true;
207
Sujithf74df6f2009-02-09 13:27:24 +0530208 eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700209
Sujithcbe61d82009-02-09 13:27:12 +0530210 RF_BANK_SETUP(ah->ah_analogBank0Data, &ah->ah_iniBank0, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700211
Sujithcbe61d82009-02-09 13:27:12 +0530212 RF_BANK_SETUP(ah->ah_analogBank1Data, &ah->ah_iniBank1, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700213
Sujithcbe61d82009-02-09 13:27:12 +0530214 RF_BANK_SETUP(ah->ah_analogBank2Data, &ah->ah_iniBank2, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700215
Sujithcbe61d82009-02-09 13:27:12 +0530216 RF_BANK_SETUP(ah->ah_analogBank3Data, &ah->ah_iniBank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217 modesIndex);
218 {
219 int i;
Sujithcbe61d82009-02-09 13:27:12 +0530220 for (i = 0; i < ah->ah_iniBank6TPC.ia_rows; i++) {
221 ah->ah_analogBank6Data[i] =
222 INI_RA(&ah->ah_iniBank6TPC, i, modesIndex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700223 }
224 }
225
226 if (eepMinorRev >= 2) {
227 if (IS_CHAN_2GHZ(chan)) {
Sujithf74df6f2009-02-09 13:27:24 +0530228 ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
229 db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
Sujithcbe61d82009-02-09 13:27:12 +0530230 ath9k_phy_modify_rx_buffer(ah->ah_analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700231 ob2GHz, 3, 197, 0);
Sujithcbe61d82009-02-09 13:27:12 +0530232 ath9k_phy_modify_rx_buffer(ah->ah_analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700233 db2GHz, 3, 194, 0);
234 } else {
Sujithf74df6f2009-02-09 13:27:24 +0530235 ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
236 db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
Sujithcbe61d82009-02-09 13:27:12 +0530237 ath9k_phy_modify_rx_buffer(ah->ah_analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700238 ob5GHz, 3, 203, 0);
Sujithcbe61d82009-02-09 13:27:12 +0530239 ath9k_phy_modify_rx_buffer(ah->ah_analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700240 db5GHz, 3, 200, 0);
241 }
242 }
243
Sujithcbe61d82009-02-09 13:27:12 +0530244 RF_BANK_SETUP(ah->ah_analogBank7Data, &ah->ah_iniBank7, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700245
Sujithcbe61d82009-02-09 13:27:12 +0530246 REG_WRITE_RF_ARRAY(&ah->ah_iniBank0, ah->ah_analogBank0Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700247 regWrites);
Sujithcbe61d82009-02-09 13:27:12 +0530248 REG_WRITE_RF_ARRAY(&ah->ah_iniBank1, ah->ah_analogBank1Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700249 regWrites);
Sujithcbe61d82009-02-09 13:27:12 +0530250 REG_WRITE_RF_ARRAY(&ah->ah_iniBank2, ah->ah_analogBank2Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700251 regWrites);
Sujithcbe61d82009-02-09 13:27:12 +0530252 REG_WRITE_RF_ARRAY(&ah->ah_iniBank3, ah->ah_analogBank3Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700253 regWrites);
Sujithcbe61d82009-02-09 13:27:12 +0530254 REG_WRITE_RF_ARRAY(&ah->ah_iniBank6TPC, ah->ah_analogBank6Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700255 regWrites);
Sujithcbe61d82009-02-09 13:27:12 +0530256 REG_WRITE_RF_ARRAY(&ah->ah_iniBank7, ah->ah_analogBank7Data,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700257 regWrites);
258
259 return true;
260}
261
262void
Sujithcbe61d82009-02-09 13:27:12 +0530263ath9k_hw_rfdetach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700264{
Sujithcbe61d82009-02-09 13:27:12 +0530265 if (ah->ah_analogBank0Data != NULL) {
266 kfree(ah->ah_analogBank0Data);
267 ah->ah_analogBank0Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268 }
Sujithcbe61d82009-02-09 13:27:12 +0530269 if (ah->ah_analogBank1Data != NULL) {
270 kfree(ah->ah_analogBank1Data);
271 ah->ah_analogBank1Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700272 }
Sujithcbe61d82009-02-09 13:27:12 +0530273 if (ah->ah_analogBank2Data != NULL) {
274 kfree(ah->ah_analogBank2Data);
275 ah->ah_analogBank2Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700276 }
Sujithcbe61d82009-02-09 13:27:12 +0530277 if (ah->ah_analogBank3Data != NULL) {
278 kfree(ah->ah_analogBank3Data);
279 ah->ah_analogBank3Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700280 }
Sujithcbe61d82009-02-09 13:27:12 +0530281 if (ah->ah_analogBank6Data != NULL) {
282 kfree(ah->ah_analogBank6Data);
283 ah->ah_analogBank6Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700284 }
Sujithcbe61d82009-02-09 13:27:12 +0530285 if (ah->ah_analogBank6TPCData != NULL) {
286 kfree(ah->ah_analogBank6TPCData);
287 ah->ah_analogBank6TPCData = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700288 }
Sujithcbe61d82009-02-09 13:27:12 +0530289 if (ah->ah_analogBank7Data != NULL) {
290 kfree(ah->ah_analogBank7Data);
291 ah->ah_analogBank7Data = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700292 }
Sujithcbe61d82009-02-09 13:27:12 +0530293 if (ah->ah_addac5416_21 != NULL) {
294 kfree(ah->ah_addac5416_21);
295 ah->ah_addac5416_21 = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700296 }
Sujithcbe61d82009-02-09 13:27:12 +0530297 if (ah->ah_bank6Temp != NULL) {
298 kfree(ah->ah_bank6Temp);
299 ah->ah_bank6Temp = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700300 }
301}
302
Sujithcbe61d82009-02-09 13:27:12 +0530303bool ath9k_hw_init_rf(struct ath_hw *ah, int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700304{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700305 if (!AR_SREV_9280_10_OR_LATER(ah)) {
Sujithcbe61d82009-02-09 13:27:12 +0530306 ah->ah_analogBank0Data =
307 kzalloc((sizeof(u32) *
308 ah->ah_iniBank0.ia_rows), GFP_KERNEL);
309 ah->ah_analogBank1Data =
310 kzalloc((sizeof(u32) *
311 ah->ah_iniBank1.ia_rows), GFP_KERNEL);
312 ah->ah_analogBank2Data =
313 kzalloc((sizeof(u32) *
314 ah->ah_iniBank2.ia_rows), GFP_KERNEL);
315 ah->ah_analogBank3Data =
316 kzalloc((sizeof(u32) *
317 ah->ah_iniBank3.ia_rows), GFP_KERNEL);
318 ah->ah_analogBank6Data =
319 kzalloc((sizeof(u32) *
320 ah->ah_iniBank6.ia_rows), GFP_KERNEL);
321 ah->ah_analogBank6TPCData =
322 kzalloc((sizeof(u32) *
323 ah->ah_iniBank6TPC.ia_rows), GFP_KERNEL);
324 ah->ah_analogBank7Data =
325 kzalloc((sizeof(u32) *
326 ah->ah_iniBank7.ia_rows), GFP_KERNEL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700327
Sujithcbe61d82009-02-09 13:27:12 +0530328 if (ah->ah_analogBank0Data == NULL
329 || ah->ah_analogBank1Data == NULL
330 || ah->ah_analogBank2Data == NULL
331 || ah->ah_analogBank3Data == NULL
332 || ah->ah_analogBank6Data == NULL
333 || ah->ah_analogBank6TPCData == NULL
334 || ah->ah_analogBank7Data == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700335 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530336 "Cannot allocate RF banks\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700337 *status = -ENOMEM;
338 return false;
339 }
340
Sujithcbe61d82009-02-09 13:27:12 +0530341 ah->ah_addac5416_21 =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700342 kzalloc((sizeof(u32) *
Sujithcbe61d82009-02-09 13:27:12 +0530343 ah->ah_iniAddac.ia_rows *
344 ah->ah_iniAddac.ia_columns), GFP_KERNEL);
345 if (ah->ah_addac5416_21 == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700346 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530347 "Cannot allocate ah_addac5416_21\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700348 *status = -ENOMEM;
349 return false;
350 }
351
Sujithcbe61d82009-02-09 13:27:12 +0530352 ah->ah_bank6Temp =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700353 kzalloc((sizeof(u32) *
Sujithcbe61d82009-02-09 13:27:12 +0530354 ah->ah_iniBank6.ia_rows), GFP_KERNEL);
355 if (ah->ah_bank6Temp == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530357 "Cannot allocate ah_bank6Temp\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358 *status = -ENOMEM;
359 return false;
360 }
361 }
362
363 return true;
364}
365
366void
Sujithcbe61d82009-02-09 13:27:12 +0530367ath9k_hw_decrease_chain_power(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700368{
369 int i, regWrites = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700370 u32 bank6SelMask;
Sujithcbe61d82009-02-09 13:27:12 +0530371 u32 *bank6Temp = ah->ah_bank6Temp;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700372
Sujithcbe61d82009-02-09 13:27:12 +0530373 switch (ah->ah_diversityControl) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700374 case ATH9K_ANT_FIXED_A:
375 bank6SelMask =
Sujithcbe61d82009-02-09 13:27:12 +0530376 (ah->
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377 ah_antennaSwitchSwap & ANTSWAP_AB) ? REDUCE_CHAIN_0 :
378 REDUCE_CHAIN_1;
379 break;
380 case ATH9K_ANT_FIXED_B:
381 bank6SelMask =
Sujithcbe61d82009-02-09 13:27:12 +0530382 (ah->
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700383 ah_antennaSwitchSwap & ANTSWAP_AB) ? REDUCE_CHAIN_1 :
384 REDUCE_CHAIN_0;
385 break;
386 case ATH9K_ANT_VARIABLE:
387 return;
388 break;
389 default:
390 return;
391 break;
392 }
393
Sujithcbe61d82009-02-09 13:27:12 +0530394 for (i = 0; i < ah->ah_iniBank6.ia_rows; i++)
395 bank6Temp[i] = ah->ah_analogBank6Data[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396
397 REG_WRITE(ah, AR_PHY_BASE + 0xD8, bank6SelMask);
398
399 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 189, 0);
400 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 190, 0);
401 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 191, 0);
402 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 192, 0);
403 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 193, 0);
404 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 222, 0);
405 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 245, 0);
406 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 246, 0);
407 ath9k_phy_modify_rx_buffer(bank6Temp, 1, 1, 247, 0);
408
Sujithcbe61d82009-02-09 13:27:12 +0530409 REG_WRITE_RF_ARRAY(&ah->ah_iniBank6, bank6Temp, regWrites);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700410
411 REG_WRITE(ah, AR_PHY_BASE + 0xD8, 0x00000053);
412#ifdef ALTER_SWITCH
413 REG_WRITE(ah, PHY_SWITCH_CHAIN_0,
414 (REG_READ(ah, PHY_SWITCH_CHAIN_0) & ~0x38)
415 | ((REG_READ(ah, PHY_SWITCH_CHAIN_0) >> 3) & 0x38));
416#endif
417}