blob: fddd6aee2a63acb7fd56af275c226c5f8035e066 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
3 *
4 * Author:
5 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
6 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
7 *
8 * This is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 */
14#ifndef __DMA_FSLDMA_H
15#define __DMA_FSLDMA_H
16
17#include <linux/device.h>
18#include <linux/dmapool.h>
19#include <linux/dmaengine.h>
20
21/* Define data structures needed by Freescale
22 * MPC8540 and MPC8349 DMA controller.
23 */
24#define FSL_DMA_MR_CS 0x00000001
25#define FSL_DMA_MR_CC 0x00000002
26#define FSL_DMA_MR_CA 0x00000008
27#define FSL_DMA_MR_EIE 0x00000040
28#define FSL_DMA_MR_XFE 0x00000020
29#define FSL_DMA_MR_EOLNIE 0x00000100
30#define FSL_DMA_MR_EOLSIE 0x00000080
31#define FSL_DMA_MR_EOSIE 0x00000200
32#define FSL_DMA_MR_CDSM 0x00000010
33#define FSL_DMA_MR_CTM 0x00000004
34#define FSL_DMA_MR_EMP_EN 0x00200000
35#define FSL_DMA_MR_EMS_EN 0x00040000
36#define FSL_DMA_MR_DAHE 0x00002000
37#define FSL_DMA_MR_SAHE 0x00001000
38
39/* Special MR definition for MPC8349 */
40#define FSL_DMA_MR_EOTIE 0x00000080
41
42#define FSL_DMA_SR_CH 0x00000020
Zhang Weif79abb62008-03-18 18:45:00 -070043#define FSL_DMA_SR_PE 0x00000010
Zhang Wei173acc72008-03-01 07:42:48 -070044#define FSL_DMA_SR_CB 0x00000004
45#define FSL_DMA_SR_TE 0x00000080
46#define FSL_DMA_SR_EOSI 0x00000002
47#define FSL_DMA_SR_EOLSI 0x00000001
48#define FSL_DMA_SR_EOCDI 0x00000001
49#define FSL_DMA_SR_EOLNI 0x00000008
50
51#define FSL_DMA_SATR_SBPATMU 0x20000000
52#define FSL_DMA_SATR_STRANSINT_RIO 0x00c00000
53#define FSL_DMA_SATR_SREADTYPE_SNOOP_READ 0x00050000
54#define FSL_DMA_SATR_SREADTYPE_BP_IORH 0x00020000
55#define FSL_DMA_SATR_SREADTYPE_BP_NREAD 0x00040000
56#define FSL_DMA_SATR_SREADTYPE_BP_MREAD 0x00070000
57
58#define FSL_DMA_DATR_DBPATMU 0x20000000
59#define FSL_DMA_DATR_DTRANSINT_RIO 0x00c00000
60#define FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE 0x00050000
61#define FSL_DMA_DATR_DWRITETYPE_BP_FLUSH 0x00010000
62
63#define FSL_DMA_EOL ((u64)0x1)
64#define FSL_DMA_SNEN ((u64)0x10)
65#define FSL_DMA_EOSIE 0x8
66#define FSL_DMA_NLDA_MASK (~(u64)0x1f)
67
68#define FSL_DMA_BCR_MAX_CNT 0x03ffffffu
69
70#define FSL_DMA_DGSR_TE 0x80
71#define FSL_DMA_DGSR_CH 0x20
72#define FSL_DMA_DGSR_PE 0x10
73#define FSL_DMA_DGSR_EOLNI 0x08
74#define FSL_DMA_DGSR_CB 0x04
75#define FSL_DMA_DGSR_EOSI 0x02
76#define FSL_DMA_DGSR_EOLSI 0x01
77
78struct fsl_dma_ld_hw {
79 u64 __bitwise src_addr;
80 u64 __bitwise dst_addr;
81 u64 __bitwise next_ln_addr;
82 u32 __bitwise count;
83 u32 __bitwise reserve;
84} __attribute__((aligned(32)));
85
86struct fsl_desc_sw {
87 struct fsl_dma_ld_hw hw;
88 struct list_head node;
89 struct dma_async_tx_descriptor async_tx;
90 struct list_head *ld;
91 void *priv;
92} __attribute__((aligned(32)));
93
94struct fsl_dma_chan_regs {
95 u32 __bitwise mr; /* 0x00 - Mode Register */
96 u32 __bitwise sr; /* 0x04 - Status Register */
97 u64 __bitwise cdar; /* 0x08 - Current descriptor address register */
98 u64 __bitwise sar; /* 0x10 - Source Address Register */
99 u64 __bitwise dar; /* 0x18 - Destination Address Register */
100 u32 __bitwise bcr; /* 0x20 - Byte Count Register */
101 u64 __bitwise ndar; /* 0x24 - Next Descriptor Address Register */
102};
103
104struct fsl_dma_chan;
105#define FSL_DMA_MAX_CHANS_PER_DEVICE 4
106
107struct fsl_dma_device {
108 void __iomem *reg_base; /* DGSR register base */
109 struct resource reg; /* Resource for register */
110 struct device *dev;
111 struct dma_device common;
112 struct fsl_dma_chan *chan[FSL_DMA_MAX_CHANS_PER_DEVICE];
113 u32 feature; /* The same as DMA channels */
114};
115
116/* Define macros for fsl_dma_chan->feature property */
117#define FSL_DMA_LITTLE_ENDIAN 0x00000000
118#define FSL_DMA_BIG_ENDIAN 0x00000001
119
120#define FSL_DMA_IP_MASK 0x00000ff0
121#define FSL_DMA_IP_85XX 0x00000010
122#define FSL_DMA_IP_83XX 0x00000020
123
124#define FSL_DMA_CHAN_PAUSE_EXT 0x00001000
125#define FSL_DMA_CHAN_START_EXT 0x00002000
126
127struct fsl_dma_chan {
128 struct fsl_dma_chan_regs __iomem *reg_base;
129 dma_cookie_t completed_cookie; /* The maximum cookie completed */
130 spinlock_t desc_lock; /* Descriptor operation lock */
131 struct list_head ld_queue; /* Link descriptors queue */
132 struct dma_chan common; /* DMA common channel */
133 struct dma_pool *desc_pool; /* Descriptors pool */
134 struct device *dev; /* Channel device */
135 struct resource reg; /* Resource for register */
136 int irq; /* Channel IRQ */
137 int id; /* Raw id of this channel */
138 struct tasklet_struct tasklet;
139 u32 feature;
140
141 void (*toggle_ext_pause)(struct fsl_dma_chan *fsl_chan, int size);
142 void (*toggle_ext_start)(struct fsl_dma_chan *fsl_chan, int enable);
143 void (*set_src_loop_size)(struct fsl_dma_chan *fsl_chan, int size);
144 void (*set_dest_loop_size)(struct fsl_dma_chan *fsl_chan, int size);
145};
146
147#define to_fsl_chan(chan) container_of(chan, struct fsl_dma_chan, common)
148#define to_fsl_desc(lh) container_of(lh, struct fsl_desc_sw, node)
149#define tx_to_fsl_desc(tx) container_of(tx, struct fsl_desc_sw, async_tx)
150
151#ifndef __powerpc64__
152static u64 in_be64(const u64 __iomem *addr)
153{
154 return ((u64)in_be32((u32 *)addr) << 32) | (in_be32((u32 *)addr + 1));
155}
156
157static void out_be64(u64 __iomem *addr, u64 val)
158{
159 out_be32((u32 *)addr, val >> 32);
160 out_be32((u32 *)addr + 1, (u32)val);
161}
162
163/* There is no asm instructions for 64 bits reverse loads and stores */
164static u64 in_le64(const u64 __iomem *addr)
165{
166 return ((u64)in_le32((u32 *)addr + 1) << 32) | (in_le32((u32 *)addr));
167}
168
169static void out_le64(u64 __iomem *addr, u64 val)
170{
171 out_le32((u32 *)addr + 1, val >> 32);
172 out_le32((u32 *)addr, (u32)val);
173}
174#endif
175
176#define DMA_IN(fsl_chan, addr, width) \
177 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
178 in_be##width(addr) : in_le##width(addr))
179#define DMA_OUT(fsl_chan, addr, val, width) \
180 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
181 out_be##width(addr, val) : out_le##width(addr, val))
182
183#define DMA_TO_CPU(fsl_chan, d, width) \
184 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
185 be##width##_to_cpu(d) : le##width##_to_cpu(d))
186#define CPU_TO_DMA(fsl_chan, c, width) \
187 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
188 cpu_to_be##width(c) : cpu_to_le##width(c))
189
190#endif /* __DMA_FSLDMA_H */