blob: 9d090833e245a7a6cbe48dceedb2de60343ef58a [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070041#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053042#include <linux/pm_runtime.h>
Komal Shah010d442c42006-08-13 23:44:09 +020043
Paul Walmsley9c76b872008-11-21 13:39:55 -080044/* I2C controller revisions */
45#define OMAP_I2C_REV_2 0x20
46
47/* I2C controller revisions present on specific hardware */
48#define OMAP_I2C_REV_ON_2430 0x36
49#define OMAP_I2C_REV_ON_3430 0x3C
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070050#define OMAP_I2C_REV_ON_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080051
Komal Shah010d442c42006-08-13 23:44:09 +020052/* timeout waiting for the controller to respond */
53#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
54
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080055/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070056enum {
57 OMAP_I2C_REV_REG = 0,
58 OMAP_I2C_IE_REG,
59 OMAP_I2C_STAT_REG,
60 OMAP_I2C_IV_REG,
61 OMAP_I2C_WE_REG,
62 OMAP_I2C_SYSS_REG,
63 OMAP_I2C_BUF_REG,
64 OMAP_I2C_CNT_REG,
65 OMAP_I2C_DATA_REG,
66 OMAP_I2C_SYSC_REG,
67 OMAP_I2C_CON_REG,
68 OMAP_I2C_OA_REG,
69 OMAP_I2C_SA_REG,
70 OMAP_I2C_PSC_REG,
71 OMAP_I2C_SCLL_REG,
72 OMAP_I2C_SCLH_REG,
73 OMAP_I2C_SYSTEST_REG,
74 OMAP_I2C_BUFSTAT_REG,
75 OMAP_I2C_REVNB_LO,
76 OMAP_I2C_REVNB_HI,
77 OMAP_I2C_IRQSTATUS_RAW,
78 OMAP_I2C_IRQENABLE_SET,
79 OMAP_I2C_IRQENABLE_CLR,
80};
Komal Shah010d442c42006-08-13 23:44:09 +020081
82/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080083#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
84#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020085#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
86#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
87#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
88#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
89#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
90
91/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080092#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
93#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +020094#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
95#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
96#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
97#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
98#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
99#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
100#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
101#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
102#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
103#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
104
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800105/* I2C WE wakeup enable register */
106#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
107#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
108#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
109#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
110#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
111#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
112#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
113#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
114#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
115#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
116
117#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
118 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
119 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
120 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
121 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
122
Komal Shah010d442c42006-08-13 23:44:09 +0200123/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
124#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800125#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200126#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800127#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200128
129/* I2C Configuration Register (OMAP_I2C_CON): */
130#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
131#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800132#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200133#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
134#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
135#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
136#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
137#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
138#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
139#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
140
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800141/* I2C SCL time value when Master */
142#define OMAP_I2C_SCLL_HSSCLL 8
143#define OMAP_I2C_SCLH_HSSCLH 8
144
Komal Shah010d442c42006-08-13 23:44:09 +0200145/* I2C System Test Register (OMAP_I2C_SYSTEST): */
146#ifdef DEBUG
147#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
148#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
149#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
150#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
151#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
152#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
153#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
154#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
155#endif
156
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800157/* OCP_SYSSTATUS bit definitions */
158#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200159
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800160/* OCP_SYSCONFIG bit definitions */
161#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
162#define SYSC_SIDLEMODE_MASK (0x3 << 3)
163#define SYSC_ENAWAKEUP_MASK (1 << 2)
164#define SYSC_SOFTRESET_MASK (1 << 1)
165#define SYSC_AUTOIDLE_MASK (1 << 0)
166
167#define SYSC_IDLEMODE_SMART 0x2
168#define SYSC_CLOCKACTIVITY_FCLK 0x2
169
manjugk manjugkf3083d92010-05-11 11:35:20 -0700170/* Errata definitions */
171#define I2C_OMAP_ERRATA_I207 (1 << 0)
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700172#define I2C_OMAP3_1P153 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200173
Komal Shah010d442c42006-08-13 23:44:09 +0200174struct omap_i2c_dev {
175 struct device *dev;
176 void __iomem *base; /* virtual */
177 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800178 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200179 struct completion cmd_complete;
180 struct resource *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700181 u32 latency; /* maximum mpu wkup latency */
182 void (*set_mpu_wkup_lat)(struct device *dev,
183 long latency);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800184 u32 speed; /* Speed of bus in Khz */
Komal Shah010d442c42006-08-13 23:44:09 +0200185 u16 cmd_err;
186 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700187 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200188 size_t buf_len;
189 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800190 u8 fifo_size; /* use as flag and value
191 * fifo_size==0 implies no fifo
192 * if set, should be trsh+1
193 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800194 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800195 unsigned b_hw:1; /* bad h/w fixes */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100196 unsigned idle:1;
197 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800198 u16 pscstate;
199 u16 scllstate;
200 u16 sclhstate;
201 u16 bufstate;
202 u16 syscstate;
203 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700204 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200205};
206
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700207const static u8 reg_map[] = {
208 [OMAP_I2C_REV_REG] = 0x00,
209 [OMAP_I2C_IE_REG] = 0x01,
210 [OMAP_I2C_STAT_REG] = 0x02,
211 [OMAP_I2C_IV_REG] = 0x03,
212 [OMAP_I2C_WE_REG] = 0x03,
213 [OMAP_I2C_SYSS_REG] = 0x04,
214 [OMAP_I2C_BUF_REG] = 0x05,
215 [OMAP_I2C_CNT_REG] = 0x06,
216 [OMAP_I2C_DATA_REG] = 0x07,
217 [OMAP_I2C_SYSC_REG] = 0x08,
218 [OMAP_I2C_CON_REG] = 0x09,
219 [OMAP_I2C_OA_REG] = 0x0a,
220 [OMAP_I2C_SA_REG] = 0x0b,
221 [OMAP_I2C_PSC_REG] = 0x0c,
222 [OMAP_I2C_SCLL_REG] = 0x0d,
223 [OMAP_I2C_SCLH_REG] = 0x0e,
224 [OMAP_I2C_SYSTEST_REG] = 0x0f,
225 [OMAP_I2C_BUFSTAT_REG] = 0x10,
226};
227
228const static u8 omap4_reg_map[] = {
229 [OMAP_I2C_REV_REG] = 0x04,
230 [OMAP_I2C_IE_REG] = 0x2c,
231 [OMAP_I2C_STAT_REG] = 0x28,
232 [OMAP_I2C_IV_REG] = 0x34,
233 [OMAP_I2C_WE_REG] = 0x34,
234 [OMAP_I2C_SYSS_REG] = 0x90,
235 [OMAP_I2C_BUF_REG] = 0x94,
236 [OMAP_I2C_CNT_REG] = 0x98,
237 [OMAP_I2C_DATA_REG] = 0x9c,
238 [OMAP_I2C_SYSC_REG] = 0x20,
239 [OMAP_I2C_CON_REG] = 0xa4,
240 [OMAP_I2C_OA_REG] = 0xa8,
241 [OMAP_I2C_SA_REG] = 0xac,
242 [OMAP_I2C_PSC_REG] = 0xb0,
243 [OMAP_I2C_SCLL_REG] = 0xb4,
244 [OMAP_I2C_SCLH_REG] = 0xb8,
245 [OMAP_I2C_SYSTEST_REG] = 0xbC,
246 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
247 [OMAP_I2C_REVNB_LO] = 0x00,
248 [OMAP_I2C_REVNB_HI] = 0x04,
249 [OMAP_I2C_IRQSTATUS_RAW] = 0x24,
250 [OMAP_I2C_IRQENABLE_SET] = 0x2c,
251 [OMAP_I2C_IRQENABLE_CLR] = 0x30,
252};
253
Komal Shah010d442c42006-08-13 23:44:09 +0200254static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
255 int reg, u16 val)
256{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700257 __raw_writew(val, i2c_dev->base +
258 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200259}
260
261static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
262{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700263 return __raw_readw(i2c_dev->base +
264 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200265}
266
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100267static void omap_i2c_unidle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200268{
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530269 struct platform_device *pdev;
270 struct omap_i2c_bus_platform_data *pdata;
271
Paul Walmsley3831f152008-11-21 13:39:47 -0800272 WARN_ON(!dev->idle);
273
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530274 pdev = to_platform_device(dev->dev);
275 pdata = pdev->dev.platform_data;
276
277 pm_runtime_get_sync(&pdev->dev);
278
Rajendra Nayakef871432009-11-23 08:59:18 -0800279 if (cpu_is_omap34xx()) {
280 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
281 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
282 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
283 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
284 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
285 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
286 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
287 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
288 }
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800289 dev->idle = 0;
Cory Maccarrone07ac31f2009-12-22 18:06:13 -0700290
291 /*
292 * Don't write to this register if the IE state is 0 as it can
293 * cause deadlock.
294 */
295 if (dev->iestate)
296 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Komal Shah010d442c42006-08-13 23:44:09 +0200297}
298
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100299static void omap_i2c_idle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200300{
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530301 struct platform_device *pdev;
302 struct omap_i2c_bus_platform_data *pdata;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100303 u16 iv;
304
Paul Walmsley3831f152008-11-21 13:39:47 -0800305 WARN_ON(dev->idle);
306
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530307 pdev = to_platform_device(dev->dev);
308 pdata = pdev->dev.platform_data;
309
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100310 dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700311 if (dev->rev >= OMAP_I2C_REV_ON_4430)
312 omap_i2c_write_reg(dev, OMAP_I2C_IRQENABLE_CLR, 1);
313 else
314 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
315
Paul Walmsley9c76b872008-11-21 13:39:55 -0800316 if (dev->rev < OMAP_I2C_REV_2) {
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800317 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800318 } else {
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100319 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800320
321 /* Flush posted write before the dev->idle store occurs */
322 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
323 }
324 dev->idle = 1;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530325
326 pm_runtime_put_sync(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200327}
328
329static int omap_i2c_init(struct omap_i2c_dev *dev)
330{
Rajendra Nayakef871432009-11-23 08:59:18 -0800331 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800332 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200333 unsigned long fclk_rate = 12000000;
334 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800335 unsigned long internal_clk = 0;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530336 struct clk *fclk;
Komal Shah010d442c42006-08-13 23:44:09 +0200337
Paul Walmsley9c76b872008-11-21 13:39:55 -0800338 if (dev->rev >= OMAP_I2C_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530339 /* Disable I2C controller before soft reset */
340 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
341 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
342 ~(OMAP_I2C_CON_EN));
343
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800344 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200345 /* For some reason we need to set the EN bit before the
346 * reset done bit gets set. */
347 timeout = jiffies + OMAP_I2C_TIMEOUT;
348 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
349 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800350 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200351 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100352 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200353 "for controller reset\n");
354 return -ETIMEDOUT;
355 }
356 msleep(1);
357 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800358
359 /* SYSC register is cleared by the reset; rewrite it */
360 if (dev->rev == OMAP_I2C_REV_ON_2430) {
361
362 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
363 SYSC_AUTOIDLE_MASK);
364
365 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800366 dev->syscstate = SYSC_AUTOIDLE_MASK;
367 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
368 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800369 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800370 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800371 __ffs(SYSC_CLOCKACTIVITY_MASK));
372
Rajendra Nayakef871432009-11-23 08:59:18 -0800373 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
374 dev->syscstate);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800375 /*
376 * Enabling all wakup sources to stop I2C freezing on
377 * WFI instruction.
378 * REVISIT: Some wkup sources might not be needed.
379 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800380 dev->westate = OMAP_I2C_WE_ALL;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700381 if (dev->rev < OMAP_I2C_REV_ON_4430)
382 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
383 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800384 }
Komal Shah010d442c42006-08-13 23:44:09 +0200385 }
386 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
387
388 if (cpu_class_is_omap1()) {
Russell King0e9ae102009-01-22 19:31:46 +0000389 /*
390 * The I2C functional clock is the armxor_ck, so there's
391 * no need to get "armxor_ck" separately. Now, if OMAP2420
392 * always returns 12MHz for the functional clock, we can
393 * do this bit unconditionally.
394 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530395 fclk = clk_get(dev->dev, "fck");
396 fclk_rate = clk_get_rate(fclk);
397 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200398
Komal Shah010d442c42006-08-13 23:44:09 +0200399 /* TRM for 5912 says the I2C clock must be prescaled to be
400 * between 7 - 12 MHz. The XOR input clock is typically
401 * 12, 13 or 19.2 MHz. So we should have code that produces:
402 *
403 * XOR MHz Divider Prescaler
404 * 12 1 0
405 * 13 2 1
406 * 19.2 2 1
407 */
Jean Delvared7aef132006-12-10 21:21:34 +0100408 if (fclk_rate > 12000000)
409 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200410 }
411
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700412 if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800413
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300414 /*
415 * HSI2C controller internal clk rate should be 19.2 Mhz for
416 * HS and for all modes on 2430. On 34xx we can use lower rate
417 * to get longer filter period for better noise suppression.
418 * The filter is iclk (fclk for HS) period.
419 */
Tony Lindgrenff0f2422009-06-17 03:20:21 -0700420 if (dev->speed > 400 || cpu_is_omap2430())
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300421 internal_clk = 19200;
422 else if (dev->speed > 100)
423 internal_clk = 9600;
424 else
425 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530426 fclk = clk_get(dev->dev, "fck");
427 fclk_rate = clk_get_rate(fclk) / 1000;
428 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800429
430 /* Compute prescaler divisor */
431 psc = fclk_rate / internal_clk;
432 psc = psc - 1;
433
434 /* If configured for High Speed */
435 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300436 unsigned long scl;
437
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800438 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300439 scl = internal_clk / 400;
440 fsscll = scl - (scl / 3) - 7;
441 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800442
443 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300444 scl = fclk_rate / dev->speed;
445 hsscll = scl - (scl / 3) - 7;
446 hssclh = (scl / 3) - 5;
447 } else if (dev->speed > 100) {
448 unsigned long scl;
449
450 /* Fast mode */
451 scl = internal_clk / dev->speed;
452 fsscll = scl - (scl / 3) - 7;
453 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800454 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300455 /* Standard mode */
456 fsscll = internal_clk / (dev->speed * 2) - 7;
457 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800458 }
459 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
460 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
461 } else {
462 /* Program desired operating rate */
463 fclk_rate /= (psc + 1) * 1000;
464 if (psc > 2)
465 psc = 2;
466 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
467 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
468 }
469
Komal Shah010d442c42006-08-13 23:44:09 +0200470 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
471 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
472
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800473 /* SCL low and high time values */
474 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
475 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200476
Rajendra Nayakef871432009-11-23 08:59:18 -0800477 if (dev->fifo_size) {
478 /* Note: setup required fifo size - 1. RTRSH and XTRSH */
479 buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
480 (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
481 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
482 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800483
Komal Shah010d442c42006-08-13 23:44:09 +0200484 /* Take the I2C module out of reset: */
485 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
486
manjugk manjugkf3083d92010-05-11 11:35:20 -0700487 dev->errata = 0;
488
489 if (cpu_is_omap2430() || cpu_is_omap34xx())
490 dev->errata |= I2C_OMAP_ERRATA_I207;
491
Komal Shah010d442c42006-08-13 23:44:09 +0200492 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800493 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800494 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
495 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800496 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
497 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
498 if (cpu_is_omap34xx()) {
499 dev->pscstate = psc;
500 dev->scllstate = scll;
501 dev->sclhstate = sclh;
502 dev->bufstate = buf;
503 }
Komal Shah010d442c42006-08-13 23:44:09 +0200504 return 0;
505}
506
507/*
508 * Waiting on Bus Busy
509 */
510static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
511{
512 unsigned long timeout;
513
514 timeout = jiffies + OMAP_I2C_TIMEOUT;
515 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
516 if (time_after(jiffies, timeout)) {
517 dev_warn(dev->dev, "timeout waiting for bus ready\n");
518 return -ETIMEDOUT;
519 }
520 msleep(1);
521 }
522
523 return 0;
524}
525
526/*
527 * Low level master read/write transaction.
528 */
529static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
530 struct i2c_msg *msg, int stop)
531{
532 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
533 int r;
534 u16 w;
535
536 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
537 msg->addr, msg->len, msg->flags, stop);
538
539 if (msg->len == 0)
540 return -EINVAL;
541
542 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
543
544 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
545 dev->buf = msg->buf;
546 dev->buf_len = msg->len;
547
548 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
549
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800550 /* Clear the FIFO Buffers */
551 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
552 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
553 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
554
Komal Shah010d442c42006-08-13 23:44:09 +0200555 init_completion(&dev->cmd_complete);
556 dev->cmd_err = 0;
557
558 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800559
560 /* High speed configuration */
561 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800562 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800563
Komal Shah010d442c42006-08-13 23:44:09 +0200564 if (msg->flags & I2C_M_TEN)
565 w |= OMAP_I2C_CON_XA;
566 if (!(msg->flags & I2C_M_RD))
567 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800568
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800569 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200570 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800571
Komal Shah010d442c42006-08-13 23:44:09 +0200572 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
573
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800574 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800575 * Don't write stt and stp together on some hardware.
576 */
577 if (dev->b_hw && stop) {
578 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
579 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
580 while (con & OMAP_I2C_CON_STT) {
581 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
582
583 /* Let the user know if i2c is in a bad state */
584 if (time_after(jiffies, delay)) {
585 dev_err(dev->dev, "controller timed out "
586 "waiting for start condition to finish\n");
587 return -ETIMEDOUT;
588 }
589 cpu_relax();
590 }
591
592 w |= OMAP_I2C_CON_STP;
593 w &= ~OMAP_I2C_CON_STT;
594 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
595 }
596
597 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800598 * REVISIT: We should abort the transfer on signals, but the bus goes
599 * into arbitration and we're currently unable to recover from it.
600 */
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700601 if (dev->set_mpu_wkup_lat != NULL)
602 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800603 r = wait_for_completion_timeout(&dev->cmd_complete,
604 OMAP_I2C_TIMEOUT);
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700605 if (dev->set_mpu_wkup_lat != NULL)
606 dev->set_mpu_wkup_lat(dev->dev, -1);
Komal Shah010d442c42006-08-13 23:44:09 +0200607 dev->buf_len = 0;
608 if (r < 0)
609 return r;
610 if (r == 0) {
611 dev_err(dev->dev, "controller timed out\n");
612 omap_i2c_init(dev);
613 return -ETIMEDOUT;
614 }
615
616 if (likely(!dev->cmd_err))
617 return 0;
618
619 /* We have an error */
620 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
621 OMAP_I2C_STAT_XUDF)) {
622 omap_i2c_init(dev);
623 return -EIO;
624 }
625
626 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
627 if (msg->flags & I2C_M_IGNORE_NAK)
628 return 0;
629 if (stop) {
630 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
631 w |= OMAP_I2C_CON_STP;
632 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
633 }
634 return -EREMOTEIO;
635 }
636 return -EIO;
637}
638
639
640/*
641 * Prepare controller for a transaction and call omap_i2c_xfer_msg
642 * to do the work during IRQ processing.
643 */
644static int
645omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
646{
647 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
648 int i;
649 int r;
650
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100651 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200652
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800653 r = omap_i2c_wait_for_bb(dev);
654 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200655 goto out;
656
657 for (i = 0; i < num; i++) {
658 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
659 if (r != 0)
660 break;
661 }
662
663 if (r == 0)
664 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000665
666 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200667out:
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100668 omap_i2c_idle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200669 return r;
670}
671
672static u32
673omap_i2c_func(struct i2c_adapter *adap)
674{
675 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
676}
677
678static inline void
679omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
680{
681 dev->cmd_err |= err;
682 complete(&dev->cmd_complete);
683}
684
685static inline void
686omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
687{
688 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
689}
690
manjugk manjugkf3083d92010-05-11 11:35:20 -0700691static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
692{
693 /*
694 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
695 * Not applicable for OMAP4.
696 * Under certain rare conditions, RDR could be set again
697 * when the bus is busy, then ignore the interrupt and
698 * clear the interrupt.
699 */
700 if (stat & OMAP_I2C_STAT_RDR) {
701 /* Step 1: If RDR is set, clear it */
702 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
703
704 /* Step 2: */
705 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
706 & OMAP_I2C_STAT_BB)) {
707
708 /* Step 3: */
709 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
710 & OMAP_I2C_STAT_RDR) {
711 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
712 dev_dbg(dev->dev, "RDR when bus is busy.\n");
713 }
714
715 }
716 }
717}
718
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800719/* rev1 devices are apparently only on some 15xx */
720#ifdef CONFIG_ARCH_OMAP15XX
721
Komal Shah010d442c42006-08-13 23:44:09 +0200722static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100723omap_i2c_rev1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200724{
725 struct omap_i2c_dev *dev = dev_id;
726 u16 iv, w;
727
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100728 if (dev->idle)
729 return IRQ_NONE;
730
Komal Shah010d442c42006-08-13 23:44:09 +0200731 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
732 switch (iv) {
733 case 0x00: /* None */
734 break;
735 case 0x01: /* Arbitration lost */
736 dev_err(dev->dev, "Arbitration lost\n");
737 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
738 break;
739 case 0x02: /* No acknowledgement */
740 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
741 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
742 break;
743 case 0x03: /* Register access ready */
744 omap_i2c_complete_cmd(dev, 0);
745 break;
746 case 0x04: /* Receive data ready */
747 if (dev->buf_len) {
748 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
749 *dev->buf++ = w;
750 dev->buf_len--;
751 if (dev->buf_len) {
752 *dev->buf++ = w >> 8;
753 dev->buf_len--;
754 }
755 } else
756 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
757 break;
758 case 0x05: /* Transmit data ready */
759 if (dev->buf_len) {
760 w = *dev->buf++;
761 dev->buf_len--;
762 if (dev->buf_len) {
763 w |= *dev->buf++ << 8;
764 dev->buf_len--;
765 }
766 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
767 } else
768 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
769 break;
770 default:
771 return IRQ_NONE;
772 }
773
774 return IRQ_HANDLED;
775}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800776#else
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800777#define omap_i2c_rev1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800778#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200779
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700780/*
781 * OMAP3430 Errata 1.153: When an XRDY/XDR is hit, wait for XUDF before writing
782 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
783 * them from the memory to the I2C interface.
784 */
785static int errata_omap3_1p153(struct omap_i2c_dev *dev, u16 *stat, int *err)
786{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700787 unsigned long timeout = 10000;
788
789 while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700790 if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
791 omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
792 OMAP_I2C_STAT_XDR));
793 *err |= OMAP_I2C_STAT_XUDF;
794 return -ETIMEDOUT;
795 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700796
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700797 cpu_relax();
798 *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
799 }
800
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700801 if (!timeout) {
802 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
803 return 0;
804 }
805
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700806 return 0;
807}
808
Komal Shah010d442c42006-08-13 23:44:09 +0200809static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100810omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200811{
812 struct omap_i2c_dev *dev = dev_id;
813 u16 bits;
814 u16 stat, w;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800815 int err, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200816
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100817 if (dev->idle)
818 return IRQ_NONE;
819
Komal Shah010d442c42006-08-13 23:44:09 +0200820 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
821 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
822 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
823 if (count++ == 100) {
824 dev_warn(dev->dev, "Too much work in one IRQ\n");
825 break;
826 }
827
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500828 err = 0;
829complete:
Nishanth Menondcc4ec22009-08-20 11:21:14 -0500830 /*
831 * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
832 * acked after the data operation is complete.
833 * Ref: TRM SWPU114Q Figure 18-31
834 */
835 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
836 ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
837 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200838
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800839 if (stat & OMAP_I2C_STAT_NACK) {
840 err |= OMAP_I2C_STAT_NACK;
841 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
842 OMAP_I2C_CON_STP);
843 }
844 if (stat & OMAP_I2C_STAT_AL) {
845 dev_err(dev->dev, "Arbitration lost\n");
846 err |= OMAP_I2C_STAT_AL;
847 }
848 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500849 OMAP_I2C_STAT_AL)) {
Moiz Sonasathdd11976a2009-08-20 11:21:15 -0500850 omap_i2c_ack_stat(dev, stat &
851 (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
852 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800853 omap_i2c_complete_cmd(dev, err);
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500854 return IRQ_HANDLED;
855 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800856 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
857 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700858
859 if (dev->errata & I2C_OMAP_ERRATA_I207)
860 i2c_omap_errata_i207(dev, stat);
861
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800862 if (dev->fifo_size) {
863 if (stat & OMAP_I2C_STAT_RRDY)
864 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500865 else /* read RXSTAT on RDR interrupt */
866 num_bytes = (omap_i2c_read_reg(dev,
867 OMAP_I2C_BUFSTAT_REG)
868 >> 8) & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800869 }
870 while (num_bytes) {
871 num_bytes--;
872 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
873 if (dev->buf_len) {
874 *dev->buf++ = w;
875 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700876 /*
877 * Data reg in 2430, omap3 and
878 * omap4 is 8 bit wide
879 */
880 if (cpu_class_is_omap1() ||
881 cpu_is_omap2420()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800882 if (dev->buf_len) {
883 *dev->buf++ = w >> 8;
884 dev->buf_len--;
885 }
886 }
887 } else {
888 if (stat & OMAP_I2C_STAT_RRDY)
889 dev_err(dev->dev,
890 "RRDY IRQ while no data"
891 " requested\n");
892 if (stat & OMAP_I2C_STAT_RDR)
893 dev_err(dev->dev,
894 "RDR IRQ while no data"
895 " requested\n");
896 break;
897 }
898 }
899 omap_i2c_ack_stat(dev,
900 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200901 continue;
902 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800903 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
904 u8 num_bytes = 1;
905 if (dev->fifo_size) {
906 if (stat & OMAP_I2C_STAT_XRDY)
907 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500908 else /* read TXSTAT on XDR interrupt */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800909 num_bytes = omap_i2c_read_reg(dev,
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500910 OMAP_I2C_BUFSTAT_REG)
911 & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800912 }
913 while (num_bytes) {
914 num_bytes--;
915 w = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200916 if (dev->buf_len) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800917 w = *dev->buf++;
Komal Shah010d442c42006-08-13 23:44:09 +0200918 dev->buf_len--;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700919 /*
920 * Data reg in 2430, omap3 and
921 * omap4 is 8 bit wide
922 */
923 if (cpu_class_is_omap1() ||
924 cpu_is_omap2420()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800925 if (dev->buf_len) {
926 w |= *dev->buf++ << 8;
927 dev->buf_len--;
928 }
929 }
930 } else {
931 if (stat & OMAP_I2C_STAT_XRDY)
932 dev_err(dev->dev,
933 "XRDY IRQ while no "
934 "data to send\n");
935 if (stat & OMAP_I2C_STAT_XDR)
936 dev_err(dev->dev,
937 "XDR IRQ while no "
938 "data to send\n");
939 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200940 }
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500941
manjugk manjugk8a9d97d2010-05-11 11:35:23 -0700942 if ((dev->errata & I2C_OMAP3_1P153) &&
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700943 errata_omap3_1p153(dev, &stat, &err))
944 goto complete;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500945
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800946 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
947 }
948 omap_i2c_ack_stat(dev,
949 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200950 continue;
951 }
952 if (stat & OMAP_I2C_STAT_ROVR) {
953 dev_err(dev->dev, "Receive overrun\n");
954 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
955 }
956 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800957 dev_err(dev->dev, "Transmit underflow\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200958 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
959 }
Komal Shah010d442c42006-08-13 23:44:09 +0200960 }
961
962 return count ? IRQ_HANDLED : IRQ_NONE;
963}
964
Jean Delvare8f9082c2006-09-03 22:39:46 +0200965static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +0200966 .master_xfer = omap_i2c_xfer,
967 .functionality = omap_i2c_func,
968};
969
Uwe Kleine-König1139aea2010-02-04 20:56:53 +0100970static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +0200971omap_i2c_probe(struct platform_device *pdev)
972{
973 struct omap_i2c_dev *dev;
974 struct i2c_adapter *adap;
975 struct resource *mem, *irq, *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700976 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
Ben Dookse3552042008-12-16 22:08:08 +0000977 irq_handler_t isr;
Komal Shah010d442c42006-08-13 23:44:09 +0200978 int r;
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800979 u32 speed = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200980
981 /* NOTE: driver uses the static register mapping */
982 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
983 if (!mem) {
984 dev_err(&pdev->dev, "no mem resource?\n");
985 return -ENODEV;
986 }
987 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
988 if (!irq) {
989 dev_err(&pdev->dev, "no irq resource?\n");
990 return -ENODEV;
991 }
992
Julia Lawall59330822009-07-05 08:37:50 +0200993 ioarea = request_mem_region(mem->start, resource_size(mem),
Komal Shah010d442c42006-08-13 23:44:09 +0200994 pdev->name);
995 if (!ioarea) {
996 dev_err(&pdev->dev, "I2C region already claimed\n");
997 return -EBUSY;
998 }
999
Komal Shah010d442c42006-08-13 23:44:09 +02001000 dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
1001 if (!dev) {
1002 r = -ENOMEM;
1003 goto err_release_region;
1004 }
1005
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001006 if (pdata != NULL) {
1007 speed = pdata->clkrate;
1008 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
1009 } else {
1010 speed = 100; /* Default speed */
1011 dev->set_mpu_wkup_lat = NULL;
1012 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001013
Chandra shekhar3d522fb2008-11-21 13:39:46 -08001014 dev->speed = speed;
Paul Walmsley3831f152008-11-21 13:39:47 -08001015 dev->idle = 1;
Komal Shah010d442c42006-08-13 23:44:09 +02001016 dev->dev = &pdev->dev;
1017 dev->irq = irq->start;
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001018 dev->base = ioremap(mem->start, resource_size(mem));
Russell King55c381e2008-09-04 14:07:22 +01001019 if (!dev->base) {
1020 r = -ENOMEM;
1021 goto err_free_mem;
1022 }
1023
Komal Shah010d442c42006-08-13 23:44:09 +02001024 platform_set_drvdata(pdev, dev);
1025
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001026 if (cpu_is_omap7xx())
1027 dev->reg_shift = 1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001028 else if (cpu_is_omap44xx())
1029 dev->reg_shift = 0;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001030 else
1031 dev->reg_shift = 2;
1032
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001033 if (cpu_is_omap44xx())
1034 dev->regs = (u8 *) omap4_reg_map;
1035 else
1036 dev->regs = (u8 *) reg_map;
1037
Rajendra Nayak27b1fec2010-09-28 21:02:58 +05301038 pm_runtime_enable(&pdev->dev);
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001039 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001040
Paul Walmsley9c76b872008-11-21 13:39:55 -08001041 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001042
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001043 if (dev->rev <= OMAP_I2C_REV_ON_3430)
1044 dev->errata |= I2C_OMAP3_1P153;
1045
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001046 if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001047 u16 s;
1048
1049 /* Set up the fifo size - Get total size */
1050 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1051 dev->fifo_size = 0x8 << s;
1052
1053 /*
1054 * Set up notification threshold as half the total available
1055 * size. This is to ensure that we can handle the status on int
1056 * call back latencies.
1057 */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001058 if (dev->rev >= OMAP_I2C_REV_ON_4430) {
1059 dev->fifo_size = 0;
1060 dev->b_hw = 0; /* Disable hardware fixes */
1061 } else {
1062 dev->fifo_size = (dev->fifo_size / 2);
1063 dev->b_hw = 1; /* Enable hardware fixes */
1064 }
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001065 /* calculate wakeup latency constraint for MPU */
1066 if (dev->set_mpu_wkup_lat != NULL)
1067 dev->latency = (1000000 * dev->fifo_size) /
1068 (1000 * speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001069 }
1070
Komal Shah010d442c42006-08-13 23:44:09 +02001071 /* reset ASAP, clearing any IRQs */
1072 omap_i2c_init(dev);
1073
Paul Walmsley9c76b872008-11-21 13:39:55 -08001074 isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
1075 r = request_irq(dev->irq, isr, 0, pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001076
1077 if (r) {
1078 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1079 goto err_unuse_clocks;
1080 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001081
Komal Shah010d442c42006-08-13 23:44:09 +02001082 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
Paul Walmsley9c76b872008-11-21 13:39:55 -08001083 pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +02001084
Paul Walmsley3831f152008-11-21 13:39:47 -08001085 omap_i2c_idle(dev);
1086
Komal Shah010d442c42006-08-13 23:44:09 +02001087 adap = &dev->adapter;
1088 i2c_set_adapdata(adap, dev);
1089 adap->owner = THIS_MODULE;
1090 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001091 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001092 adap->algo = &omap_i2c_algo;
1093 adap->dev.parent = &pdev->dev;
1094
1095 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001096 adap->nr = pdev->id;
1097 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001098 if (r) {
1099 dev_err(dev->dev, "failure adding adapter\n");
1100 goto err_free_irq;
1101 }
1102
Komal Shah010d442c42006-08-13 23:44:09 +02001103 return 0;
1104
1105err_free_irq:
1106 free_irq(dev->irq, dev);
1107err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001108 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001109 omap_i2c_idle(dev);
Russell King55c381e2008-09-04 14:07:22 +01001110 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001111err_free_mem:
1112 platform_set_drvdata(pdev, NULL);
1113 kfree(dev);
1114err_release_region:
Julia Lawall59330822009-07-05 08:37:50 +02001115 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001116
1117 return r;
1118}
1119
1120static int
1121omap_i2c_remove(struct platform_device *pdev)
1122{
1123 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
1124 struct resource *mem;
1125
1126 platform_set_drvdata(pdev, NULL);
1127
1128 free_irq(dev->irq, dev);
1129 i2c_del_adapter(&dev->adapter);
1130 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Russell King55c381e2008-09-04 14:07:22 +01001131 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001132 kfree(dev);
1133 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Julia Lawall59330822009-07-05 08:37:50 +02001134 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +02001135 return 0;
1136}
1137
1138static struct platform_driver omap_i2c_driver = {
1139 .probe = omap_i2c_probe,
1140 .remove = omap_i2c_remove,
1141 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001142 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001143 .owner = THIS_MODULE,
1144 },
1145};
1146
1147/* I2C may be needed to bring up other drivers */
1148static int __init
1149omap_i2c_init_driver(void)
1150{
1151 return platform_driver_register(&omap_i2c_driver);
1152}
1153subsys_initcall(omap_i2c_init_driver);
1154
1155static void __exit omap_i2c_exit_driver(void)
1156{
1157 platform_driver_unregister(&omap_i2c_driver);
1158}
1159module_exit(omap_i2c_exit_driver);
1160
1161MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1162MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1163MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001164MODULE_ALIAS("platform:omap_i2c");