blob: a5f5ccdf10d853c0bad3b48fcc3244002f185d86 [file] [log] [blame]
Thomas Mair82041c02012-05-18 14:47:40 -03001/*
2 * Realtek RTL2832 DVB-T demodulator driver
3 *
4 * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21#ifndef RTL2832_PRIV_H
22#define RTL2832_PRIV_H
23
24#include "dvb_frontend.h"
25#include "rtl2832.h"
Antti Palosaari8823f022013-11-26 12:53:46 -030026#include <linux/i2c-mux.h>
Antti Palosaarid1016582014-12-14 04:45:57 -030027#include <linux/regmap.h>
Thomas Mair82041c02012-05-18 14:47:40 -030028
Antti Palosaari038c6f22014-12-13 00:37:43 -030029struct rtl2832_dev {
Antti Palosaarie1174d72014-12-13 05:26:27 -030030 struct rtl2832_platform_data *pdata;
Antti Palosaaric2c83862014-12-02 10:55:17 -030031 struct i2c_client *client;
Antti Palosaarid1016582014-12-14 04:45:57 -030032 struct regmap *regmap;
Antti Palosaari8823f022013-11-26 12:53:46 -030033 struct i2c_adapter *i2c_adapter;
Antti Palosaari0ea872d2013-12-03 18:19:39 -030034 struct i2c_adapter *i2c_adapter_tuner;
Thomas Mair82041c02012-05-18 14:47:40 -030035 struct dvb_frontend fe;
Antti Palosaari19d273d2014-12-14 06:55:43 -030036 struct delayed_work stat_work;
37 fe_status_t fe_status;
Antti Palosaari6b4fd012014-12-14 09:59:20 -030038 u64 post_bit_error;
39 u64 post_bit_count;
Thomas Mair82041c02012-05-18 14:47:40 -030040 bool i2c_gate_state;
41 bool sleeping;
Antti Palosaari92d20d92014-02-08 03:50:04 -030042 struct delayed_work i2c_gate_work;
Thomas Mair82041c02012-05-18 14:47:40 -030043};
44
45struct rtl2832_reg_entry {
46 u8 page;
47 u8 start_address;
48 u8 msb;
49 u8 lsb;
50};
51
52struct rtl2832_reg_value {
53 int reg;
54 u32 value;
55};
56
57
58/* Demod register bit names */
59enum DVBT_REG_BIT_NAME {
60 DVBT_SOFT_RST,
61 DVBT_IIC_REPEAT,
62 DVBT_TR_WAIT_MIN_8K,
63 DVBT_RSD_BER_FAIL_VAL,
64 DVBT_EN_BK_TRK,
65 DVBT_REG_PI,
66 DVBT_REG_PFREQ_1_0,
67 DVBT_PD_DA8,
68 DVBT_LOCK_TH,
69 DVBT_BER_PASS_SCAL,
70 DVBT_CE_FFSM_BYPASS,
71 DVBT_ALPHAIIR_N,
72 DVBT_ALPHAIIR_DIF,
73 DVBT_EN_TRK_SPAN,
74 DVBT_LOCK_TH_LEN,
75 DVBT_CCI_THRE,
76 DVBT_CCI_MON_SCAL,
77 DVBT_CCI_M0,
78 DVBT_CCI_M1,
79 DVBT_CCI_M2,
80 DVBT_CCI_M3,
81 DVBT_SPEC_INIT_0,
82 DVBT_SPEC_INIT_1,
83 DVBT_SPEC_INIT_2,
84 DVBT_AD_EN_REG,
85 DVBT_AD_EN_REG1,
86 DVBT_EN_BBIN,
87 DVBT_MGD_THD0,
88 DVBT_MGD_THD1,
89 DVBT_MGD_THD2,
90 DVBT_MGD_THD3,
91 DVBT_MGD_THD4,
92 DVBT_MGD_THD5,
93 DVBT_MGD_THD6,
94 DVBT_MGD_THD7,
95 DVBT_EN_CACQ_NOTCH,
96 DVBT_AD_AV_REF,
97 DVBT_PIP_ON,
98 DVBT_SCALE1_B92,
99 DVBT_SCALE1_B93,
100 DVBT_SCALE1_BA7,
101 DVBT_SCALE1_BA9,
102 DVBT_SCALE1_BAA,
103 DVBT_SCALE1_BAB,
104 DVBT_SCALE1_BAC,
105 DVBT_SCALE1_BB0,
106 DVBT_SCALE1_BB1,
107 DVBT_KB_P1,
108 DVBT_KB_P2,
109 DVBT_KB_P3,
110 DVBT_OPT_ADC_IQ,
111 DVBT_AD_AVI,
112 DVBT_AD_AVQ,
113 DVBT_K1_CR_STEP12,
114 DVBT_TRK_KS_P2,
115 DVBT_TRK_KS_I2,
116 DVBT_TR_THD_SET2,
117 DVBT_TRK_KC_P2,
118 DVBT_TRK_KC_I2,
119 DVBT_CR_THD_SET2,
120 DVBT_PSET_IFFREQ,
121 DVBT_SPEC_INV,
122 DVBT_BW_INDEX,
123 DVBT_RSAMP_RATIO,
124 DVBT_CFREQ_OFF_RATIO,
125 DVBT_FSM_STAGE,
126 DVBT_RX_CONSTEL,
127 DVBT_RX_HIER,
128 DVBT_RX_C_RATE_LP,
129 DVBT_RX_C_RATE_HP,
130 DVBT_GI_IDX,
131 DVBT_FFT_MODE_IDX,
132 DVBT_RSD_BER_EST,
133 DVBT_CE_EST_EVM,
134 DVBT_RF_AGC_VAL,
135 DVBT_IF_AGC_VAL,
136 DVBT_DAGC_VAL,
137 DVBT_SFREQ_OFF,
138 DVBT_CFREQ_OFF,
139 DVBT_POLAR_RF_AGC,
140 DVBT_POLAR_IF_AGC,
141 DVBT_AAGC_HOLD,
142 DVBT_EN_RF_AGC,
143 DVBT_EN_IF_AGC,
144 DVBT_IF_AGC_MIN,
145 DVBT_IF_AGC_MAX,
146 DVBT_RF_AGC_MIN,
147 DVBT_RF_AGC_MAX,
148 DVBT_IF_AGC_MAN,
149 DVBT_IF_AGC_MAN_VAL,
150 DVBT_RF_AGC_MAN,
151 DVBT_RF_AGC_MAN_VAL,
152 DVBT_DAGC_TRG_VAL,
153 DVBT_AGC_TARG_VAL,
154 DVBT_LOOP_GAIN_3_0,
155 DVBT_LOOP_GAIN_4,
156 DVBT_VTOP,
157 DVBT_KRF,
158 DVBT_AGC_TARG_VAL_0,
159 DVBT_AGC_TARG_VAL_8_1,
160 DVBT_AAGC_LOOP_GAIN,
161 DVBT_LOOP_GAIN2_3_0,
162 DVBT_LOOP_GAIN2_4,
163 DVBT_LOOP_GAIN3,
164 DVBT_VTOP1,
165 DVBT_VTOP2,
166 DVBT_VTOP3,
167 DVBT_KRF1,
168 DVBT_KRF2,
169 DVBT_KRF3,
170 DVBT_KRF4,
171 DVBT_EN_GI_PGA,
172 DVBT_THD_LOCK_UP,
173 DVBT_THD_LOCK_DW,
174 DVBT_THD_UP1,
175 DVBT_THD_DW1,
176 DVBT_INTER_CNT_LEN,
177 DVBT_GI_PGA_STATE,
178 DVBT_EN_AGC_PGA,
179 DVBT_CKOUTPAR,
180 DVBT_CKOUT_PWR,
181 DVBT_SYNC_DUR,
182 DVBT_ERR_DUR,
183 DVBT_SYNC_LVL,
184 DVBT_ERR_LVL,
185 DVBT_VAL_LVL,
186 DVBT_SERIAL,
187 DVBT_SER_LSB,
188 DVBT_CDIV_PH0,
189 DVBT_CDIV_PH1,
190 DVBT_MPEG_IO_OPT_2_2,
191 DVBT_MPEG_IO_OPT_1_0,
192 DVBT_CKOUTPAR_PIP,
193 DVBT_CKOUT_PWR_PIP,
194 DVBT_SYNC_LVL_PIP,
195 DVBT_ERR_LVL_PIP,
196 DVBT_VAL_LVL_PIP,
197 DVBT_CKOUTPAR_PID,
198 DVBT_CKOUT_PWR_PID,
199 DVBT_SYNC_LVL_PID,
200 DVBT_ERR_LVL_PID,
201 DVBT_VAL_LVL_PID,
202 DVBT_SM_PASS,
203 DVBT_UPDATE_REG_2,
204 DVBT_BTHD_P3,
205 DVBT_BTHD_D3,
206 DVBT_FUNC4_REG0,
207 DVBT_FUNC4_REG1,
208 DVBT_FUNC4_REG2,
209 DVBT_FUNC4_REG3,
210 DVBT_FUNC4_REG4,
211 DVBT_FUNC4_REG5,
212 DVBT_FUNC4_REG6,
213 DVBT_FUNC4_REG7,
214 DVBT_FUNC4_REG8,
215 DVBT_FUNC4_REG9,
216 DVBT_FUNC4_REG10,
217 DVBT_FUNC5_REG0,
218 DVBT_FUNC5_REG1,
219 DVBT_FUNC5_REG2,
220 DVBT_FUNC5_REG3,
221 DVBT_FUNC5_REG4,
222 DVBT_FUNC5_REG5,
223 DVBT_FUNC5_REG6,
224 DVBT_FUNC5_REG7,
225 DVBT_FUNC5_REG8,
226 DVBT_FUNC5_REG9,
227 DVBT_FUNC5_REG10,
228 DVBT_FUNC5_REG11,
229 DVBT_FUNC5_REG12,
230 DVBT_FUNC5_REG13,
231 DVBT_FUNC5_REG14,
232 DVBT_FUNC5_REG15,
233 DVBT_FUNC5_REG16,
234 DVBT_FUNC5_REG17,
235 DVBT_FUNC5_REG18,
236 DVBT_AD7_SETTING,
237 DVBT_RSSI_R,
238 DVBT_ACI_DET_IND,
239 DVBT_REG_MON,
240 DVBT_REG_MONSEL,
241 DVBT_REG_GPE,
242 DVBT_REG_GPO,
243 DVBT_REG_4MSEL,
244 DVBT_TEST_REG_1,
245 DVBT_TEST_REG_2,
246 DVBT_TEST_REG_3,
247 DVBT_TEST_REG_4,
248 DVBT_REG_BIT_NAME_ITEM_TERMINATOR,
249};
250
Antti Palosaari5db41872012-09-11 22:27:08 -0300251static const struct rtl2832_reg_value rtl2832_tuner_init_tua9001[] = {
252 {DVBT_DAGC_TRG_VAL, 0x39},
253 {DVBT_AGC_TARG_VAL_0, 0x0},
254 {DVBT_AGC_TARG_VAL_8_1, 0x5a},
255 {DVBT_AAGC_LOOP_GAIN, 0x16},
256 {DVBT_LOOP_GAIN2_3_0, 0x6},
257 {DVBT_LOOP_GAIN2_4, 0x1},
258 {DVBT_LOOP_GAIN3, 0x16},
259 {DVBT_VTOP1, 0x35},
260 {DVBT_VTOP2, 0x21},
261 {DVBT_VTOP3, 0x21},
262 {DVBT_KRF1, 0x0},
263 {DVBT_KRF2, 0x40},
264 {DVBT_KRF3, 0x10},
265 {DVBT_KRF4, 0x10},
266 {DVBT_IF_AGC_MIN, 0x80},
267 {DVBT_IF_AGC_MAX, 0x7f},
268 {DVBT_RF_AGC_MIN, 0x9c},
269 {DVBT_RF_AGC_MAX, 0x7f},
270 {DVBT_POLAR_RF_AGC, 0x0},
271 {DVBT_POLAR_IF_AGC, 0x0},
272 {DVBT_AD7_SETTING, 0xe9f4},
273 {DVBT_OPT_ADC_IQ, 0x1},
274 {DVBT_AD_AVI, 0x0},
275 {DVBT_AD_AVQ, 0x0},
Antti Palosaari3ca24182013-10-13 00:06:44 -0300276 {DVBT_SPEC_INV, 0x0},
Antti Palosaari5db41872012-09-11 22:27:08 -0300277};
278
Antti Palosaari832cc7c2012-09-11 22:27:04 -0300279static const struct rtl2832_reg_value rtl2832_tuner_init_fc0012[] = {
280 {DVBT_DAGC_TRG_VAL, 0x5a},
281 {DVBT_AGC_TARG_VAL_0, 0x0},
282 {DVBT_AGC_TARG_VAL_8_1, 0x5a},
283 {DVBT_AAGC_LOOP_GAIN, 0x16},
284 {DVBT_LOOP_GAIN2_3_0, 0x6},
285 {DVBT_LOOP_GAIN2_4, 0x1},
286 {DVBT_LOOP_GAIN3, 0x16},
287 {DVBT_VTOP1, 0x35},
288 {DVBT_VTOP2, 0x21},
289 {DVBT_VTOP3, 0x21},
290 {DVBT_KRF1, 0x0},
291 {DVBT_KRF2, 0x40},
292 {DVBT_KRF3, 0x10},
293 {DVBT_KRF4, 0x10},
294 {DVBT_IF_AGC_MIN, 0x80},
295 {DVBT_IF_AGC_MAX, 0x7f},
296 {DVBT_RF_AGC_MIN, 0x80},
297 {DVBT_RF_AGC_MAX, 0x7f},
298 {DVBT_POLAR_RF_AGC, 0x0},
299 {DVBT_POLAR_IF_AGC, 0x0},
300 {DVBT_AD7_SETTING, 0xe9bf},
301 {DVBT_EN_GI_PGA, 0x0},
302 {DVBT_THD_LOCK_UP, 0x0},
303 {DVBT_THD_LOCK_DW, 0x0},
304 {DVBT_THD_UP1, 0x11},
305 {DVBT_THD_DW1, 0xef},
306 {DVBT_INTER_CNT_LEN, 0xc},
307 {DVBT_GI_PGA_STATE, 0x0},
308 {DVBT_EN_AGC_PGA, 0x1},
309 {DVBT_IF_AGC_MAN, 0x0},
Antti Palosaari3ca24182013-10-13 00:06:44 -0300310 {DVBT_SPEC_INV, 0x0},
Antti Palosaari832cc7c2012-09-11 22:27:04 -0300311};
312
Antti Palosaari7e688de2012-09-17 17:53:04 -0300313static const struct rtl2832_reg_value rtl2832_tuner_init_e4000[] = {
314 {DVBT_DAGC_TRG_VAL, 0x5a},
315 {DVBT_AGC_TARG_VAL_0, 0x0},
316 {DVBT_AGC_TARG_VAL_8_1, 0x5a},
317 {DVBT_AAGC_LOOP_GAIN, 0x18},
318 {DVBT_LOOP_GAIN2_3_0, 0x8},
319 {DVBT_LOOP_GAIN2_4, 0x1},
320 {DVBT_LOOP_GAIN3, 0x18},
321 {DVBT_VTOP1, 0x35},
322 {DVBT_VTOP2, 0x21},
323 {DVBT_VTOP3, 0x21},
324 {DVBT_KRF1, 0x0},
325 {DVBT_KRF2, 0x40},
326 {DVBT_KRF3, 0x10},
327 {DVBT_KRF4, 0x10},
328 {DVBT_IF_AGC_MIN, 0x80},
329 {DVBT_IF_AGC_MAX, 0x7f},
330 {DVBT_RF_AGC_MIN, 0x80},
331 {DVBT_RF_AGC_MAX, 0x7f},
332 {DVBT_POLAR_RF_AGC, 0x0},
333 {DVBT_POLAR_IF_AGC, 0x0},
334 {DVBT_AD7_SETTING, 0xe9d4},
335 {DVBT_EN_GI_PGA, 0x0},
336 {DVBT_THD_LOCK_UP, 0x0},
337 {DVBT_THD_LOCK_DW, 0x0},
338 {DVBT_THD_UP1, 0x14},
339 {DVBT_THD_DW1, 0xec},
340 {DVBT_INTER_CNT_LEN, 0xc},
341 {DVBT_GI_PGA_STATE, 0x0},
342 {DVBT_EN_AGC_PGA, 0x1},
343 {DVBT_REG_GPE, 0x1},
344 {DVBT_REG_GPO, 0x1},
345 {DVBT_REG_MONSEL, 0x1},
346 {DVBT_REG_MON, 0x1},
347 {DVBT_REG_4MSEL, 0x0},
Antti Palosaari3ca24182013-10-13 00:06:44 -0300348 {DVBT_SPEC_INV, 0x0},
Mauro Carvalho Chehabfa4bfd22013-04-09 18:19:50 -0300349};
350
351static const struct rtl2832_reg_value rtl2832_tuner_init_r820t[] = {
Antti Palosaari3ca24182013-10-13 00:06:44 -0300352 {DVBT_DAGC_TRG_VAL, 0x39},
353 {DVBT_AGC_TARG_VAL_0, 0x0},
354 {DVBT_AGC_TARG_VAL_8_1, 0x40},
355 {DVBT_AAGC_LOOP_GAIN, 0x16},
356 {DVBT_LOOP_GAIN2_3_0, 0x8},
357 {DVBT_LOOP_GAIN2_4, 0x1},
358 {DVBT_LOOP_GAIN3, 0x18},
359 {DVBT_VTOP1, 0x35},
360 {DVBT_VTOP2, 0x21},
361 {DVBT_VTOP3, 0x21},
362 {DVBT_KRF1, 0x0},
363 {DVBT_KRF2, 0x40},
364 {DVBT_KRF3, 0x10},
365 {DVBT_KRF4, 0x10},
366 {DVBT_IF_AGC_MIN, 0x80},
367 {DVBT_IF_AGC_MAX, 0x7f},
368 {DVBT_RF_AGC_MIN, 0x80},
369 {DVBT_RF_AGC_MAX, 0x7f},
370 {DVBT_POLAR_RF_AGC, 0x0},
371 {DVBT_POLAR_IF_AGC, 0x0},
372 {DVBT_AD7_SETTING, 0xe9f4},
373 {DVBT_SPEC_INV, 0x1},
Antti Palosaari7e688de2012-09-17 17:53:04 -0300374};
375
Thomas Mair82041c02012-05-18 14:47:40 -0300376#endif /* RTL2832_PRIV_H */