Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> |
| 3 | * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org> |
| 4 | * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Simple multiplexer clock implementation |
| 11 | */ |
| 12 | |
| 13 | #include <linux/clk.h> |
| 14 | #include <linux/clk-provider.h> |
| 15 | #include <linux/module.h> |
| 16 | #include <linux/slab.h> |
| 17 | #include <linux/io.h> |
| 18 | #include <linux/err.h> |
| 19 | |
| 20 | /* |
| 21 | * DOC: basic adjustable multiplexer clock that cannot gate |
| 22 | * |
| 23 | * Traits of this clock: |
| 24 | * prepare - clk_prepare only ensures that parents are prepared |
| 25 | * enable - clk_enable only ensures that parents are enabled |
| 26 | * rate - rate is only affected by parent switching. No clk_set_rate support |
| 27 | * parent - parent is adjustable through clk_set_parent |
| 28 | */ |
| 29 | |
| 30 | #define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw) |
| 31 | |
| 32 | static u8 clk_mux_get_parent(struct clk_hw *hw) |
| 33 | { |
| 34 | struct clk_mux *mux = to_clk_mux(hw); |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 35 | int num_parents = __clk_get_num_parents(hw->clk); |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 36 | u32 val; |
| 37 | |
| 38 | /* |
| 39 | * FIXME need a mux-specific flag to determine if val is bitwise or numeric |
| 40 | * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1 |
| 41 | * to 0x7 (index starts at one) |
| 42 | * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so |
| 43 | * val = 0x4 really means "bit 2, index starts at bit 0" |
| 44 | */ |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 45 | val = clk_readl(mux->reg) >> mux->shift; |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 46 | val &= mux->mask; |
| 47 | |
| 48 | if (mux->table) { |
| 49 | int i; |
| 50 | |
| 51 | for (i = 0; i < num_parents; i++) |
| 52 | if (mux->table[i] == val) |
| 53 | return i; |
| 54 | return -EINVAL; |
| 55 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 56 | |
| 57 | if (val && (mux->flags & CLK_MUX_INDEX_BIT)) |
| 58 | val = ffs(val) - 1; |
| 59 | |
| 60 | if (val && (mux->flags & CLK_MUX_INDEX_ONE)) |
| 61 | val--; |
| 62 | |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 63 | if (val >= num_parents) |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 64 | return -EINVAL; |
| 65 | |
| 66 | return val; |
| 67 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 68 | |
| 69 | static int clk_mux_set_parent(struct clk_hw *hw, u8 index) |
| 70 | { |
| 71 | struct clk_mux *mux = to_clk_mux(hw); |
| 72 | u32 val; |
| 73 | unsigned long flags = 0; |
| 74 | |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 75 | if (mux->table) |
| 76 | index = mux->table[index]; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 77 | |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 78 | else { |
| 79 | if (mux->flags & CLK_MUX_INDEX_BIT) |
| 80 | index = (1 << ffs(index)); |
| 81 | |
| 82 | if (mux->flags & CLK_MUX_INDEX_ONE) |
| 83 | index++; |
| 84 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 85 | |
| 86 | if (mux->lock) |
| 87 | spin_lock_irqsave(mux->lock, flags); |
| 88 | |
Haojian Zhuang | ba492e9 | 2013-06-08 22:47:17 +0800 | [diff] [blame] | 89 | if (mux->flags & CLK_MUX_HIWORD_MASK) { |
| 90 | val = mux->mask << (mux->shift + 16); |
| 91 | } else { |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 92 | val = clk_readl(mux->reg); |
Haojian Zhuang | ba492e9 | 2013-06-08 22:47:17 +0800 | [diff] [blame] | 93 | val &= ~(mux->mask << mux->shift); |
| 94 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 95 | val |= index << mux->shift; |
Gerhard Sittig | aa514ce | 2013-07-22 14:14:40 +0200 | [diff] [blame] | 96 | clk_writel(val, mux->reg); |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 97 | |
| 98 | if (mux->lock) |
| 99 | spin_unlock_irqrestore(mux->lock, flags); |
| 100 | |
| 101 | return 0; |
| 102 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 103 | |
Shawn Guo | 822c250 | 2012-03-27 15:23:22 +0800 | [diff] [blame] | 104 | const struct clk_ops clk_mux_ops = { |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 105 | .get_parent = clk_mux_get_parent, |
| 106 | .set_parent = clk_mux_set_parent, |
James Hogan | e366fdd | 2013-07-29 12:25:02 +0100 | [diff] [blame] | 107 | .determine_rate = __clk_mux_determine_rate, |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 108 | }; |
| 109 | EXPORT_SYMBOL_GPL(clk_mux_ops); |
| 110 | |
Tomasz Figa | c57acd1 | 2013-07-23 01:49:18 +0200 | [diff] [blame] | 111 | const struct clk_ops clk_mux_ro_ops = { |
| 112 | .get_parent = clk_mux_get_parent, |
| 113 | }; |
| 114 | EXPORT_SYMBOL_GPL(clk_mux_ro_ops); |
| 115 | |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 116 | struct clk *clk_register_mux_table(struct device *dev, const char *name, |
Mark Brown | d305fb7 | 2012-03-21 20:01:20 +0000 | [diff] [blame] | 117 | const char **parent_names, u8 num_parents, unsigned long flags, |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 118 | void __iomem *reg, u8 shift, u32 mask, |
| 119 | u8 clk_mux_flags, u32 *table, spinlock_t *lock) |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 120 | { |
| 121 | struct clk_mux *mux; |
Mike Turquette | 27d5459 | 2012-03-26 17:51:03 -0700 | [diff] [blame] | 122 | struct clk *clk; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 123 | struct clk_init_data init; |
Haojian Zhuang | ba492e9 | 2013-06-08 22:47:17 +0800 | [diff] [blame] | 124 | u8 width = 0; |
| 125 | |
| 126 | if (clk_mux_flags & CLK_MUX_HIWORD_MASK) { |
| 127 | width = fls(mask) - ffs(mask) + 1; |
| 128 | if (width + shift > 16) { |
| 129 | pr_err("mux value exceeds LOWORD field\n"); |
| 130 | return ERR_PTR(-EINVAL); |
| 131 | } |
| 132 | } |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 133 | |
Mike Turquette | 27d5459 | 2012-03-26 17:51:03 -0700 | [diff] [blame] | 134 | /* allocate the mux */ |
Shawn Guo | 10363b5 | 2012-03-27 15:23:20 +0800 | [diff] [blame] | 135 | mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL); |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 136 | if (!mux) { |
| 137 | pr_err("%s: could not allocate mux clk\n", __func__); |
| 138 | return ERR_PTR(-ENOMEM); |
| 139 | } |
| 140 | |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 141 | init.name = name; |
Tomasz Figa | c57acd1 | 2013-07-23 01:49:18 +0200 | [diff] [blame] | 142 | if (clk_mux_flags & CLK_MUX_READ_ONLY) |
| 143 | init.ops = &clk_mux_ro_ops; |
| 144 | else |
| 145 | init.ops = &clk_mux_ops; |
Rajendra Nayak | f7d8caa | 2012-06-01 14:02:47 +0530 | [diff] [blame] | 146 | init.flags = flags | CLK_IS_BASIC; |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 147 | init.parent_names = parent_names; |
| 148 | init.num_parents = num_parents; |
| 149 | |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 150 | /* struct clk_mux assignments */ |
| 151 | mux->reg = reg; |
| 152 | mux->shift = shift; |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 153 | mux->mask = mask; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 154 | mux->flags = clk_mux_flags; |
| 155 | mux->lock = lock; |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 156 | mux->table = table; |
Mike Turquette | 31df9db | 2012-05-06 18:48:11 -0700 | [diff] [blame] | 157 | mux->hw.init = &init; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 158 | |
Saravana Kannan | 0197b3e | 2012-04-25 22:58:56 -0700 | [diff] [blame] | 159 | clk = clk_register(dev, &mux->hw); |
Mike Turquette | 27d5459 | 2012-03-26 17:51:03 -0700 | [diff] [blame] | 160 | |
| 161 | if (IS_ERR(clk)) |
| 162 | kfree(mux); |
| 163 | |
| 164 | return clk; |
Mike Turquette | 9d9f78e | 2012-03-15 23:11:20 -0700 | [diff] [blame] | 165 | } |
Mike Turquette | 5cfe10b | 2013-08-15 19:06:29 -0700 | [diff] [blame] | 166 | EXPORT_SYMBOL_GPL(clk_register_mux_table); |
Peter De Schrijver | ce4f331 | 2013-03-22 14:07:53 +0200 | [diff] [blame] | 167 | |
| 168 | struct clk *clk_register_mux(struct device *dev, const char *name, |
| 169 | const char **parent_names, u8 num_parents, unsigned long flags, |
| 170 | void __iomem *reg, u8 shift, u8 width, |
| 171 | u8 clk_mux_flags, spinlock_t *lock) |
| 172 | { |
| 173 | u32 mask = BIT(width) - 1; |
| 174 | |
| 175 | return clk_register_mux_table(dev, name, parent_names, num_parents, |
| 176 | flags, reg, shift, mask, clk_mux_flags, |
| 177 | NULL, lock); |
| 178 | } |
Mike Turquette | 5cfe10b | 2013-08-15 19:06:29 -0700 | [diff] [blame] | 179 | EXPORT_SYMBOL_GPL(clk_register_mux); |