Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * Driver for AMBA serial ports |
| 3 | * |
| 4 | * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o. |
| 5 | * |
| 6 | * Copyright 1999 ARM Limited |
| 7 | * Copyright (C) 2000 Deep Blue Solutions Ltd. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License, or |
| 12 | * (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 22 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | * This is a generic driver for ARM AMBA-type serial ports. They |
| 24 | * have a lot of 16550-like features, but are not register compatible. |
| 25 | * Note that although they do have CTS, DCD and DSR inputs, they do |
| 26 | * not have an RI input, nor do they have DTR or RTS outputs. If |
| 27 | * required, these have to be supplied via some other means (eg, GPIO) |
| 28 | * and hooked into this driver. |
| 29 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
| 31 | #if defined(CONFIG_SERIAL_AMBA_PL010_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
| 32 | #define SUPPORT_SYSRQ |
| 33 | #endif |
| 34 | |
| 35 | #include <linux/module.h> |
| 36 | #include <linux/ioport.h> |
| 37 | #include <linux/init.h> |
| 38 | #include <linux/console.h> |
| 39 | #include <linux/sysrq.h> |
| 40 | #include <linux/device.h> |
| 41 | #include <linux/tty.h> |
| 42 | #include <linux/tty_flip.h> |
| 43 | #include <linux/serial_core.h> |
| 44 | #include <linux/serial.h> |
Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 45 | #include <linux/amba/bus.h> |
| 46 | #include <linux/amba/serial.h> |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 47 | #include <linux/clk.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 48 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
| 50 | #include <asm/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
Lennert Buytenhek | 4faf4e0 | 2006-06-20 19:24:07 +0100 | [diff] [blame] | 52 | #define UART_NR 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | |
| 54 | #define SERIAL_AMBA_MAJOR 204 |
| 55 | #define SERIAL_AMBA_MINOR 16 |
| 56 | #define SERIAL_AMBA_NR UART_NR |
| 57 | |
| 58 | #define AMBA_ISR_PASS_LIMIT 256 |
| 59 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | #define UART_RX_DATA(s) (((s) & UART01x_FR_RXFE) == 0) |
| 61 | #define UART_TX_READY(s) (((s) & UART01x_FR_TXFF) == 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 63 | #define UART_DUMMY_RSR_RX 256 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | #define UART_PORT_SIZE 64 |
| 65 | |
| 66 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | * We wrap our port structure around the generic uart_port. |
| 68 | */ |
| 69 | struct uart_amba_port { |
| 70 | struct uart_port port; |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 71 | struct clk *clk; |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 72 | struct amba_device *dev; |
| 73 | struct amba_pl010_data *data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | unsigned int old_status; |
| 75 | }; |
| 76 | |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 77 | static void pl010_stop_tx(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 79 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | unsigned int cr; |
| 81 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 82 | cr = readb(uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | cr &= ~UART010_CR_TIE; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 84 | writel(cr, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | } |
| 86 | |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 87 | static void pl010_start_tx(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 89 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | unsigned int cr; |
| 91 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 92 | cr = readb(uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | cr |= UART010_CR_TIE; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 94 | writel(cr, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | } |
| 96 | |
| 97 | static void pl010_stop_rx(struct uart_port *port) |
| 98 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 99 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | unsigned int cr; |
| 101 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 102 | cr = readb(uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | cr &= ~(UART010_CR_RIE | UART010_CR_RTIE); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 104 | writel(cr, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | static void pl010_enable_ms(struct uart_port *port) |
| 108 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 109 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | unsigned int cr; |
| 111 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 112 | cr = readb(uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | cr |= UART010_CR_MSIE; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 114 | writel(cr, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | } |
| 116 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 117 | static void pl010_rx_chars(struct uart_amba_port *uap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | unsigned int status, ch, flag, rsr, max_count = 256; |
| 120 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 121 | status = readb(uap->port.membase + UART01x_FR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | while (UART_RX_DATA(status) && max_count--) { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 123 | ch = readb(uap->port.membase + UART01x_DR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | flag = TTY_NORMAL; |
| 125 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 126 | uap->port.icount.rx++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | |
| 128 | /* |
| 129 | * Note that the error handling code is |
| 130 | * out of the main execution path |
| 131 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 132 | rsr = readb(uap->port.membase + UART01x_RSR) | UART_DUMMY_RSR_RX; |
Russell King | 4584928 | 2005-04-26 15:29:44 +0100 | [diff] [blame] | 133 | if (unlikely(rsr & UART01x_RSR_ANY)) { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 134 | writel(0, uap->port.membase + UART01x_ECR); |
Lennert Buytenhek | a4ed06a | 2006-12-06 20:39:57 -0800 | [diff] [blame] | 135 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | if (rsr & UART01x_RSR_BE) { |
| 137 | rsr &= ~(UART01x_RSR_FE | UART01x_RSR_PE); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 138 | uap->port.icount.brk++; |
| 139 | if (uart_handle_break(&uap->port)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | goto ignore_char; |
| 141 | } else if (rsr & UART01x_RSR_PE) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 142 | uap->port.icount.parity++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | else if (rsr & UART01x_RSR_FE) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 144 | uap->port.icount.frame++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | if (rsr & UART01x_RSR_OE) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 146 | uap->port.icount.overrun++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 148 | rsr &= uap->port.read_status_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | |
| 150 | if (rsr & UART01x_RSR_BE) |
| 151 | flag = TTY_BREAK; |
| 152 | else if (rsr & UART01x_RSR_PE) |
| 153 | flag = TTY_PARITY; |
| 154 | else if (rsr & UART01x_RSR_FE) |
| 155 | flag = TTY_FRAME; |
| 156 | } |
| 157 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 158 | if (uart_handle_sysrq_char(&uap->port, ch)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | goto ignore_char; |
| 160 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 161 | uart_insert_char(&uap->port, rsr, UART01x_RSR_OE, ch, flag); |
Russell King | 05ab301 | 2005-05-09 23:21:59 +0100 | [diff] [blame] | 162 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | ignore_char: |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 164 | status = readb(uap->port.membase + UART01x_FR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | } |
Russell King | db002b8 | 2007-06-05 19:39:49 +0100 | [diff] [blame] | 166 | spin_unlock(&uap->port.lock); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 167 | tty_flip_buffer_push(&uap->port.state->port); |
Russell King | db002b8 | 2007-06-05 19:39:49 +0100 | [diff] [blame] | 168 | spin_lock(&uap->port.lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | } |
| 170 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 171 | static void pl010_tx_chars(struct uart_amba_port *uap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | { |
Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 173 | struct circ_buf *xmit = &uap->port.state->xmit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | int count; |
| 175 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 176 | if (uap->port.x_char) { |
| 177 | writel(uap->port.x_char, uap->port.membase + UART01x_DR); |
| 178 | uap->port.icount.tx++; |
| 179 | uap->port.x_char = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | return; |
| 181 | } |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 182 | if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) { |
| 183 | pl010_stop_tx(&uap->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | return; |
| 185 | } |
| 186 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 187 | count = uap->port.fifosize >> 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | do { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 189 | writel(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 191 | uap->port.icount.tx++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | if (uart_circ_empty(xmit)) |
| 193 | break; |
| 194 | } while (--count > 0); |
| 195 | |
| 196 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 197 | uart_write_wakeup(&uap->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | |
| 199 | if (uart_circ_empty(xmit)) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 200 | pl010_stop_tx(&uap->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | } |
| 202 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 203 | static void pl010_modem_status(struct uart_amba_port *uap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | unsigned int status, delta; |
| 206 | |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 207 | writel(0, uap->port.membase + UART010_ICR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 209 | status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | |
| 211 | delta = status ^ uap->old_status; |
| 212 | uap->old_status = status; |
| 213 | |
| 214 | if (!delta) |
| 215 | return; |
| 216 | |
| 217 | if (delta & UART01x_FR_DCD) |
| 218 | uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD); |
| 219 | |
| 220 | if (delta & UART01x_FR_DSR) |
| 221 | uap->port.icount.dsr++; |
| 222 | |
| 223 | if (delta & UART01x_FR_CTS) |
| 224 | uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS); |
| 225 | |
Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 226 | wake_up_interruptible(&uap->port.state->port.delta_msr_wait); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | } |
| 228 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 229 | static irqreturn_t pl010_int(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 231 | struct uart_amba_port *uap = dev_id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT; |
| 233 | int handled = 0; |
| 234 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 235 | spin_lock(&uap->port.lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 237 | status = readb(uap->port.membase + UART010_IIR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | if (status) { |
| 239 | do { |
| 240 | if (status & (UART010_IIR_RTIS | UART010_IIR_RIS)) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 241 | pl010_rx_chars(uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | if (status & UART010_IIR_MIS) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 243 | pl010_modem_status(uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | if (status & UART010_IIR_TIS) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 245 | pl010_tx_chars(uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | |
| 247 | if (pass_counter-- == 0) |
| 248 | break; |
| 249 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 250 | status = readb(uap->port.membase + UART010_IIR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | } while (status & (UART010_IIR_RTIS | UART010_IIR_RIS | |
| 252 | UART010_IIR_TIS)); |
| 253 | handled = 1; |
| 254 | } |
| 255 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 256 | spin_unlock(&uap->port.lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | |
| 258 | return IRQ_RETVAL(handled); |
| 259 | } |
| 260 | |
| 261 | static unsigned int pl010_tx_empty(struct uart_port *port) |
| 262 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 263 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
| 264 | unsigned int status = readb(uap->port.membase + UART01x_FR); |
| 265 | return status & UART01x_FR_BUSY ? 0 : TIOCSER_TEMT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | static unsigned int pl010_get_mctrl(struct uart_port *port) |
| 269 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 270 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | unsigned int result = 0; |
| 272 | unsigned int status; |
| 273 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 274 | status = readb(uap->port.membase + UART01x_FR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | if (status & UART01x_FR_DCD) |
| 276 | result |= TIOCM_CAR; |
| 277 | if (status & UART01x_FR_DSR) |
| 278 | result |= TIOCM_DSR; |
| 279 | if (status & UART01x_FR_CTS) |
| 280 | result |= TIOCM_CTS; |
| 281 | |
| 282 | return result; |
| 283 | } |
| 284 | |
| 285 | static void pl010_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 286 | { |
| 287 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 289 | if (uap->data) |
| 290 | uap->data->set_mctrl(uap->dev, uap->port.membase, mctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | static void pl010_break_ctl(struct uart_port *port, int break_state) |
| 294 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 295 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | unsigned long flags; |
| 297 | unsigned int lcr_h; |
| 298 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 299 | spin_lock_irqsave(&uap->port.lock, flags); |
| 300 | lcr_h = readb(uap->port.membase + UART010_LCRH); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | if (break_state == -1) |
| 302 | lcr_h |= UART01x_LCRH_BRK; |
| 303 | else |
| 304 | lcr_h &= ~UART01x_LCRH_BRK; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 305 | writel(lcr_h, uap->port.membase + UART010_LCRH); |
| 306 | spin_unlock_irqrestore(&uap->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | } |
| 308 | |
| 309 | static int pl010_startup(struct uart_port *port) |
| 310 | { |
| 311 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
| 312 | int retval; |
| 313 | |
| 314 | /* |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 315 | * Try to enable the clock producer. |
| 316 | */ |
Julia Lawall | 1c4c439 | 2012-08-26 18:01:01 +0200 | [diff] [blame] | 317 | retval = clk_prepare_enable(uap->clk); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 318 | if (retval) |
Julia Lawall | 1c4c439 | 2012-08-26 18:01:01 +0200 | [diff] [blame] | 319 | goto out; |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 320 | |
| 321 | uap->port.uartclk = clk_get_rate(uap->clk); |
| 322 | |
| 323 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | * Allocate the IRQ |
| 325 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 326 | retval = request_irq(uap->port.irq, pl010_int, 0, "uart-pl010", uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | if (retval) |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 328 | goto clk_dis; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | |
| 330 | /* |
| 331 | * initialise the old status of the modem signals |
| 332 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 333 | uap->old_status = readb(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | |
| 335 | /* |
| 336 | * Finally, enable interrupts |
| 337 | */ |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 338 | writel(UART01x_CR_UARTEN | UART010_CR_RIE | UART010_CR_RTIE, |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 339 | uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | |
| 341 | return 0; |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 342 | |
| 343 | clk_dis: |
Julia Lawall | 1c4c439 | 2012-08-26 18:01:01 +0200 | [diff] [blame] | 344 | clk_disable_unprepare(uap->clk); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 345 | out: |
| 346 | return retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | static void pl010_shutdown(struct uart_port *port) |
| 350 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 351 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
| 352 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | /* |
| 354 | * Free the interrupt |
| 355 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 356 | free_irq(uap->port.irq, uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | |
| 358 | /* |
| 359 | * disable all interrupts, disable the port |
| 360 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 361 | writel(0, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | |
| 363 | /* disable break condition and fifos */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 364 | writel(readb(uap->port.membase + UART010_LCRH) & |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 365 | ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN), |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 366 | uap->port.membase + UART010_LCRH); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 367 | |
| 368 | /* |
| 369 | * Shut down the clock producer |
| 370 | */ |
Julia Lawall | 1c4c439 | 2012-08-26 18:01:01 +0200 | [diff] [blame] | 371 | clk_disable_unprepare(uap->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | } |
| 373 | |
| 374 | static void |
Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 375 | pl010_set_termios(struct uart_port *port, struct ktermios *termios, |
| 376 | struct ktermios *old) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 378 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | unsigned int lcr_h, old_cr; |
| 380 | unsigned long flags; |
| 381 | unsigned int baud, quot; |
| 382 | |
| 383 | /* |
| 384 | * Ask the core to calculate the divisor for us. |
| 385 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 386 | baud = uart_get_baud_rate(port, termios, old, 0, uap->port.uartclk/16); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | quot = uart_get_divisor(port, baud); |
| 388 | |
| 389 | switch (termios->c_cflag & CSIZE) { |
| 390 | case CS5: |
| 391 | lcr_h = UART01x_LCRH_WLEN_5; |
| 392 | break; |
| 393 | case CS6: |
| 394 | lcr_h = UART01x_LCRH_WLEN_6; |
| 395 | break; |
| 396 | case CS7: |
| 397 | lcr_h = UART01x_LCRH_WLEN_7; |
| 398 | break; |
| 399 | default: // CS8 |
| 400 | lcr_h = UART01x_LCRH_WLEN_8; |
| 401 | break; |
| 402 | } |
| 403 | if (termios->c_cflag & CSTOPB) |
| 404 | lcr_h |= UART01x_LCRH_STP2; |
| 405 | if (termios->c_cflag & PARENB) { |
| 406 | lcr_h |= UART01x_LCRH_PEN; |
| 407 | if (!(termios->c_cflag & PARODD)) |
| 408 | lcr_h |= UART01x_LCRH_EPS; |
| 409 | } |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 410 | if (uap->port.fifosize > 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | lcr_h |= UART01x_LCRH_FEN; |
| 412 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 413 | spin_lock_irqsave(&uap->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | |
| 415 | /* |
| 416 | * Update the per-port timeout. |
| 417 | */ |
| 418 | uart_update_timeout(port, termios->c_cflag, baud); |
| 419 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 420 | uap->port.read_status_mask = UART01x_RSR_OE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | if (termios->c_iflag & INPCK) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 422 | uap->port.read_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | if (termios->c_iflag & (BRKINT | PARMRK)) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 424 | uap->port.read_status_mask |= UART01x_RSR_BE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | |
| 426 | /* |
| 427 | * Characters to ignore |
| 428 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 429 | uap->port.ignore_status_mask = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | if (termios->c_iflag & IGNPAR) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 431 | uap->port.ignore_status_mask |= UART01x_RSR_FE | UART01x_RSR_PE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | if (termios->c_iflag & IGNBRK) { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 433 | uap->port.ignore_status_mask |= UART01x_RSR_BE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | /* |
| 435 | * If we're ignoring parity and break indicators, |
| 436 | * ignore overruns too (for real raw support). |
| 437 | */ |
| 438 | if (termios->c_iflag & IGNPAR) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 439 | uap->port.ignore_status_mask |= UART01x_RSR_OE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | } |
| 441 | |
| 442 | /* |
| 443 | * Ignore all characters if CREAD is not set. |
| 444 | */ |
| 445 | if ((termios->c_cflag & CREAD) == 0) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 446 | uap->port.ignore_status_mask |= UART_DUMMY_RSR_RX; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | |
| 448 | /* first, disable everything */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 449 | old_cr = readb(uap->port.membase + UART010_CR) & ~UART010_CR_MSIE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | |
| 451 | if (UART_ENABLE_MS(port, termios->c_cflag)) |
| 452 | old_cr |= UART010_CR_MSIE; |
| 453 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 454 | writel(0, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | |
| 456 | /* Set baud rate */ |
| 457 | quot -= 1; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 458 | writel((quot & 0xf00) >> 8, uap->port.membase + UART010_LCRM); |
| 459 | writel(quot & 0xff, uap->port.membase + UART010_LCRL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 | |
| 461 | /* |
| 462 | * ----------v----------v----------v----------v----- |
| 463 | * NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L |
| 464 | * ----------^----------^----------^----------^----- |
| 465 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 466 | writel(lcr_h, uap->port.membase + UART010_LCRH); |
| 467 | writel(old_cr, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 469 | spin_unlock_irqrestore(&uap->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 470 | } |
| 471 | |
Mika Westerberg | 476f771 | 2010-09-04 10:23:23 +0300 | [diff] [blame] | 472 | static void pl010_set_ldisc(struct uart_port *port, int new) |
Rodolfo Giometti | 7ed63d5 | 2010-03-10 15:23:48 -0800 | [diff] [blame] | 473 | { |
Mika Westerberg | 476f771 | 2010-09-04 10:23:23 +0300 | [diff] [blame] | 474 | if (new == N_PPS) { |
Rodolfo Giometti | 7ed63d5 | 2010-03-10 15:23:48 -0800 | [diff] [blame] | 475 | port->flags |= UPF_HARDPPS_CD; |
| 476 | pl010_enable_ms(port); |
| 477 | } else |
| 478 | port->flags &= ~UPF_HARDPPS_CD; |
| 479 | } |
| 480 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | static const char *pl010_type(struct uart_port *port) |
| 482 | { |
| 483 | return port->type == PORT_AMBA ? "AMBA" : NULL; |
| 484 | } |
| 485 | |
| 486 | /* |
| 487 | * Release the memory region(s) being used by 'port' |
| 488 | */ |
| 489 | static void pl010_release_port(struct uart_port *port) |
| 490 | { |
| 491 | release_mem_region(port->mapbase, UART_PORT_SIZE); |
| 492 | } |
| 493 | |
| 494 | /* |
| 495 | * Request the memory region(s) being used by 'port' |
| 496 | */ |
| 497 | static int pl010_request_port(struct uart_port *port) |
| 498 | { |
| 499 | return request_mem_region(port->mapbase, UART_PORT_SIZE, "uart-pl010") |
| 500 | != NULL ? 0 : -EBUSY; |
| 501 | } |
| 502 | |
| 503 | /* |
| 504 | * Configure/autoconfigure the port. |
| 505 | */ |
| 506 | static void pl010_config_port(struct uart_port *port, int flags) |
| 507 | { |
| 508 | if (flags & UART_CONFIG_TYPE) { |
| 509 | port->type = PORT_AMBA; |
| 510 | pl010_request_port(port); |
| 511 | } |
| 512 | } |
| 513 | |
| 514 | /* |
| 515 | * verify the new serial_struct (for TIOCSSERIAL). |
| 516 | */ |
| 517 | static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 518 | { |
| 519 | int ret = 0; |
| 520 | if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA) |
| 521 | ret = -EINVAL; |
Yinghai Lu | a62c413 | 2008-08-19 20:49:55 -0700 | [diff] [blame] | 522 | if (ser->irq < 0 || ser->irq >= nr_irqs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | ret = -EINVAL; |
| 524 | if (ser->baud_base < 9600) |
| 525 | ret = -EINVAL; |
| 526 | return ret; |
| 527 | } |
| 528 | |
| 529 | static struct uart_ops amba_pl010_pops = { |
| 530 | .tx_empty = pl010_tx_empty, |
| 531 | .set_mctrl = pl010_set_mctrl, |
| 532 | .get_mctrl = pl010_get_mctrl, |
| 533 | .stop_tx = pl010_stop_tx, |
| 534 | .start_tx = pl010_start_tx, |
| 535 | .stop_rx = pl010_stop_rx, |
| 536 | .enable_ms = pl010_enable_ms, |
| 537 | .break_ctl = pl010_break_ctl, |
| 538 | .startup = pl010_startup, |
| 539 | .shutdown = pl010_shutdown, |
| 540 | .set_termios = pl010_set_termios, |
Rodolfo Giometti | 7ed63d5 | 2010-03-10 15:23:48 -0800 | [diff] [blame] | 541 | .set_ldisc = pl010_set_ldisc, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | .type = pl010_type, |
| 543 | .release_port = pl010_release_port, |
| 544 | .request_port = pl010_request_port, |
| 545 | .config_port = pl010_config_port, |
| 546 | .verify_port = pl010_verify_port, |
| 547 | }; |
| 548 | |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 549 | static struct uart_amba_port *amba_ports[UART_NR]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | |
| 551 | #ifdef CONFIG_SERIAL_AMBA_PL010_CONSOLE |
| 552 | |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 553 | static void pl010_console_putchar(struct uart_port *port, int ch) |
| 554 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 555 | struct uart_amba_port *uap = (struct uart_amba_port *)port; |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 556 | unsigned int status; |
| 557 | |
| 558 | do { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 559 | status = readb(uap->port.membase + UART01x_FR); |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 560 | barrier(); |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 561 | } while (!UART_TX_READY(status)); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 562 | writel(ch, uap->port.membase + UART01x_DR); |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 565 | static void |
| 566 | pl010_console_write(struct console *co, const char *s, unsigned int count) |
| 567 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 568 | struct uart_amba_port *uap = amba_ports[co->index]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | unsigned int status, old_cr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 571 | clk_enable(uap->clk); |
| 572 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | /* |
| 574 | * First save the CR then disable the interrupts |
| 575 | */ |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 576 | old_cr = readb(uap->port.membase + UART010_CR); |
| 577 | writel(UART01x_CR_UARTEN, uap->port.membase + UART010_CR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 578 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 579 | uart_console_write(&uap->port, s, count, pl010_console_putchar); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | |
| 581 | /* |
| 582 | * Finally, wait for transmitter to become empty |
| 583 | * and restore the TCR |
| 584 | */ |
| 585 | do { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 586 | status = readb(uap->port.membase + UART01x_FR); |
Russell King | 98639a6 | 2006-03-25 21:30:11 +0000 | [diff] [blame] | 587 | barrier(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | } while (status & UART01x_FR_BUSY); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 589 | writel(old_cr, uap->port.membase + UART010_CR); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 590 | |
| 591 | clk_disable(uap->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | static void __init |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 595 | pl010_console_get_options(struct uart_amba_port *uap, int *baud, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 596 | int *parity, int *bits) |
| 597 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 598 | if (readb(uap->port.membase + UART010_CR) & UART01x_CR_UARTEN) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | unsigned int lcr_h, quot; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 600 | lcr_h = readb(uap->port.membase + UART010_LCRH); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | |
| 602 | *parity = 'n'; |
| 603 | if (lcr_h & UART01x_LCRH_PEN) { |
| 604 | if (lcr_h & UART01x_LCRH_EPS) |
| 605 | *parity = 'e'; |
| 606 | else |
| 607 | *parity = 'o'; |
| 608 | } |
| 609 | |
| 610 | if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7) |
| 611 | *bits = 7; |
| 612 | else |
| 613 | *bits = 8; |
| 614 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 615 | quot = readb(uap->port.membase + UART010_LCRL) | |
| 616 | readb(uap->port.membase + UART010_LCRM) << 8; |
| 617 | *baud = uap->port.uartclk / (16 * (quot + 1)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 | } |
| 619 | } |
| 620 | |
| 621 | static int __init pl010_console_setup(struct console *co, char *options) |
| 622 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 623 | struct uart_amba_port *uap; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | int baud = 38400; |
| 625 | int bits = 8; |
| 626 | int parity = 'n'; |
| 627 | int flow = 'n'; |
Russell King | 36b8f1e | 2011-09-22 11:35:09 +0100 | [diff] [blame] | 628 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | |
| 630 | /* |
| 631 | * Check whether an invalid uart number has been specified, and |
| 632 | * if so, search for the first available port that does have |
| 633 | * console support. |
| 634 | */ |
| 635 | if (co->index >= UART_NR) |
| 636 | co->index = 0; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 637 | uap = amba_ports[co->index]; |
| 638 | if (!uap) |
Russell King | d28122a | 2007-01-22 18:59:42 +0000 | [diff] [blame] | 639 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | |
Russell King | 36b8f1e | 2011-09-22 11:35:09 +0100 | [diff] [blame] | 641 | ret = clk_prepare(uap->clk); |
| 642 | if (ret) |
| 643 | return ret; |
| 644 | |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 645 | uap->port.uartclk = clk_get_rate(uap->clk); |
| 646 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | if (options) |
| 648 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 649 | else |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 650 | pl010_console_get_options(uap, &baud, &parity, &bits); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 652 | return uart_set_options(&uap->port, co, baud, parity, bits, flow); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | } |
| 654 | |
Vincent Sanders | 2d93486 | 2005-09-14 22:36:03 +0100 | [diff] [blame] | 655 | static struct uart_driver amba_reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | static struct console amba_console = { |
| 657 | .name = "ttyAM", |
| 658 | .write = pl010_console_write, |
| 659 | .device = uart_console_device, |
| 660 | .setup = pl010_console_setup, |
| 661 | .flags = CON_PRINTBUFFER, |
| 662 | .index = -1, |
| 663 | .data = &amba_reg, |
| 664 | }; |
| 665 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | #define AMBA_CONSOLE &amba_console |
| 667 | #else |
| 668 | #define AMBA_CONSOLE NULL |
| 669 | #endif |
| 670 | |
| 671 | static struct uart_driver amba_reg = { |
| 672 | .owner = THIS_MODULE, |
| 673 | .driver_name = "ttyAM", |
| 674 | .dev_name = "ttyAM", |
| 675 | .major = SERIAL_AMBA_MAJOR, |
| 676 | .minor = SERIAL_AMBA_MINOR, |
| 677 | .nr = UART_NR, |
| 678 | .cons = AMBA_CONSOLE, |
| 679 | }; |
| 680 | |
Russell King | aa25afa | 2011-02-19 15:55:00 +0000 | [diff] [blame] | 681 | static int pl010_probe(struct amba_device *dev, const struct amba_id *id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 683 | struct uart_amba_port *uap; |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 684 | void __iomem *base; |
| 685 | int i, ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 687 | for (i = 0; i < ARRAY_SIZE(amba_ports); i++) |
| 688 | if (amba_ports[i] == NULL) |
| 689 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 | |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 691 | if (i == ARRAY_SIZE(amba_ports)) { |
| 692 | ret = -EBUSY; |
| 693 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | } |
| 695 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 696 | uap = kzalloc(sizeof(struct uart_amba_port), GFP_KERNEL); |
| 697 | if (!uap) { |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 698 | ret = -ENOMEM; |
| 699 | goto out; |
| 700 | } |
| 701 | |
Linus Walleij | dc890c2 | 2009-06-07 23:27:31 +0100 | [diff] [blame] | 702 | base = ioremap(dev->res.start, resource_size(&dev->res)); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 703 | if (!base) { |
| 704 | ret = -ENOMEM; |
| 705 | goto free; |
| 706 | } |
| 707 | |
Russell King | ee569c4 | 2008-11-30 17:38:14 +0000 | [diff] [blame] | 708 | uap->clk = clk_get(&dev->dev, NULL); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 709 | if (IS_ERR(uap->clk)) { |
| 710 | ret = PTR_ERR(uap->clk); |
| 711 | goto unmap; |
| 712 | } |
| 713 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 714 | uap->port.dev = &dev->dev; |
| 715 | uap->port.mapbase = dev->res.start; |
| 716 | uap->port.membase = base; |
| 717 | uap->port.iotype = UPIO_MEM; |
| 718 | uap->port.irq = dev->irq[0]; |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 719 | uap->port.fifosize = 16; |
| 720 | uap->port.ops = &amba_pl010_pops; |
| 721 | uap->port.flags = UPF_BOOT_AUTOCONF; |
| 722 | uap->port.line = i; |
| 723 | uap->dev = dev; |
Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 724 | uap->data = dev_get_platdata(&dev->dev); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 725 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 726 | amba_ports[i] = uap; |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 727 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 728 | amba_set_drvdata(dev, uap); |
| 729 | ret = uart_add_one_port(&amba_reg, &uap->port); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 730 | if (ret) { |
| 731 | amba_set_drvdata(dev, NULL); |
| 732 | amba_ports[i] = NULL; |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 733 | clk_put(uap->clk); |
| 734 | unmap: |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 735 | iounmap(base); |
| 736 | free: |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 737 | kfree(uap); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 738 | } |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 739 | out: |
| 740 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | static int pl010_remove(struct amba_device *dev) |
| 744 | { |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 745 | struct uart_amba_port *uap = amba_get_drvdata(dev); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 746 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 747 | |
| 748 | amba_set_drvdata(dev, NULL); |
| 749 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 750 | uart_remove_one_port(&amba_reg, &uap->port); |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 751 | |
| 752 | for (i = 0; i < ARRAY_SIZE(amba_ports); i++) |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 753 | if (amba_ports[i] == uap) |
Russell King | fbb18a2 | 2006-03-26 23:13:39 +0100 | [diff] [blame] | 754 | amba_ports[i] = NULL; |
| 755 | |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 756 | iounmap(uap->port.membase); |
Russell King | ed519de | 2007-04-22 12:30:41 +0100 | [diff] [blame] | 757 | clk_put(uap->clk); |
Russell King | 1b0646a | 2007-04-22 11:55:59 +0100 | [diff] [blame] | 758 | kfree(uap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 759 | return 0; |
| 760 | } |
| 761 | |
Pavel Machek | 0370aff | 2005-04-16 15:25:35 -0700 | [diff] [blame] | 762 | static int pl010_suspend(struct amba_device *dev, pm_message_t state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 763 | { |
| 764 | struct uart_amba_port *uap = amba_get_drvdata(dev); |
| 765 | |
| 766 | if (uap) |
| 767 | uart_suspend_port(&amba_reg, &uap->port); |
| 768 | |
| 769 | return 0; |
| 770 | } |
| 771 | |
| 772 | static int pl010_resume(struct amba_device *dev) |
| 773 | { |
| 774 | struct uart_amba_port *uap = amba_get_drvdata(dev); |
| 775 | |
| 776 | if (uap) |
| 777 | uart_resume_port(&amba_reg, &uap->port); |
| 778 | |
| 779 | return 0; |
| 780 | } |
| 781 | |
Russell King | 2c39c9e | 2010-07-27 08:50:16 +0100 | [diff] [blame] | 782 | static struct amba_id pl010_ids[] = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 783 | { |
| 784 | .id = 0x00041010, |
| 785 | .mask = 0x000fffff, |
| 786 | }, |
| 787 | { 0, 0 }, |
| 788 | }; |
| 789 | |
Dave Martin | a664a11 | 2011-10-05 15:15:22 +0100 | [diff] [blame] | 790 | MODULE_DEVICE_TABLE(amba, pl010_ids); |
| 791 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 792 | static struct amba_driver pl010_driver = { |
| 793 | .drv = { |
| 794 | .name = "uart-pl010", |
| 795 | }, |
| 796 | .id_table = pl010_ids, |
| 797 | .probe = pl010_probe, |
| 798 | .remove = pl010_remove, |
| 799 | .suspend = pl010_suspend, |
| 800 | .resume = pl010_resume, |
| 801 | }; |
| 802 | |
| 803 | static int __init pl010_init(void) |
| 804 | { |
| 805 | int ret; |
| 806 | |
Adrian Bunk | d87a6d9 | 2008-07-16 21:53:31 +0100 | [diff] [blame] | 807 | printk(KERN_INFO "Serial: AMBA driver\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | |
| 809 | ret = uart_register_driver(&amba_reg); |
| 810 | if (ret == 0) { |
| 811 | ret = amba_driver_register(&pl010_driver); |
| 812 | if (ret) |
| 813 | uart_unregister_driver(&amba_reg); |
| 814 | } |
| 815 | return ret; |
| 816 | } |
| 817 | |
| 818 | static void __exit pl010_exit(void) |
| 819 | { |
| 820 | amba_driver_unregister(&pl010_driver); |
| 821 | uart_unregister_driver(&amba_reg); |
| 822 | } |
| 823 | |
| 824 | module_init(pl010_init); |
| 825 | module_exit(pl010_exit); |
| 826 | |
| 827 | MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd"); |
Adrian Bunk | d87a6d9 | 2008-07-16 21:53:31 +0100 | [diff] [blame] | 828 | MODULE_DESCRIPTION("ARM AMBA serial port driver"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 | MODULE_LICENSE("GPL"); |