blob: 271a590a5f3cb5418ee8a53c8b59ae7edcef32c2 [file] [log] [blame]
Marcelo Tosattide957c82005-10-28 17:46:13 -07001/*
2 * m8xx_pcmcia.c - Linux PCMCIA socket driver for the mpc8xx series.
3 *
Magnus Dammcbba0de2006-12-13 15:40:18 +09004 * (C) 1999-2000 Magnus Damm <damm@opensource.se>
Marcelo Tosattide957c82005-10-28 17:46:13 -07005 * (C) 2001-2002 Montavista Software, Inc.
6 * <mlocke@mvista.com>
7 *
8 * Support for two slots by Cyclades Corporation
9 * <oliver.kurth@cyclades.de>
10 * Further fixes, v2.6 kernel port
11 * <marcelo.tosatti@cyclades.com>
Vitaly Bordug1371d3b2005-12-08 13:56:12 -020012 *
Vitaly Bordug80128ff2007-07-09 11:37:35 -070013 * Some fixes, additions (C) 2005-2007 Montavista Software, Inc.
Vitaly Bordug1371d3b2005-12-08 13:56:12 -020014 * <vbordug@ru.mvista.com>
Marcelo Tosattide957c82005-10-28 17:46:13 -070015 *
16 * "The ExCA standard specifies that socket controllers should provide
17 * two IO and five memory windows per socket, which can be independently
18 * configured and positioned in the host address space and mapped to
19 * arbitrary segments of card address space. " - David A Hinds. 1999
20 *
21 * This controller does _not_ meet the ExCA standard.
22 *
23 * m8xx pcmcia controller brief info:
24 * + 8 windows (attrib, mem, i/o)
25 * + up to two slots (SLOT_A and SLOT_B)
26 * + inputpins, outputpins, event and mask registers.
27 * - no offset register. sigh.
28 *
29 * Because of the lacking offset register we must map the whole card.
30 * We assign each memory window PCMCIA_MEM_WIN_SIZE address space.
31 * Make sure there is (PCMCIA_MEM_WIN_SIZE * PCMCIA_MEM_WIN_NO
32 * * PCMCIA_SOCKETS_NO) bytes at PCMCIA_MEM_WIN_BASE.
33 * The i/o windows are dynamically allocated at PCMCIA_IO_WIN_BASE.
34 * They are maximum 64KByte each...
35 */
36
37#include <linux/module.h>
38#include <linux/init.h>
39#include <linux/types.h>
40#include <linux/fcntl.h>
41#include <linux/string.h>
42
Marcelo Tosattide957c82005-10-28 17:46:13 -070043#include <linux/kernel.h>
44#include <linux/errno.h>
Marcelo Tosattide957c82005-10-28 17:46:13 -070045#include <linux/timer.h>
46#include <linux/ioport.h>
47#include <linux/delay.h>
48#include <linux/interrupt.h>
Vitaly Bordug80128ff2007-07-09 11:37:35 -070049#include <linux/fsl_devices.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070050#include <linux/bitops.h>
Stephen Rothwellad19dbd2008-05-23 16:31:08 +100051#include <linux/of_device.h>
52#include <linux/of_platform.h>
Marcelo Tosattide957c82005-10-28 17:46:13 -070053
Vitaly Bordug80128ff2007-07-09 11:37:35 -070054#include <asm/io.h>
Vitaly Bordug80128ff2007-07-09 11:37:35 -070055#include <asm/system.h>
56#include <asm/time.h>
Marcelo Tosattide957c82005-10-28 17:46:13 -070057#include <asm/mpc8xx.h>
58#include <asm/8xx_immap.h>
59#include <asm/irq.h>
Vitaly Bordug80128ff2007-07-09 11:37:35 -070060#include <asm/fs_pd.h>
Marcelo Tosattide957c82005-10-28 17:46:13 -070061
Marcelo Tosattide957c82005-10-28 17:46:13 -070062#include <pcmcia/ss.h>
63
Marcelo Tosattide957c82005-10-28 17:46:13 -070064#define pcmcia_info(args...) printk(KERN_INFO "m8xx_pcmcia: "args)
65#define pcmcia_error(args...) printk(KERN_ERR "m8xx_pcmcia: "args)
66
67static const char *version = "Version 0.06, Aug 2005";
68MODULE_LICENSE("Dual MPL/GPL");
69
70#if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B)
71
72/* The RPX series use SLOT_B */
73#if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
74#define CONFIG_PCMCIA_SLOT_B
75#define CONFIG_BD_IS_MHZ
76#endif
77
78/* The ADS board use SLOT_A */
79#ifdef CONFIG_ADS
80#define CONFIG_PCMCIA_SLOT_A
81#define CONFIG_BD_IS_MHZ
82#endif
83
84/* The FADS series are a mess */
85#ifdef CONFIG_FADS
86#if defined(CONFIG_MPC860T) || defined(CONFIG_MPC860) || defined(CONFIG_MPC821)
87#define CONFIG_PCMCIA_SLOT_A
88#else
89#define CONFIG_PCMCIA_SLOT_B
90#endif
91#endif
92
Vitaly Bordug1371d3b2005-12-08 13:56:12 -020093#if defined(CONFIG_MPC885ADS)
94#define CONFIG_PCMCIA_SLOT_A
95#define PCMCIA_GLITCHY_CD
96#endif
97
Marcelo Tosattide957c82005-10-28 17:46:13 -070098/* Cyclades ACS uses both slots */
99#ifdef CONFIG_PRxK
100#define CONFIG_PCMCIA_SLOT_A
101#define CONFIG_PCMCIA_SLOT_B
102#endif
103
Vitaly Bordug99121c02007-07-17 04:03:37 -0700104#endif /* !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700105
106#if defined(CONFIG_PCMCIA_SLOT_A) && defined(CONFIG_PCMCIA_SLOT_B)
107
108#define PCMCIA_SOCKETS_NO 2
109/* We have only 8 windows, dualsocket support will be limited. */
110#define PCMCIA_MEM_WIN_NO 2
111#define PCMCIA_IO_WIN_NO 2
112#define PCMCIA_SLOT_MSG "SLOT_A and SLOT_B"
113
114#elif defined(CONFIG_PCMCIA_SLOT_A) || defined(CONFIG_PCMCIA_SLOT_B)
115
116#define PCMCIA_SOCKETS_NO 1
117/* full support for one slot */
118#define PCMCIA_MEM_WIN_NO 5
119#define PCMCIA_IO_WIN_NO 2
120
121/* define _slot_ to be able to optimize macros */
122
123#ifdef CONFIG_PCMCIA_SLOT_A
124#define _slot_ 0
125#define PCMCIA_SLOT_MSG "SLOT_A"
126#else
127#define _slot_ 1
128#define PCMCIA_SLOT_MSG "SLOT_B"
129#endif
130
131#else
132#error m8xx_pcmcia: Bad configuration!
133#endif
134
135/* ------------------------------------------------------------------------- */
136
Vitaly Bordug99121c02007-07-17 04:03:37 -0700137#define PCMCIA_MEM_WIN_BASE 0xe0000000 /* base address for memory window 0 */
138#define PCMCIA_MEM_WIN_SIZE 0x04000000 /* each memory window is 64 MByte */
139#define PCMCIA_IO_WIN_BASE _IO_BASE /* base address for io window 0 */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700140/* ------------------------------------------------------------------------- */
141
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700142static int pcmcia_schlvl;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700143
Ingo Molnar34af9462006-06-27 02:53:55 -0700144static DEFINE_SPINLOCK(events_lock);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700145
Marcelo Tosattide957c82005-10-28 17:46:13 -0700146#define PCMCIA_SOCKET_KEY_5V 1
147#define PCMCIA_SOCKET_KEY_LV 2
148
149/* look up table for pgcrx registers */
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700150static u32 *m8xx_pgcrx[2];
Marcelo Tosattide957c82005-10-28 17:46:13 -0700151
152/*
153 * This structure is used to address each window in the PCMCIA controller.
154 *
155 * Keep in mind that we assume that pcmcia_win[n+1] is mapped directly
156 * after pcmcia_win[n]...
157 */
158
159struct pcmcia_win {
Vitaly Bordug99121c02007-07-17 04:03:37 -0700160 u32 br;
161 u32 or;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700162};
163
164/*
165 * For some reason the hardware guys decided to make both slots share
166 * some registers.
167 *
168 * Could someone invent object oriented hardware ?
169 *
170 * The macros are used to get the right bit from the registers.
171 * SLOT_A : slot = 0
172 * SLOT_B : slot = 1
173 */
174
175#define M8XX_PCMCIA_VS1(slot) (0x80000000 >> (slot << 4))
176#define M8XX_PCMCIA_VS2(slot) (0x40000000 >> (slot << 4))
177#define M8XX_PCMCIA_VS_MASK(slot) (0xc0000000 >> (slot << 4))
178#define M8XX_PCMCIA_VS_SHIFT(slot) (30 - (slot << 4))
179
180#define M8XX_PCMCIA_WP(slot) (0x20000000 >> (slot << 4))
181#define M8XX_PCMCIA_CD2(slot) (0x10000000 >> (slot << 4))
182#define M8XX_PCMCIA_CD1(slot) (0x08000000 >> (slot << 4))
183#define M8XX_PCMCIA_BVD2(slot) (0x04000000 >> (slot << 4))
184#define M8XX_PCMCIA_BVD1(slot) (0x02000000 >> (slot << 4))
185#define M8XX_PCMCIA_RDY(slot) (0x01000000 >> (slot << 4))
186#define M8XX_PCMCIA_RDY_L(slot) (0x00800000 >> (slot << 4))
187#define M8XX_PCMCIA_RDY_H(slot) (0x00400000 >> (slot << 4))
188#define M8XX_PCMCIA_RDY_R(slot) (0x00200000 >> (slot << 4))
189#define M8XX_PCMCIA_RDY_F(slot) (0x00100000 >> (slot << 4))
190#define M8XX_PCMCIA_MASK(slot) (0xFFFF0000 >> (slot << 4))
191
192#define M8XX_PCMCIA_POR_VALID 0x00000001
193#define M8XX_PCMCIA_POR_WRPROT 0x00000002
194#define M8XX_PCMCIA_POR_ATTRMEM 0x00000010
195#define M8XX_PCMCIA_POR_IO 0x00000018
196#define M8XX_PCMCIA_POR_16BIT 0x00000040
197
198#define M8XX_PGCRX(slot) m8xx_pgcrx[slot]
199
200#define M8XX_PGCRX_CXOE 0x00000080
201#define M8XX_PGCRX_CXRESET 0x00000040
202
203/* we keep one lookup table per socket to check flags */
204
Vitaly Bordug99121c02007-07-17 04:03:37 -0700205#define PCMCIA_EVENTS_MAX 5 /* 4 max at a time + termination */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700206
207struct event_table {
208 u32 regbit;
209 u32 eventbit;
210};
211
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700212static const char driver_name[] = "m8xx-pcmcia";
213
Marcelo Tosattide957c82005-10-28 17:46:13 -0700214struct socket_info {
Vitaly Bordug99121c02007-07-17 04:03:37 -0700215 void (*handler) (void *info, u32 events);
216 void *info;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700217
218 u32 slot;
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700219 pcmconf8xx_t *pcmcia;
220 u32 bus_freq;
221 int hwirq;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700222
223 socket_state_t state;
224 struct pccard_mem_map mem_win[PCMCIA_MEM_WIN_NO];
Vitaly Bordug99121c02007-07-17 04:03:37 -0700225 struct pccard_io_map io_win[PCMCIA_IO_WIN_NO];
Marcelo Tosattide957c82005-10-28 17:46:13 -0700226 struct event_table events[PCMCIA_EVENTS_MAX];
227 struct pcmcia_socket socket;
228};
229
230static struct socket_info socket[PCMCIA_SOCKETS_NO];
231
232/*
233 * Search this table to see if the windowsize is
234 * supported...
235 */
236
237#define M8XX_SIZES_NO 32
238
Vitaly Bordug99121c02007-07-17 04:03:37 -0700239static const u32 m8xx_size_to_gray[M8XX_SIZES_NO] = {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700240 0x00000001, 0x00000002, 0x00000008, 0x00000004,
241 0x00000080, 0x00000040, 0x00000010, 0x00000020,
242 0x00008000, 0x00004000, 0x00001000, 0x00002000,
243 0x00000100, 0x00000200, 0x00000800, 0x00000400,
244
245 0x0fffffff, 0xffffffff, 0xffffffff, 0xffffffff,
246 0x01000000, 0x02000000, 0xffffffff, 0x04000000,
247 0x00010000, 0x00020000, 0x00080000, 0x00040000,
248 0x00800000, 0x00400000, 0x00100000, 0x00200000
249};
250
251/* ------------------------------------------------------------------------- */
252
David Howells7d12e782006-10-05 14:55:46 +0100253static irqreturn_t m8xx_interrupt(int irq, void *dev);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700254
Vitaly Bordug99121c02007-07-17 04:03:37 -0700255#define PCMCIA_BMT_LIMIT (15*4) /* Bus Monitor Timeout value */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700256
257/* ------------------------------------------------------------------------- */
258/* board specific stuff: */
259/* voltage_set(), hardware_enable() and hardware_disable() */
260/* ------------------------------------------------------------------------- */
261/* RPX Boards from Embedded Planet */
262
263#if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
264
265/* The RPX boards seems to have it's bus monitor timeout set to 6*8 clocks.
266 * SYPCR is write once only, therefore must the slowest memory be faster
267 * than the bus monitor or we will get a machine check due to the bus timeout.
268 */
269
270#define PCMCIA_BOARD_MSG "RPX CLASSIC or RPX LITE"
271
272#undef PCMCIA_BMT_LIMIT
273#define PCMCIA_BMT_LIMIT (6*8)
274
275static int voltage_set(int slot, int vcc, int vpp)
276{
277 u32 reg = 0;
278
Vitaly Bordug99121c02007-07-17 04:03:37 -0700279 switch (vcc) {
280 case 0:
281 break;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700282 case 33:
283 reg |= BCSR1_PCVCTL4;
284 break;
285 case 50:
286 reg |= BCSR1_PCVCTL5;
287 break;
288 default:
289 return 1;
290 }
291
Vitaly Bordug99121c02007-07-17 04:03:37 -0700292 switch (vpp) {
293 case 0:
294 break;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700295 case 33:
296 case 50:
Vitaly Bordug99121c02007-07-17 04:03:37 -0700297 if (vcc == vpp)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700298 reg |= BCSR1_PCVCTL6;
299 else
300 return 1;
301 break;
302 case 120:
303 reg |= BCSR1_PCVCTL7;
304 default:
305 return 1;
306 }
307
Vitaly Bordug99121c02007-07-17 04:03:37 -0700308 if (!((vcc == 50) || (vcc == 0)))
Marcelo Tosattide957c82005-10-28 17:46:13 -0700309 return 1;
310
311 /* first, turn off all power */
312
Vitaly Bordug99121c02007-07-17 04:03:37 -0700313 out_be32(((u32 *) RPX_CSR_ADDR),
314 in_be32(((u32 *) RPX_CSR_ADDR)) & ~(BCSR1_PCVCTL4 |
315 BCSR1_PCVCTL5 |
316 BCSR1_PCVCTL6 |
317 BCSR1_PCVCTL7));
Marcelo Tosattide957c82005-10-28 17:46:13 -0700318
319 /* enable new powersettings */
320
Vitaly Bordug99121c02007-07-17 04:03:37 -0700321 out_be32(((u32 *) RPX_CSR_ADDR), in_be32(((u32 *) RPX_CSR_ADDR)) | reg);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700322
323 return 0;
324}
325
326#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
Vitaly Bordug99121c02007-07-17 04:03:37 -0700327#define hardware_enable(_slot_) /* No hardware to enable */
328#define hardware_disable(_slot_) /* No hardware to disable */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700329
Vitaly Bordug99121c02007-07-17 04:03:37 -0700330#endif /* CONFIG_RPXCLASSIC */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700331
332/* FADS Boards from Motorola */
333
334#if defined(CONFIG_FADS)
335
336#define PCMCIA_BOARD_MSG "FADS"
337
338static int voltage_set(int slot, int vcc, int vpp)
339{
340 u32 reg = 0;
341
Vitaly Bordug99121c02007-07-17 04:03:37 -0700342 switch (vcc) {
343 case 0:
344 break;
345 case 33:
346 reg |= BCSR1_PCCVCC0;
347 break;
348 case 50:
349 reg |= BCSR1_PCCVCC1;
350 break;
351 default:
352 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700353 }
354
Vitaly Bordug99121c02007-07-17 04:03:37 -0700355 switch (vpp) {
356 case 0:
357 break;
358 case 33:
359 case 50:
360 if (vcc == vpp)
361 reg |= BCSR1_PCCVPP1;
362 else
Marcelo Tosattide957c82005-10-28 17:46:13 -0700363 return 1;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700364 break;
365 case 120:
366 if ((vcc == 33) || (vcc == 50))
367 reg |= BCSR1_PCCVPP0;
368 else
369 return 1;
370 default:
371 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700372 }
373
374 /* first, turn off all power */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700375 out_be32((u32 *) BCSR1,
376 in_be32((u32 *) BCSR1) & ~(BCSR1_PCCVCC_MASK |
377 BCSR1_PCCVPP_MASK));
Marcelo Tosattide957c82005-10-28 17:46:13 -0700378
379 /* enable new powersettings */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700380 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) | reg);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700381
382 return 0;
383}
384
385#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
386
387static void hardware_enable(int slot)
388{
Vitaly Bordug99121c02007-07-17 04:03:37 -0700389 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) & ~BCSR1_PCCEN);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700390}
391
392static void hardware_disable(int slot)
393{
Vitaly Bordug99121c02007-07-17 04:03:37 -0700394 out_be32((u32 *) BCSR1, in_be32((u32 *) BCSR1) | BCSR1_PCCEN);
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200395}
396
397#endif
398
399/* MPC885ADS Boards */
400
401#if defined(CONFIG_MPC885ADS)
402
403#define PCMCIA_BOARD_MSG "MPC885ADS"
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200404#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
405
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700406static inline void hardware_enable(int slot)
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200407{
Vitaly Bordug99121c02007-07-17 04:03:37 -0700408 m8xx_pcmcia_ops.hw_ctrl(slot, 1);
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200409}
410
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700411static inline void hardware_disable(int slot)
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200412{
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700413 m8xx_pcmcia_ops.hw_ctrl(slot, 0);
414}
Vitaly Bordug1371d3b2005-12-08 13:56:12 -0200415
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700416static inline int voltage_set(int slot, int vcc, int vpp)
417{
418 return m8xx_pcmcia_ops.voltage_set(slot, vcc, vpp);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700419}
420
421#endif
422
423/* ------------------------------------------------------------------------- */
424/* Motorola MBX860 */
425
426#if defined(CONFIG_MBX)
427
428#define PCMCIA_BOARD_MSG "MBX"
429
430static int voltage_set(int slot, int vcc, int vpp)
431{
432 u8 reg = 0;
433
Vitaly Bordug99121c02007-07-17 04:03:37 -0700434 switch (vcc) {
435 case 0:
436 break;
437 case 33:
438 reg |= CSR2_VCC_33;
439 break;
440 case 50:
441 reg |= CSR2_VCC_50;
442 break;
443 default:
444 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700445 }
446
Vitaly Bordug99121c02007-07-17 04:03:37 -0700447 switch (vpp) {
448 case 0:
449 break;
450 case 33:
451 case 50:
452 if (vcc == vpp)
453 reg |= CSR2_VPP_VCC;
454 else
Marcelo Tosattide957c82005-10-28 17:46:13 -0700455 return 1;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700456 break;
457 case 120:
458 if ((vcc == 33) || (vcc == 50))
459 reg |= CSR2_VPP_12;
460 else
461 return 1;
462 default:
463 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700464 }
465
466 /* first, turn off all power */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700467 out_8((u8 *) MBX_CSR2_ADDR,
468 in_8((u8 *) MBX_CSR2_ADDR) & ~(CSR2_VCC_MASK | CSR2_VPP_MASK));
Marcelo Tosattide957c82005-10-28 17:46:13 -0700469
470 /* enable new powersettings */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700471 out_8((u8 *) MBX_CSR2_ADDR, in_8((u8 *) MBX_CSR2_ADDR) | reg);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700472
473 return 0;
474}
475
476#define socket_get(_slot_) PCMCIA_SOCKET_KEY_5V
Vitaly Bordug99121c02007-07-17 04:03:37 -0700477#define hardware_enable(_slot_) /* No hardware to enable */
478#define hardware_disable(_slot_) /* No hardware to disable */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700479
Vitaly Bordug99121c02007-07-17 04:03:37 -0700480#endif /* CONFIG_MBX */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700481
482#if defined(CONFIG_PRxK)
483#include <asm/cpld.h>
484extern volatile fpga_pc_regs *fpga_pc;
485
486#define PCMCIA_BOARD_MSG "MPC855T"
487
488static int voltage_set(int slot, int vcc, int vpp)
489{
490 u8 reg = 0;
491 u8 regread;
492 cpld_regs *ccpld = get_cpld();
493
Vitaly Bordug99121c02007-07-17 04:03:37 -0700494 switch (vcc) {
495 case 0:
496 break;
497 case 33:
498 reg |= PCMCIA_VCC_33;
499 break;
500 case 50:
501 reg |= PCMCIA_VCC_50;
502 break;
503 default:
504 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700505 }
506
Vitaly Bordug99121c02007-07-17 04:03:37 -0700507 switch (vpp) {
508 case 0:
509 break;
510 case 33:
511 case 50:
512 if (vcc == vpp)
513 reg |= PCMCIA_VPP_VCC;
514 else
Marcelo Tosattide957c82005-10-28 17:46:13 -0700515 return 1;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700516 break;
517 case 120:
518 if ((vcc == 33) || (vcc == 50))
519 reg |= PCMCIA_VPP_12;
520 else
521 return 1;
522 default:
523 return 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700524 }
525
526 reg = reg >> (slot << 2);
527 regread = in_8(&ccpld->fpga_pc_ctl);
Vitaly Bordug99121c02007-07-17 04:03:37 -0700528 if (reg !=
529 (regread & ((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >> (slot << 2)))) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700530 /* enable new powersettings */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700531 regread =
532 regread & ~((PCMCIA_VCC_MASK | PCMCIA_VPP_MASK) >>
533 (slot << 2));
Marcelo Tosattide957c82005-10-28 17:46:13 -0700534 out_8(&ccpld->fpga_pc_ctl, reg | regread);
535 msleep(100);
536 }
537
538 return 0;
539}
540
541#define socket_get(_slot_) PCMCIA_SOCKET_KEY_LV
Vitaly Bordug99121c02007-07-17 04:03:37 -0700542#define hardware_enable(_slot_) /* No hardware to enable */
543#define hardware_disable(_slot_) /* No hardware to disable */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700544
Vitaly Bordug99121c02007-07-17 04:03:37 -0700545#endif /* CONFIG_PRxK */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700546
Marcelo Tosattide957c82005-10-28 17:46:13 -0700547static u32 pending_events[PCMCIA_SOCKETS_NO];
Ingo Molnar34af9462006-06-27 02:53:55 -0700548static DEFINE_SPINLOCK(pending_event_lock);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700549
David Howells7d12e782006-10-05 14:55:46 +0100550static irqreturn_t m8xx_interrupt(int irq, void *dev)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700551{
552 struct socket_info *s;
553 struct event_table *e;
554 unsigned int i, events, pscr, pipr, per;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700555 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700556
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200557 pr_debug("m8xx_pcmcia: Interrupt!\n");
Marcelo Tosattide957c82005-10-28 17:46:13 -0700558 /* get interrupt sources */
559
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700560 pscr = in_be32(&pcmcia->pcmc_pscr);
561 pipr = in_be32(&pcmcia->pcmc_pipr);
562 per = in_be32(&pcmcia->pcmc_per);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700563
Vitaly Bordug99121c02007-07-17 04:03:37 -0700564 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700565 s = &socket[i];
566 e = &s->events[0];
567 events = 0;
568
Vitaly Bordug99121c02007-07-17 04:03:37 -0700569 while (e->regbit) {
570 if (pscr & e->regbit)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700571 events |= e->eventbit;
572
Vitaly Bordug99121c02007-07-17 04:03:37 -0700573 e++;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700574 }
575
576 /*
577 * report only if both card detect signals are the same
578 * not too nice done,
579 * we depend on that CD2 is the bit to the left of CD1...
580 */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700581 if (events & SS_DETECT)
582 if (((pipr & M8XX_PCMCIA_CD2(i)) >> 1) ^
583 (pipr & M8XX_PCMCIA_CD1(i))) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700584 events &= ~SS_DETECT;
585 }
Marcelo Tosattide957c82005-10-28 17:46:13 -0700586#ifdef PCMCIA_GLITCHY_CD
587 /*
588 * I've experienced CD problems with my ADS board.
589 * We make an extra check to see if there was a
590 * real change of Card detection.
591 */
592
Vitaly Bordug99121c02007-07-17 04:03:37 -0700593 if ((events & SS_DETECT) &&
594 ((pipr &
595 (M8XX_PCMCIA_CD2(i) | M8XX_PCMCIA_CD1(i))) == 0) &&
596 (s->state.Vcc | s->state.Vpp)) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700597 events &= ~SS_DETECT;
598 /*printk( "CD glitch workaround - CD = 0x%08x!\n",
Vitaly Bordug99121c02007-07-17 04:03:37 -0700599 (pipr & (M8XX_PCMCIA_CD2(i)
600 | M8XX_PCMCIA_CD1(i)))); */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700601 }
602#endif
603
604 /* call the handler */
605
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200606 pr_debug("m8xx_pcmcia: slot %u: events = 0x%02x, pscr = 0x%08x, "
Vitaly Bordug99121c02007-07-17 04:03:37 -0700607 "pipr = 0x%08x\n", i, events, pscr, pipr);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700608
Vitaly Bordug99121c02007-07-17 04:03:37 -0700609 if (events) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700610 spin_lock(&pending_event_lock);
611 pending_events[i] |= events;
612 spin_unlock(&pending_event_lock);
613 /*
614 * Turn off RDY_L bits in the PER mask on
615 * CD interrupt receival.
616 *
617 * They can generate bad interrupts on the
618 * ACS4,8,16,32. - marcelo
619 */
620 per &= ~M8XX_PCMCIA_RDY_L(0);
621 per &= ~M8XX_PCMCIA_RDY_L(1);
622
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700623 out_be32(&pcmcia->pcmc_per, per);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700624
625 if (events)
626 pcmcia_parse_events(&socket[i].socket, events);
627 }
628 }
629
630 /* clear the interrupt sources */
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700631 out_be32(&pcmcia->pcmc_pscr, pscr);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700632
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200633 pr_debug("m8xx_pcmcia: Interrupt done.\n");
Marcelo Tosattide957c82005-10-28 17:46:13 -0700634
635 return IRQ_HANDLED;
636}
637
638static u32 m8xx_get_graycode(u32 size)
639{
640 u32 k;
641
Vitaly Bordug99121c02007-07-17 04:03:37 -0700642 for (k = 0; k < M8XX_SIZES_NO; k++)
643 if (m8xx_size_to_gray[k] == size)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700644 break;
645
Vitaly Bordug99121c02007-07-17 04:03:37 -0700646 if ((k == M8XX_SIZES_NO) || (m8xx_size_to_gray[k] == -1))
Marcelo Tosattide957c82005-10-28 17:46:13 -0700647 k = -1;
648
649 return k;
650}
651
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700652static u32 m8xx_get_speed(u32 ns, u32 is_io, u32 bus_freq)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700653{
654 u32 reg, clocks, psst, psl, psht;
655
Vitaly Bordug99121c02007-07-17 04:03:37 -0700656 if (!ns) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700657
658 /*
659 * We get called with IO maps setup to 0ns
660 * if not specified by the user.
661 * They should be 255ns.
662 */
663
Vitaly Bordug99121c02007-07-17 04:03:37 -0700664 if (is_io)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700665 ns = 255;
666 else
Vitaly Bordug99121c02007-07-17 04:03:37 -0700667 ns = 100; /* fast memory if 0 */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700668 }
669
670 /*
671 * In PSST, PSL, PSHT fields we tell the controller
672 * timing parameters in CLKOUT clock cycles.
673 * CLKOUT is the same as GCLK2_50.
674 */
675
676/* how we want to adjust the timing - in percent */
677
Vitaly Bordug99121c02007-07-17 04:03:37 -0700678#define ADJ 180 /* 80 % longer accesstime - to be sure */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700679
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700680 clocks = ((bus_freq / 1000) * ns) / 1000;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700681 clocks = (clocks * ADJ) / (100 * 1000);
682 if (clocks >= PCMCIA_BMT_LIMIT) {
683 printk("Max access time limit reached\n");
684 clocks = PCMCIA_BMT_LIMIT - 1;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700685 }
686
Vitaly Bordug99121c02007-07-17 04:03:37 -0700687 psst = clocks / 7; /* setup time */
688 psht = clocks / 7; /* hold time */
689 psl = (clocks * 5) / 7; /* strobe length */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700690
691 psst += clocks - (psst + psht + psl);
692
Vitaly Bordug99121c02007-07-17 04:03:37 -0700693 reg = psst << 12;
694 reg |= psl << 7;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700695 reg |= psht << 16;
696
697 return reg;
698}
699
700static int m8xx_get_status(struct pcmcia_socket *sock, unsigned int *value)
701{
702 int lsock = container_of(sock, struct socket_info, socket)->slot;
703 struct socket_info *s = &socket[lsock];
704 unsigned int pipr, reg;
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700705 pcmconf8xx_t *pcmcia = s->pcmcia;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700706
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700707 pipr = in_be32(&pcmcia->pcmc_pipr);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700708
Vitaly Bordug99121c02007-07-17 04:03:37 -0700709 *value = ((pipr & (M8XX_PCMCIA_CD1(lsock)
710 | M8XX_PCMCIA_CD2(lsock))) == 0) ? SS_DETECT : 0;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700711 *value |= (pipr & M8XX_PCMCIA_WP(lsock)) ? SS_WRPROT : 0;
712
713 if (s->state.flags & SS_IOCARD)
714 *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_STSCHG : 0;
715 else {
716 *value |= (pipr & M8XX_PCMCIA_RDY(lsock)) ? SS_READY : 0;
717 *value |= (pipr & M8XX_PCMCIA_BVD1(lsock)) ? SS_BATDEAD : 0;
718 *value |= (pipr & M8XX_PCMCIA_BVD2(lsock)) ? SS_BATWARN : 0;
719 }
720
721 if (s->state.Vcc | s->state.Vpp)
722 *value |= SS_POWERON;
723
724 /*
725 * Voltage detection:
726 * This driver only supports 16-Bit pc-cards.
727 * Cardbus is not handled here.
728 *
729 * To determine what voltage to use we must read the VS1 and VS2 pin.
730 * Depending on what socket type is present,
731 * different combinations mean different things.
732 *
733 * Card Key Socket Key VS1 VS2 Card Vcc for CIS parse
734 *
735 * 5V 5V, LV* NC NC 5V only 5V (if available)
736 *
737 * 5V 5V, LV* GND NC 5 or 3.3V as low as possible
738 *
739 * 5V 5V, LV* GND GND 5, 3.3, x.xV as low as possible
740 *
741 * LV* 5V - - shall not fit into socket
742 *
743 * LV* LV* GND NC 3.3V only 3.3V
744 *
745 * LV* LV* NC GND x.xV x.xV (if avail.)
746 *
747 * LV* LV* GND GND 3.3 or x.xV as low as possible
748 *
749 * *LV means Low Voltage
750 *
751 *
752 * That gives us the following table:
753 *
754 * Socket VS1 VS2 Voltage
755 *
756 * 5V NC NC 5V
757 * 5V NC GND none (should not be possible)
758 * 5V GND NC >= 3.3V
759 * 5V GND GND >= x.xV
760 *
761 * LV NC NC 5V (if available)
762 * LV NC GND x.xV (if available)
763 * LV GND NC 3.3V
764 * LV GND GND >= x.xV
765 *
766 * So, how do I determine if I have a 5V or a LV
767 * socket on my board? Look at the socket!
768 *
769 *
770 * Socket with 5V key:
771 * ++--------------------------------------------+
772 * || |
773 * || ||
774 * || ||
775 * | |
776 * +---------------------------------------------+
777 *
778 * Socket with LV key:
779 * ++--------------------------------------------+
780 * || |
781 * | ||
782 * | ||
783 * | |
784 * +---------------------------------------------+
785 *
786 *
787 * With other words - LV only cards does not fit
788 * into the 5V socket!
789 */
790
791 /* read out VS1 and VS2 */
792
793 reg = (pipr & M8XX_PCMCIA_VS_MASK(lsock))
Vitaly Bordug99121c02007-07-17 04:03:37 -0700794 >> M8XX_PCMCIA_VS_SHIFT(lsock);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700795
Vitaly Bordug99121c02007-07-17 04:03:37 -0700796 if (socket_get(lsock) == PCMCIA_SOCKET_KEY_LV) {
797 switch (reg) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700798 case 1:
799 *value |= SS_3VCARD;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700800 break; /* GND, NC - 3.3V only */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700801 case 2:
802 *value |= SS_XVCARD;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700803 break; /* NC. GND - x.xV only */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700804 };
805 }
806
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200807 pr_debug("m8xx_pcmcia: GetStatus(%d) = %#2.2x\n", lsock, *value);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700808 return 0;
809}
810
Vitaly Bordug99121c02007-07-17 04:03:37 -0700811static int m8xx_set_socket(struct pcmcia_socket *sock, socket_state_t * state)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700812{
813 int lsock = container_of(sock, struct socket_info, socket)->slot;
814 struct socket_info *s = &socket[lsock];
815 struct event_table *e;
816 unsigned int reg;
817 unsigned long flags;
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700818 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700819
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200820 pr_debug("m8xx_pcmcia: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
Vitaly Bordug99121c02007-07-17 04:03:37 -0700821 "io_irq %d, csc_mask %#2.2x)\n", lsock, state->flags,
822 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700823
824 /* First, set voltage - bail out if invalid */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700825 if (voltage_set(lsock, state->Vcc, state->Vpp))
Marcelo Tosattide957c82005-10-28 17:46:13 -0700826 return -EINVAL;
827
828 /* Take care of reset... */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700829 if (state->flags & SS_RESET)
830 out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXRESET); /* active high */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700831 else
Vitaly Bordug99121c02007-07-17 04:03:37 -0700832 out_be32(M8XX_PGCRX(lsock),
833 in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXRESET);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700834
835 /* ... and output enable. */
836
837 /* The CxOE signal is connected to a 74541 on the ADS.
838 I guess most other boards used the ADS as a reference.
839 I tried to control the CxOE signal with SS_OUTPUT_ENA,
840 but the reset signal seems connected via the 541.
841 If the CxOE is left high are some signals tristated and
Joe Perchesf26fc4e2008-02-03 17:26:02 +0200842 no pullups are present -> the cards act weird.
Marcelo Tosattide957c82005-10-28 17:46:13 -0700843 So right now the buffers are enabled if the power is on. */
844
Vitaly Bordug99121c02007-07-17 04:03:37 -0700845 if (state->Vcc || state->Vpp)
846 out_be32(M8XX_PGCRX(lsock), in_be32(M8XX_PGCRX(lsock)) & ~M8XX_PGCRX_CXOE); /* active low */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700847 else
Vitaly Bordug99121c02007-07-17 04:03:37 -0700848 out_be32(M8XX_PGCRX(lsock),
849 in_be32(M8XX_PGCRX(lsock)) | M8XX_PGCRX_CXOE);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700850
851 /*
852 * We'd better turn off interrupts before
853 * we mess with the events-table..
854 */
855
856 spin_lock_irqsave(&events_lock, flags);
857
858 /*
859 * Play around with the interrupt mask to be able to
860 * give the events the generic pcmcia driver wants us to.
861 */
862
863 e = &s->events[0];
864 reg = 0;
865
Vitaly Bordug99121c02007-07-17 04:03:37 -0700866 if (state->csc_mask & SS_DETECT) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700867 e->eventbit = SS_DETECT;
868 reg |= e->regbit = (M8XX_PCMCIA_CD2(lsock)
869 | M8XX_PCMCIA_CD1(lsock));
870 e++;
871 }
Vitaly Bordug99121c02007-07-17 04:03:37 -0700872 if (state->flags & SS_IOCARD) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700873 /*
874 * I/O card
875 */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700876 if (state->csc_mask & SS_STSCHG) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700877 e->eventbit = SS_STSCHG;
878 reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
879 e++;
880 }
881 /*
882 * If io_irq is non-zero we should enable irq.
883 */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700884 if (state->io_irq) {
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700885 out_be32(M8XX_PGCRX(lsock),
Vitaly Bordug99121c02007-07-17 04:03:37 -0700886 in_be32(M8XX_PGCRX(lsock)) |
887 mk_int_int_mask(s->hwirq) << 24);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700888 /*
889 * Strange thing here:
890 * The manual does not tell us which interrupt
891 * the sources generate.
892 * Anyhow, I found out that RDY_L generates IREQLVL.
893 *
894 * We use level triggerd interrupts, and they don't
895 * have to be cleared in PSCR in the interrupt handler.
896 */
897 reg |= M8XX_PCMCIA_RDY_L(lsock);
Vitaly Bordug99121c02007-07-17 04:03:37 -0700898 } else
899 out_be32(M8XX_PGCRX(lsock),
900 in_be32(M8XX_PGCRX(lsock)) & 0x00ffffff);
901 } else {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700902 /*
903 * Memory card
904 */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700905 if (state->csc_mask & SS_BATDEAD) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700906 e->eventbit = SS_BATDEAD;
907 reg |= e->regbit = M8XX_PCMCIA_BVD1(lsock);
908 e++;
909 }
Vitaly Bordug99121c02007-07-17 04:03:37 -0700910 if (state->csc_mask & SS_BATWARN) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700911 e->eventbit = SS_BATWARN;
912 reg |= e->regbit = M8XX_PCMCIA_BVD2(lsock);
913 e++;
914 }
915 /* What should I trigger on - low/high,raise,fall? */
Vitaly Bordug99121c02007-07-17 04:03:37 -0700916 if (state->csc_mask & SS_READY) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700917 e->eventbit = SS_READY;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700918 reg |= e->regbit = 0; //??
Marcelo Tosattide957c82005-10-28 17:46:13 -0700919 e++;
920 }
921 }
922
Vitaly Bordug99121c02007-07-17 04:03:37 -0700923 e->regbit = 0; /* terminate list */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700924
925 /*
926 * Clear the status changed .
927 * Port A and Port B share the same port.
928 * Writing ones will clear the bits.
929 */
930
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700931 out_be32(&pcmcia->pcmc_pscr, reg);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700932
933 /*
934 * Write the mask.
935 * Port A and Port B share the same port.
936 * Need for read-modify-write.
937 * Ones will enable the interrupt.
938 */
939
Vitaly Bordug99121c02007-07-17 04:03:37 -0700940 reg |=
941 in_be32(&pcmcia->
942 pcmc_per) & (M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700943 out_be32(&pcmcia->pcmc_per, reg);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700944
945 spin_unlock_irqrestore(&events_lock, flags);
946
947 /* copy the struct and modify the copy */
948
949 s->state = *state;
950
951 return 0;
952}
953
954static int m8xx_set_io_map(struct pcmcia_socket *sock, struct pccard_io_map *io)
955{
956 int lsock = container_of(sock, struct socket_info, socket)->slot;
957
958 struct socket_info *s = &socket[lsock];
959 struct pcmcia_win *w;
960 unsigned int reg, winnr;
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700961 pcmconf8xx_t *pcmcia = s->pcmcia;
962
Marcelo Tosattide957c82005-10-28 17:46:13 -0700963#define M8XX_SIZE (io->stop - io->start + 1)
964#define M8XX_BASE (PCMCIA_IO_WIN_BASE + io->start)
965
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200966 pr_debug("m8xx_pcmcia: SetIOMap(%d, %d, %#2.2x, %d ns, "
Wolfram Sang5f784332009-10-19 11:42:13 +0200967 "%#4.4llx-%#4.4llx)\n", lsock, io->map, io->flags,
968 io->speed, (unsigned long long)io->start,
969 (unsigned long long)io->stop);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700970
971 if ((io->map >= PCMCIA_IO_WIN_NO) || (io->start > 0xffff)
972 || (io->stop > 0xffff) || (io->stop < io->start))
973 return -EINVAL;
974
Vitaly Bordug99121c02007-07-17 04:03:37 -0700975 if ((reg = m8xx_get_graycode(M8XX_SIZE)) == -1)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700976 return -EINVAL;
977
Vitaly Bordug99121c02007-07-17 04:03:37 -0700978 if (io->flags & MAP_ACTIVE) {
Marcelo Tosattide957c82005-10-28 17:46:13 -0700979
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +0200980 pr_debug("m8xx_pcmcia: io->flags & MAP_ACTIVE\n");
Marcelo Tosattide957c82005-10-28 17:46:13 -0700981
982 winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
Vitaly Bordug99121c02007-07-17 04:03:37 -0700983 + (lsock * PCMCIA_IO_WIN_NO) + io->map;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700984
985 /* setup registers */
986
Vitaly Bordug99121c02007-07-17 04:03:37 -0700987 w = (void *)&pcmcia->pcmc_pbr0;
Marcelo Tosattide957c82005-10-28 17:46:13 -0700988 w += winnr;
989
Vitaly Bordug99121c02007-07-17 04:03:37 -0700990 out_be32(&w->or, 0); /* turn off window first */
Marcelo Tosattide957c82005-10-28 17:46:13 -0700991 out_be32(&w->br, M8XX_BASE);
992
993 reg <<= 27;
Vitaly Bordug99121c02007-07-17 04:03:37 -0700994 reg |= M8XX_PCMCIA_POR_IO | (lsock << 2);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700995
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700996 reg |= m8xx_get_speed(io->speed, 1, s->bus_freq);
Marcelo Tosattide957c82005-10-28 17:46:13 -0700997
Vitaly Bordug99121c02007-07-17 04:03:37 -0700998 if (io->flags & MAP_WRPROT)
Marcelo Tosattide957c82005-10-28 17:46:13 -0700999 reg |= M8XX_PCMCIA_POR_WRPROT;
1000
Vitaly Bordug99121c02007-07-17 04:03:37 -07001001 /*if(io->flags & (MAP_16BIT | MAP_AUTOSZ)) */
1002 if (io->flags & MAP_16BIT)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001003 reg |= M8XX_PCMCIA_POR_16BIT;
1004
Vitaly Bordug99121c02007-07-17 04:03:37 -07001005 if (io->flags & MAP_ACTIVE)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001006 reg |= M8XX_PCMCIA_POR_VALID;
1007
1008 out_be32(&w->or, reg);
1009
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001010 pr_debug("m8xx_pcmcia: Socket %u: Mapped io window %u at "
1011 "%#8.8x, OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001012 } else {
1013 /* shutdown IO window */
1014 winnr = (PCMCIA_MEM_WIN_NO * PCMCIA_SOCKETS_NO)
Vitaly Bordug99121c02007-07-17 04:03:37 -07001015 + (lsock * PCMCIA_IO_WIN_NO) + io->map;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001016
1017 /* setup registers */
1018
Vitaly Bordug99121c02007-07-17 04:03:37 -07001019 w = (void *)&pcmcia->pcmc_pbr0;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001020 w += winnr;
1021
Vitaly Bordug99121c02007-07-17 04:03:37 -07001022 out_be32(&w->or, 0); /* turn off window */
1023 out_be32(&w->br, 0); /* turn off base address */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001024
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001025 pr_debug("m8xx_pcmcia: Socket %u: Unmapped io window %u at "
1026 "%#8.8x, OR = %#8.8x.\n", lsock, io->map, w->br, w->or);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001027 }
1028
1029 /* copy the struct and modify the copy */
1030 s->io_win[io->map] = *io;
Vitaly Bordug99121c02007-07-17 04:03:37 -07001031 s->io_win[io->map].flags &= (MAP_WRPROT | MAP_16BIT | MAP_ACTIVE);
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001032 pr_debug("m8xx_pcmcia: SetIOMap exit\n");
Marcelo Tosattide957c82005-10-28 17:46:13 -07001033
1034 return 0;
1035}
1036
Vitaly Bordug99121c02007-07-17 04:03:37 -07001037static int m8xx_set_mem_map(struct pcmcia_socket *sock,
1038 struct pccard_mem_map *mem)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001039{
1040 int lsock = container_of(sock, struct socket_info, socket)->slot;
1041 struct socket_info *s = &socket[lsock];
1042 struct pcmcia_win *w;
1043 struct pccard_mem_map *old;
1044 unsigned int reg, winnr;
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001045 pcmconf8xx_t *pcmcia = s->pcmcia;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001046
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001047 pr_debug("m8xx_pcmcia: SetMemMap(%d, %d, %#2.2x, %d ns, "
Wolfram Sang5f784332009-10-19 11:42:13 +02001048 "%#5.5llx, %#5.5x)\n", lsock, mem->map, mem->flags,
1049 mem->speed, (unsigned long long)mem->static_start,
1050 mem->card_start);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001051
1052 if ((mem->map >= PCMCIA_MEM_WIN_NO)
Vitaly Bordug99121c02007-07-17 04:03:37 -07001053// || ((mem->s) >= PCMCIA_MEM_WIN_SIZE)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001054 || (mem->card_start >= 0x04000000)
Vitaly Bordug99121c02007-07-17 04:03:37 -07001055 || (mem->static_start & 0xfff) /* 4KByte resolution */
1056 ||(mem->card_start & 0xfff))
Marcelo Tosattide957c82005-10-28 17:46:13 -07001057 return -EINVAL;
1058
Vitaly Bordug99121c02007-07-17 04:03:37 -07001059 if ((reg = m8xx_get_graycode(PCMCIA_MEM_WIN_SIZE)) == -1) {
1060 printk("Cannot set size to 0x%08x.\n", PCMCIA_MEM_WIN_SIZE);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001061 return -EINVAL;
1062 }
1063 reg <<= 27;
1064
1065 winnr = (lsock * PCMCIA_MEM_WIN_NO) + mem->map;
1066
1067 /* Setup the window in the pcmcia controller */
1068
Vitaly Bordug99121c02007-07-17 04:03:37 -07001069 w = (void *)&pcmcia->pcmc_pbr0;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001070 w += winnr;
1071
1072 reg |= lsock << 2;
1073
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001074 reg |= m8xx_get_speed(mem->speed, 0, s->bus_freq);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001075
Vitaly Bordug99121c02007-07-17 04:03:37 -07001076 if (mem->flags & MAP_ATTRIB)
1077 reg |= M8XX_PCMCIA_POR_ATTRMEM;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001078
Vitaly Bordug99121c02007-07-17 04:03:37 -07001079 if (mem->flags & MAP_WRPROT)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001080 reg |= M8XX_PCMCIA_POR_WRPROT;
1081
Vitaly Bordug99121c02007-07-17 04:03:37 -07001082 if (mem->flags & MAP_16BIT)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001083 reg |= M8XX_PCMCIA_POR_16BIT;
1084
Vitaly Bordug99121c02007-07-17 04:03:37 -07001085 if (mem->flags & MAP_ACTIVE)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001086 reg |= M8XX_PCMCIA_POR_VALID;
1087
1088 out_be32(&w->or, reg);
1089
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001090 pr_debug("m8xx_pcmcia: Socket %u: Mapped memory window %u at %#8.8x, "
Vitaly Bordug99121c02007-07-17 04:03:37 -07001091 "OR = %#8.8x.\n", lsock, mem->map, w->br, w->or);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001092
Vitaly Bordug99121c02007-07-17 04:03:37 -07001093 if (mem->flags & MAP_ACTIVE) {
Marcelo Tosattide957c82005-10-28 17:46:13 -07001094 /* get the new base address */
1095 mem->static_start = PCMCIA_MEM_WIN_BASE +
Vitaly Bordug99121c02007-07-17 04:03:37 -07001096 (PCMCIA_MEM_WIN_SIZE * winnr)
1097 + mem->card_start;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001098 }
1099
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001100 pr_debug("m8xx_pcmcia: SetMemMap(%d, %d, %#2.2x, %d ns, "
Wolfram Sang5f784332009-10-19 11:42:13 +02001101 "%#5.5llx, %#5.5x)\n", lsock, mem->map, mem->flags,
1102 mem->speed, (unsigned long long)mem->static_start,
1103 mem->card_start);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001104
1105 /* copy the struct and modify the copy */
1106
1107 old = &s->mem_win[mem->map];
1108
1109 *old = *mem;
Vitaly Bordug99121c02007-07-17 04:03:37 -07001110 old->flags &= (MAP_ATTRIB | MAP_WRPROT | MAP_16BIT | MAP_ACTIVE);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001111
1112 return 0;
1113}
1114
1115static int m8xx_sock_init(struct pcmcia_socket *sock)
1116{
1117 int i;
1118 pccard_io_map io = { 0, 0, 0, 0, 1 };
1119 pccard_mem_map mem = { 0, 0, 0, 0, 0, 0 };
1120
Dominik Brodowskic9f50dd2009-10-23 12:56:46 +02001121 pr_debug("m8xx_pcmcia: sock_init(%d)\n", s);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001122
1123 m8xx_set_socket(sock, &dead_socket);
1124 for (i = 0; i < PCMCIA_IO_WIN_NO; i++) {
1125 io.map = i;
1126 m8xx_set_io_map(sock, &io);
1127 }
1128 for (i = 0; i < PCMCIA_MEM_WIN_NO; i++) {
1129 mem.map = i;
1130 m8xx_set_mem_map(sock, &mem);
1131 }
1132
1133 return 0;
1134
1135}
1136
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001137static int m8xx_sock_suspend(struct pcmcia_socket *sock)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001138{
1139 return m8xx_set_socket(sock, &dead_socket);
1140}
1141
1142static struct pccard_operations m8xx_services = {
Vitaly Bordug99121c02007-07-17 04:03:37 -07001143 .init = m8xx_sock_init,
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001144 .suspend = m8xx_sock_suspend,
Marcelo Tosattide957c82005-10-28 17:46:13 -07001145 .get_status = m8xx_get_status,
Marcelo Tosattide957c82005-10-28 17:46:13 -07001146 .set_socket = m8xx_set_socket,
1147 .set_io_map = m8xx_set_io_map,
1148 .set_mem_map = m8xx_set_mem_map,
1149};
1150
Grant Likely1c48a5c2011-02-17 02:43:24 -07001151static int __init m8xx_probe(struct platform_device *ofdev)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001152{
1153 struct pcmcia_win *w;
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001154 unsigned int i, m, hwirq;
1155 pcmconf8xx_t *pcmcia;
1156 int status;
Anatolij Gustschin2005ce32010-06-03 01:38:57 +02001157 struct device_node *np = ofdev->dev.of_node;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001158
1159 pcmcia_info("%s\n", version);
1160
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001161 pcmcia = of_iomap(np, 0);
Vitaly Bordug99121c02007-07-17 04:03:37 -07001162 if (pcmcia == NULL)
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001163 return -EINVAL;
1164
1165 pcmcia_schlvl = irq_of_parse_and_map(np, 0);
Vitaly Bordug99121c02007-07-17 04:03:37 -07001166 hwirq = irq_map[pcmcia_schlvl].hwirq;
Julia Lawall5a1c3e1a2008-02-04 22:27:44 -08001167 if (pcmcia_schlvl < 0) {
1168 iounmap(pcmcia);
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001169 return -EINVAL;
Julia Lawall5a1c3e1a2008-02-04 22:27:44 -08001170 }
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001171
1172 m8xx_pgcrx[0] = &pcmcia->pcmc_pgcra;
1173 m8xx_pgcrx[1] = &pcmcia->pcmc_pgcrb;
1174
Marcelo Tosattide957c82005-10-28 17:46:13 -07001175 pcmcia_info(PCMCIA_BOARD_MSG " using " PCMCIA_SLOT_MSG
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001176 " with IRQ %u (%d). \n", pcmcia_schlvl, hwirq);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001177
1178 /* Configure Status change interrupt */
1179
Vitaly Bordug99121c02007-07-17 04:03:37 -07001180 if (request_irq(pcmcia_schlvl, m8xx_interrupt, IRQF_SHARED,
1181 driver_name, socket)) {
Marcelo Tosattide957c82005-10-28 17:46:13 -07001182 pcmcia_error("Cannot allocate IRQ %u for SCHLVL!\n",
1183 pcmcia_schlvl);
Julia Lawall5a1c3e1a2008-02-04 22:27:44 -08001184 iounmap(pcmcia);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001185 return -1;
1186 }
1187
Vitaly Bordug99121c02007-07-17 04:03:37 -07001188 w = (void *)&pcmcia->pcmc_pbr0;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001189
Vitaly Bordug99121c02007-07-17 04:03:37 -07001190 out_be32(&pcmcia->pcmc_pscr, M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001191 clrbits32(&pcmcia->pcmc_per, M8XX_PCMCIA_MASK(0) | M8XX_PCMCIA_MASK(1));
Marcelo Tosattide957c82005-10-28 17:46:13 -07001192
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001193 /* connect interrupt and disable CxOE */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001194
Vitaly Bordug99121c02007-07-17 04:03:37 -07001195 out_be32(M8XX_PGCRX(0),
1196 M8XX_PGCRX_CXOE | (mk_int_int_mask(hwirq) << 16));
1197 out_be32(M8XX_PGCRX(1),
1198 M8XX_PGCRX_CXOE | (mk_int_int_mask(hwirq) << 16));
Marcelo Tosattide957c82005-10-28 17:46:13 -07001199
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001200 /* initialize the fixed memory windows */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001201
Vitaly Bordug99121c02007-07-17 04:03:37 -07001202 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001203 for (m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
Marcelo Tosattide957c82005-10-28 17:46:13 -07001204 out_be32(&w->br, PCMCIA_MEM_WIN_BASE +
Vitaly Bordug99121c02007-07-17 04:03:37 -07001205 (PCMCIA_MEM_WIN_SIZE
1206 * (m + i * PCMCIA_MEM_WIN_NO)));
Marcelo Tosattide957c82005-10-28 17:46:13 -07001207
Vitaly Bordug99121c02007-07-17 04:03:37 -07001208 out_be32(&w->or, 0); /* set to not valid */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001209
1210 w++;
1211 }
1212 }
1213
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001214 /* turn off voltage */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001215 voltage_set(0, 0, 0);
1216 voltage_set(1, 0, 0);
1217
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001218 /* Enable external hardware */
Marcelo Tosattide957c82005-10-28 17:46:13 -07001219 hardware_enable(0);
1220 hardware_enable(1);
1221
Vitaly Bordug99121c02007-07-17 04:03:37 -07001222 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
Marcelo Tosattide957c82005-10-28 17:46:13 -07001223 socket[i].slot = i;
1224 socket[i].socket.owner = THIS_MODULE;
Vitaly Bordug99121c02007-07-17 04:03:37 -07001225 socket[i].socket.features =
1226 SS_CAP_PCCARD | SS_CAP_MEM_ALIGN | SS_CAP_STATIC_MAP;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001227 socket[i].socket.irq_mask = 0x000;
1228 socket[i].socket.map_size = 0x1000;
1229 socket[i].socket.io_offset = 0;
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001230 socket[i].socket.pci_irq = pcmcia_schlvl;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001231 socket[i].socket.ops = &m8xx_services;
Dominik Brodowski4e8804f2010-01-06 11:19:25 +01001232 socket[i].socket.resource_ops = &pccard_iodyn_ops;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001233 socket[i].socket.cb_dev = NULL;
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001234 socket[i].socket.dev.parent = &ofdev->dev;
1235 socket[i].pcmcia = pcmcia;
1236 socket[i].bus_freq = ppc_proc_freq;
1237 socket[i].hwirq = hwirq;
1238
Marcelo Tosattide957c82005-10-28 17:46:13 -07001239 }
1240
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001241 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
1242 status = pcmcia_register_socket(&socket[i].socket);
1243 if (status < 0)
1244 pcmcia_error("Socket register failed\n");
1245 }
Marcelo Tosattide957c82005-10-28 17:46:13 -07001246
1247 return 0;
1248}
1249
Grant Likely2dc11582010-08-06 09:25:50 -06001250static int m8xx_remove(struct platform_device *ofdev)
Marcelo Tosattide957c82005-10-28 17:46:13 -07001251{
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001252 u32 m, i;
1253 struct pcmcia_win *w;
1254 pcmconf8xx_t *pcmcia = socket[0].pcmcia;
Marcelo Tosattide957c82005-10-28 17:46:13 -07001255
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001256 for (i = 0; i < PCMCIA_SOCKETS_NO; i++) {
Vitaly Bordug99121c02007-07-17 04:03:37 -07001257 w = (void *)&pcmcia->pcmc_pbr0;
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001258
1259 out_be32(&pcmcia->pcmc_pscr, M8XX_PCMCIA_MASK(i));
1260 out_be32(&pcmcia->pcmc_per,
Vitaly Bordug99121c02007-07-17 04:03:37 -07001261 in_be32(&pcmcia->pcmc_per) & ~M8XX_PCMCIA_MASK(i));
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001262
1263 /* turn off interrupt and disable CxOE */
1264 out_be32(M8XX_PGCRX(i), M8XX_PGCRX_CXOE);
1265
1266 /* turn off memory windows */
1267 for (m = 0; m < PCMCIA_MEM_WIN_NO; m++) {
Vitaly Bordug99121c02007-07-17 04:03:37 -07001268 out_be32(&w->or, 0); /* set to not valid */
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001269 w++;
1270 }
1271
1272 /* turn off voltage */
1273 voltage_set(i, 0, 0);
1274
1275 /* disable external hardware */
1276 hardware_disable(i);
1277 }
Marcelo Tosattide957c82005-10-28 17:46:13 -07001278 for (i = 0; i < PCMCIA_SOCKETS_NO; i++)
1279 pcmcia_unregister_socket(&socket[i].socket);
Julia Lawall5a1c3e1a2008-02-04 22:27:44 -08001280 iounmap(pcmcia);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001281
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001282 free_irq(pcmcia_schlvl, NULL);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001283
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001284 return 0;
1285}
1286
Márton Németh63c9a8b2010-01-12 08:56:13 +01001287static const struct of_device_id m8xx_pcmcia_match[] = {
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001288 {
Vitaly Bordug99121c02007-07-17 04:03:37 -07001289 .type = "pcmcia",
1290 .compatible = "fsl,pq-pcmcia",
1291 },
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001292 {},
1293};
1294
1295MODULE_DEVICE_TABLE(of, m8xx_pcmcia_match);
1296
Grant Likely1c48a5c2011-02-17 02:43:24 -07001297static struct platform_driver m8xx_pcmcia_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001298 .driver = {
1299 .name = driver_name,
1300 .owner = THIS_MODULE,
Anatolij Gustschin2005ce32010-06-03 01:38:57 +02001301 .of_match_table = m8xx_pcmcia_match,
Grant Likely40182942010-04-13 16:13:02 -07001302 },
Vitaly Bordug99121c02007-07-17 04:03:37 -07001303 .probe = m8xx_probe,
1304 .remove = m8xx_remove,
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001305};
1306
1307static int __init m8xx_init(void)
1308{
Grant Likely1c48a5c2011-02-17 02:43:24 -07001309 return platform_driver_register(&m8xx_pcmcia_driver);
Vitaly Bordug80128ff2007-07-09 11:37:35 -07001310}
1311
1312static void __exit m8xx_exit(void)
1313{
Grant Likely1c48a5c2011-02-17 02:43:24 -07001314 platform_driver_unregister(&m8xx_pcmcia_driver);
Marcelo Tosattide957c82005-10-28 17:46:13 -07001315}
1316
1317module_init(m8xx_init);
1318module_exit(m8xx_exit);