blob: 9c43cd7e5d1db845d6d0c74586530fa5f5427f4d [file] [log] [blame]
Boris BREZILLONf63601f2015-06-18 15:46:20 +02001/*
2 * Support for Marvell's Cryptographic Engine and Security Accelerator (CESA)
3 * that can be found on the following platform: Orion, Kirkwood, Armada. This
4 * driver supports the TDMA engine on platforms on which it is available.
5 *
6 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
7 * Author: Arnaud Ebalard <arno@natisbad.org>
8 *
9 * This work is based on an initial version written by
10 * Sebastian Andrzej Siewior < sebastian at breakpoint dot cc >
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License version 2 as published
14 * by the Free Software Foundation.
15 */
16
17#include <linux/delay.h>
18#include <linux/genalloc.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/kthread.h>
22#include <linux/mbus.h>
23#include <linux/platform_device.h>
24#include <linux/scatterlist.h>
25#include <linux/slab.h>
26#include <linux/module.h>
27#include <linux/clk.h>
28#include <linux/of.h>
29#include <linux/of_platform.h>
30#include <linux/of_irq.h>
31
32#include "cesa.h"
33
34struct mv_cesa_dev *cesa_dev;
35
36static void mv_cesa_dequeue_req_unlocked(struct mv_cesa_engine *engine)
37{
38 struct crypto_async_request *req, *backlog;
39 struct mv_cesa_ctx *ctx;
40
41 spin_lock_bh(&cesa_dev->lock);
42 backlog = crypto_get_backlog(&cesa_dev->queue);
43 req = crypto_dequeue_request(&cesa_dev->queue);
44 engine->req = req;
45 spin_unlock_bh(&cesa_dev->lock);
46
47 if (!req)
48 return;
49
50 if (backlog)
51 backlog->complete(backlog, -EINPROGRESS);
52
53 ctx = crypto_tfm_ctx(req->tfm);
54 ctx->ops->prepare(req, engine);
55 ctx->ops->step(req);
56}
57
58static irqreturn_t mv_cesa_int(int irq, void *priv)
59{
60 struct mv_cesa_engine *engine = priv;
61 struct crypto_async_request *req;
62 struct mv_cesa_ctx *ctx;
63 u32 status, mask;
64 irqreturn_t ret = IRQ_NONE;
65
66 while (true) {
67 int res;
68
69 mask = mv_cesa_get_int_mask(engine);
70 status = readl(engine->regs + CESA_SA_INT_STATUS);
71
72 if (!(status & mask))
73 break;
74
75 /*
76 * TODO: avoid clearing the FPGA_INT_STATUS if this not
77 * relevant on some platforms.
78 */
79 writel(~status, engine->regs + CESA_SA_FPGA_INT_STATUS);
80 writel(~status, engine->regs + CESA_SA_INT_STATUS);
81
82 ret = IRQ_HANDLED;
83 spin_lock_bh(&engine->lock);
84 req = engine->req;
85 spin_unlock_bh(&engine->lock);
86 if (req) {
87 ctx = crypto_tfm_ctx(req->tfm);
88 res = ctx->ops->process(req, status & mask);
89 if (res != -EINPROGRESS) {
90 spin_lock_bh(&engine->lock);
91 engine->req = NULL;
92 mv_cesa_dequeue_req_unlocked(engine);
93 spin_unlock_bh(&engine->lock);
94 ctx->ops->cleanup(req);
95 local_bh_disable();
96 req->complete(req, res);
97 local_bh_enable();
98 } else {
99 ctx->ops->step(req);
100 }
101 }
102 }
103
104 return ret;
105}
106
107int mv_cesa_queue_req(struct crypto_async_request *req)
108{
109 int ret;
110 int i;
111
112 spin_lock_bh(&cesa_dev->lock);
113 ret = crypto_enqueue_request(&cesa_dev->queue, req);
114 spin_unlock_bh(&cesa_dev->lock);
115
116 if (ret != -EINPROGRESS)
117 return ret;
118
119 for (i = 0; i < cesa_dev->caps->nengines; i++) {
120 spin_lock_bh(&cesa_dev->engines[i].lock);
121 if (!cesa_dev->engines[i].req)
122 mv_cesa_dequeue_req_unlocked(&cesa_dev->engines[i]);
123 spin_unlock_bh(&cesa_dev->engines[i].lock);
124 }
125
126 return -EINPROGRESS;
127}
128
129static int mv_cesa_add_algs(struct mv_cesa_dev *cesa)
130{
131 int ret;
132 int i, j;
133
134 for (i = 0; i < cesa->caps->ncipher_algs; i++) {
135 ret = crypto_register_alg(cesa->caps->cipher_algs[i]);
136 if (ret)
137 goto err_unregister_crypto;
138 }
139
140 for (i = 0; i < cesa->caps->nahash_algs; i++) {
141 ret = crypto_register_ahash(cesa->caps->ahash_algs[i]);
142 if (ret)
143 goto err_unregister_ahash;
144 }
145
146 return 0;
147
148err_unregister_ahash:
149 for (j = 0; j < i; j++)
150 crypto_unregister_ahash(cesa->caps->ahash_algs[j]);
151 i = cesa->caps->ncipher_algs;
152
153err_unregister_crypto:
154 for (j = 0; j < i; j++)
155 crypto_unregister_alg(cesa->caps->cipher_algs[j]);
156
157 return ret;
158}
159
160static void mv_cesa_remove_algs(struct mv_cesa_dev *cesa)
161{
162 int i;
163
164 for (i = 0; i < cesa->caps->nahash_algs; i++)
165 crypto_unregister_ahash(cesa->caps->ahash_algs[i]);
166
167 for (i = 0; i < cesa->caps->ncipher_algs; i++)
168 crypto_unregister_alg(cesa->caps->cipher_algs[i]);
169}
170
171static struct crypto_alg *armada_370_cipher_algs[] = {
Boris BREZILLON7b3aaaa2015-06-18 15:46:22 +0200172 &mv_cesa_ecb_des_alg,
173 &mv_cesa_cbc_des_alg,
Arnaud Ebalard4ada4832015-06-18 15:46:23 +0200174 &mv_cesa_ecb_des3_ede_alg,
175 &mv_cesa_cbc_des3_ede_alg,
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200176 &mv_cesa_ecb_aes_alg,
177 &mv_cesa_cbc_aes_alg,
178};
179
180static struct ahash_alg *armada_370_ahash_algs[] = {
Arnaud Ebalard7aeef692015-06-18 15:46:24 +0200181 &mv_md5_alg,
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200182 &mv_sha1_alg,
Arnaud Ebalardf85a7622015-06-18 15:46:25 +0200183 &mv_sha256_alg,
Arnaud Ebalard7aeef692015-06-18 15:46:24 +0200184 &mv_ahmac_md5_alg,
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200185 &mv_ahmac_sha1_alg,
Arnaud Ebalardf85a7622015-06-18 15:46:25 +0200186 &mv_ahmac_sha256_alg,
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200187};
188
189static const struct mv_cesa_caps armada_370_caps = {
190 .nengines = 1,
191 .cipher_algs = armada_370_cipher_algs,
192 .ncipher_algs = ARRAY_SIZE(armada_370_cipher_algs),
193 .ahash_algs = armada_370_ahash_algs,
194 .nahash_algs = ARRAY_SIZE(armada_370_ahash_algs),
Boris BREZILLONdb509a42015-06-18 15:46:21 +0200195 .has_tdma = true,
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200196};
197
198static const struct of_device_id mv_cesa_of_match_table[] = {
199 { .compatible = "marvell,armada-370-crypto", .data = &armada_370_caps },
200 {}
201};
202MODULE_DEVICE_TABLE(of, mv_cesa_of_match_table);
203
Boris BREZILLONdb509a42015-06-18 15:46:21 +0200204static void
205mv_cesa_conf_mbus_windows(struct mv_cesa_engine *engine,
206 const struct mbus_dram_target_info *dram)
207{
208 void __iomem *iobase = engine->regs;
209 int i;
210
211 for (i = 0; i < 4; i++) {
212 writel(0, iobase + CESA_TDMA_WINDOW_CTRL(i));
213 writel(0, iobase + CESA_TDMA_WINDOW_BASE(i));
214 }
215
216 for (i = 0; i < dram->num_cs; i++) {
217 const struct mbus_dram_window *cs = dram->cs + i;
218
219 writel(((cs->size - 1) & 0xffff0000) |
220 (cs->mbus_attr << 8) |
221 (dram->mbus_dram_target_id << 4) | 1,
222 iobase + CESA_TDMA_WINDOW_CTRL(i));
223 writel(cs->base, iobase + CESA_TDMA_WINDOW_BASE(i));
224 }
225}
226
227static int mv_cesa_dev_dma_init(struct mv_cesa_dev *cesa)
228{
229 struct device *dev = cesa->dev;
230 struct mv_cesa_dev_dma *dma;
231
232 if (!cesa->caps->has_tdma)
233 return 0;
234
235 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
236 if (!dma)
237 return -ENOMEM;
238
239 dma->tdma_desc_pool = dmam_pool_create("tdma_desc", dev,
240 sizeof(struct mv_cesa_tdma_desc),
241 16, 0);
242 if (!dma->tdma_desc_pool)
243 return -ENOMEM;
244
245 dma->op_pool = dmam_pool_create("cesa_op", dev,
246 sizeof(struct mv_cesa_op_ctx), 16, 0);
247 if (!dma->op_pool)
248 return -ENOMEM;
249
250 dma->cache_pool = dmam_pool_create("cesa_cache", dev,
251 CESA_MAX_HASH_BLOCK_SIZE, 1, 0);
252 if (!dma->cache_pool)
253 return -ENOMEM;
254
255 dma->padding_pool = dmam_pool_create("cesa_padding", dev, 72, 1, 0);
256 if (!dma->cache_pool)
257 return -ENOMEM;
258
259 cesa->dma = dma;
260
261 return 0;
262}
263
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200264static int mv_cesa_get_sram(struct platform_device *pdev, int idx)
265{
266 struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
267 struct mv_cesa_engine *engine = &cesa->engines[idx];
268 const char *res_name = "sram";
269 struct resource *res;
270
271 engine->pool = of_get_named_gen_pool(cesa->dev->of_node,
272 "marvell,crypto-srams",
273 idx);
274 if (engine->pool) {
275 engine->sram = gen_pool_dma_alloc(engine->pool,
276 cesa->sram_size,
277 &engine->sram_dma);
278 if (engine->sram)
279 return 0;
280
281 engine->pool = NULL;
282 return -ENOMEM;
283 }
284
285 if (cesa->caps->nengines > 1) {
286 if (!idx)
287 res_name = "sram0";
288 else
289 res_name = "sram1";
290 }
291
292 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
293 res_name);
294 if (!res || resource_size(res) < cesa->sram_size)
295 return -EINVAL;
296
297 engine->sram = devm_ioremap_resource(cesa->dev, res);
298 if (IS_ERR(engine->sram))
299 return PTR_ERR(engine->sram);
300
301 engine->sram_dma = phys_to_dma(cesa->dev,
302 (phys_addr_t)res->start);
303
304 return 0;
305}
306
307static void mv_cesa_put_sram(struct platform_device *pdev, int idx)
308{
309 struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
310 struct mv_cesa_engine *engine = &cesa->engines[idx];
311
312 if (!engine->pool)
313 return;
314
315 gen_pool_free(engine->pool, (unsigned long)engine->sram,
316 cesa->sram_size);
317}
318
319static int mv_cesa_probe(struct platform_device *pdev)
320{
321 const struct mv_cesa_caps *caps = NULL;
322 const struct mbus_dram_target_info *dram;
323 const struct of_device_id *match;
324 struct device *dev = &pdev->dev;
325 struct mv_cesa_dev *cesa;
326 struct mv_cesa_engine *engines;
327 struct resource *res;
328 int irq, ret, i;
329 u32 sram_size;
330
331 if (cesa_dev) {
332 dev_err(&pdev->dev, "Only one CESA device authorized\n");
333 return -EEXIST;
334 }
335
336 if (!dev->of_node)
337 return -ENOTSUPP;
338
339 match = of_match_node(mv_cesa_of_match_table, dev->of_node);
340 if (!match || !match->data)
341 return -ENOTSUPP;
342
343 caps = match->data;
344
345 cesa = devm_kzalloc(dev, sizeof(*cesa), GFP_KERNEL);
346 if (!cesa)
347 return -ENOMEM;
348
349 cesa->caps = caps;
350 cesa->dev = dev;
351
352 sram_size = CESA_SA_DEFAULT_SRAM_SIZE;
353 of_property_read_u32(cesa->dev->of_node, "marvell,crypto-sram-size",
354 &sram_size);
355 if (sram_size < CESA_SA_MIN_SRAM_SIZE)
356 sram_size = CESA_SA_MIN_SRAM_SIZE;
357
358 cesa->sram_size = sram_size;
359 cesa->engines = devm_kzalloc(dev, caps->nengines * sizeof(*engines),
360 GFP_KERNEL);
361 if (!cesa->engines)
362 return -ENOMEM;
363
364 spin_lock_init(&cesa->lock);
365 crypto_init_queue(&cesa->queue, 50);
366 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
367 cesa->regs = devm_ioremap_resource(dev, res);
368 if (IS_ERR(cesa->regs))
369 return -ENOMEM;
370
Boris BREZILLONdb509a42015-06-18 15:46:21 +0200371 ret = mv_cesa_dev_dma_init(cesa);
372 if (ret)
373 return ret;
374
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200375 dram = mv_mbus_dram_info_nooverlap();
376
377 platform_set_drvdata(pdev, cesa);
378
379 for (i = 0; i < caps->nengines; i++) {
380 struct mv_cesa_engine *engine = &cesa->engines[i];
381 char res_name[7];
382
383 engine->id = i;
384 spin_lock_init(&engine->lock);
385
386 ret = mv_cesa_get_sram(pdev, i);
387 if (ret)
388 goto err_cleanup;
389
390 irq = platform_get_irq(pdev, i);
391 if (irq < 0) {
392 ret = irq;
393 goto err_cleanup;
394 }
395
396 /*
397 * Not all platforms can gate the CESA clocks: do not complain
398 * if the clock does not exist.
399 */
400 snprintf(res_name, sizeof(res_name), "cesa%d", i);
401 engine->clk = devm_clk_get(dev, res_name);
402 if (IS_ERR(engine->clk)) {
403 engine->clk = devm_clk_get(dev, NULL);
404 if (IS_ERR(engine->clk))
405 engine->clk = NULL;
406 }
407
408 snprintf(res_name, sizeof(res_name), "cesaz%d", i);
409 engine->zclk = devm_clk_get(dev, res_name);
410 if (IS_ERR(engine->zclk))
411 engine->zclk = NULL;
412
413 ret = clk_prepare_enable(engine->clk);
414 if (ret)
415 goto err_cleanup;
416
417 ret = clk_prepare_enable(engine->zclk);
418 if (ret)
419 goto err_cleanup;
420
421 engine->regs = cesa->regs + CESA_ENGINE_OFF(i);
422
Boris BREZILLONdb509a42015-06-18 15:46:21 +0200423 if (dram && cesa->caps->has_tdma)
424 mv_cesa_conf_mbus_windows(&cesa->engines[i], dram);
425
Boris BREZILLONf63601f2015-06-18 15:46:20 +0200426 writel(0, cesa->engines[i].regs + CESA_SA_INT_STATUS);
427 writel(CESA_SA_CFG_STOP_DIG_ERR,
428 cesa->engines[i].regs + CESA_SA_CFG);
429 writel(engine->sram_dma & CESA_SA_SRAM_MSK,
430 cesa->engines[i].regs + CESA_SA_DESC_P0);
431
432 ret = devm_request_threaded_irq(dev, irq, NULL, mv_cesa_int,
433 IRQF_ONESHOT,
434 dev_name(&pdev->dev),
435 &cesa->engines[i]);
436 if (ret)
437 goto err_cleanup;
438 }
439
440 cesa_dev = cesa;
441
442 ret = mv_cesa_add_algs(cesa);
443 if (ret) {
444 cesa_dev = NULL;
445 goto err_cleanup;
446 }
447
448 dev_info(dev, "CESA device successfully registered\n");
449
450 return 0;
451
452err_cleanup:
453 for (i = 0; i < caps->nengines; i++) {
454 clk_disable_unprepare(cesa->engines[i].zclk);
455 clk_disable_unprepare(cesa->engines[i].clk);
456 mv_cesa_put_sram(pdev, i);
457 }
458
459 return ret;
460}
461
462static int mv_cesa_remove(struct platform_device *pdev)
463{
464 struct mv_cesa_dev *cesa = platform_get_drvdata(pdev);
465 int i;
466
467 mv_cesa_remove_algs(cesa);
468
469 for (i = 0; i < cesa->caps->nengines; i++) {
470 clk_disable_unprepare(cesa->engines[i].zclk);
471 clk_disable_unprepare(cesa->engines[i].clk);
472 mv_cesa_put_sram(pdev, i);
473 }
474
475 return 0;
476}
477
478static struct platform_driver marvell_cesa = {
479 .probe = mv_cesa_probe,
480 .remove = mv_cesa_remove,
481 .driver = {
482 .owner = THIS_MODULE,
483 .name = "marvell-cesa",
484 .of_match_table = mv_cesa_of_match_table,
485 },
486};
487module_platform_driver(marvell_cesa);
488
489MODULE_ALIAS("platform:mv_crypto");
490MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
491MODULE_AUTHOR("Arnaud Ebalard <arno@natisbad.org>");
492MODULE_DESCRIPTION("Support for Marvell's cryptographic engine");
493MODULE_LICENSE("GPL v2");