blob: 6b2b1913527d84d8ee0b0e843fba12b68004ec83 [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Vasu Dev36fac582013-11-28 06:39:31 +000027#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000031
Shannon Nelson3126dcb2013-12-21 05:44:47 +000032#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -040041#define I40E_ITR_RX_DEF I40E_ITR_20K
42#define I40E_ITR_TX_DEF I40E_ITR_20K
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46#define I40E_DEFAULT_IRQ_WORK 256
47#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040050/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
51 * the value of the rate limit is non-zero
52 */
53#define INTRL_ENA BIT(6)
54#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
55#define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
56#define I40E_INTRL_8K 125 /* 8000 ints/sec */
57#define I40E_INTRL_62K 16 /* 62500 ints/sec */
58#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000059
60#define I40E_QUEUE_END_OF_LIST 0x7FF
61
Jesse Brandeburg03195772013-11-20 10:03:09 +000062/* this enum matches hardware bits and is meant to be used by DYN_CTLN
63 * registers and QINT registers or more generally anywhere in the manual
64 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
65 * register but instead is a special value meaning "don't update" ITR0/1/2.
66 */
67enum i40e_dyn_idx_t {
68 I40E_IDX_ITR0 = 0,
69 I40E_IDX_ITR1 = 1,
70 I40E_IDX_ITR2 = 2,
71 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
72};
73
74/* these are indexes into ITRN registers */
75#define I40E_RX_ITR I40E_IDX_ITR0
76#define I40E_TX_ITR I40E_IDX_ITR1
77#define I40E_PE_ITR I40E_IDX_ITR2
78
Mitch Williams12dc4fe2013-11-28 06:39:32 +000079/* Supported RSS offloads */
80#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040081 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
82 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
83 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
84 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
85 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
86 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
87 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
88 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
89 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
90 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
91 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Mitch Williams12dc4fe2013-11-28 06:39:32 +000092
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -040093#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburg9c70d7c2015-08-13 18:54:31 -070094 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -0400100
101#define i40e_pf_get_default_rss_hena(pf) \
102 (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
103 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
104
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000105/* Supported Rx Buffer Sizes */
106#define I40E_RXBUFFER_512 512 /* Used for packet split */
107#define I40E_RXBUFFER_2048 2048
108#define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
109#define I40E_RXBUFFER_4096 4096
110#define I40E_RXBUFFER_8192 8192
111#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
112
113/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
114 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
115 * this adds up to 512 bytes of extra data meaning the smallest allocation
116 * we could have is 1K.
117 * i.e. RXBUFFER_512 --> size-1024 slab
118 */
119#define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
120
121/* How many Rx Buffers do we bundle into one write to the hardware ? */
122#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000123#define I40E_RX_INCREMENT(r, i) \
124 do { \
125 (i)++; \
126 if ((i) == (r)->count) \
127 i = 0; \
128 r->next_to_clean = i; \
129 } while (0)
130
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000131#define I40E_RX_NEXT_DESC(r, i, n) \
132 do { \
133 (i)++; \
134 if ((i) == (r)->count) \
135 i = 0; \
136 (n) = I40E_RX_DESC((r), (i)); \
137 } while (0)
138
139#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
140 do { \
141 I40E_RX_NEXT_DESC((r), (i), (n)); \
142 prefetch((n)); \
143 } while (0)
144
145#define i40e_rx_desc i40e_32byte_rx_desc
146
Anjali Singhai71da6192015-02-21 06:42:35 +0000147#define I40E_MAX_BUFFER_TXD 8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000148#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800149
150/* The size limit for a transmit buffer in a descriptor is (16K - 1).
151 * In order to align with the read requests we will align the value to
152 * the nearest 4K which represents our maximum read request size.
153 */
154#define I40E_MAX_READ_REQ_SIZE 4096
155#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
156#define I40E_MAX_DATA_PER_TXD_ALIGNED \
157 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
158
159/* This ugly bit of math is equivalent to DIV_ROUNDUP(size, X) where X is
160 * the value I40E_MAX_DATA_PER_TXD_ALIGNED. It is needed due to the fact
161 * that 12K is not a power of 2 and division is expensive. It is used to
162 * approximate the number of descriptors used per linear buffer. Note
163 * that this will overestimate in some cases as it doesn't account for the
164 * fact that we will add up to 4K - 1 in aligning the 12K buffer, however
165 * the error should not impact things much as large buffers usually mean
166 * we will use fewer descriptors then there are frags in an skb.
167 */
168static inline unsigned int i40e_txd_use_count(unsigned int size)
169{
170 const unsigned int max = I40E_MAX_DATA_PER_TXD_ALIGNED;
171 const unsigned int reciprocal = ((1ull << 32) - 1 + (max / 2)) / max;
172 unsigned int adjust = ~(u32)0;
173
174 /* if we rounded up on the reciprocal pull down the adjustment */
175 if ((max * reciprocal) > adjust)
176 adjust = ~(u32)(reciprocal - 1);
177
178 return (u32)((((u64)size * reciprocal) + adjust) >> 32);
179}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000180
181/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000182#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000183#define I40E_MIN_DESC_PENDING 4
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000184
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400185#define I40E_TX_FLAGS_HW_VLAN BIT(1)
186#define I40E_TX_FLAGS_SW_VLAN BIT(2)
187#define I40E_TX_FLAGS_TSO BIT(3)
188#define I40E_TX_FLAGS_IPV4 BIT(4)
189#define I40E_TX_FLAGS_IPV6 BIT(5)
190#define I40E_TX_FLAGS_FCCRC BIT(6)
191#define I40E_TX_FLAGS_FSO BIT(7)
192#define I40E_TX_FLAGS_TSYN BIT(8)
193#define I40E_TX_FLAGS_FD_SB BIT(9)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800194#define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000195#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
196#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
197#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
198#define I40E_TX_FLAGS_VLAN_SHIFT 16
199
200struct i40e_tx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000201 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000202 union {
203 struct sk_buff *skb;
204 void *raw_buf;
205 };
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000206 unsigned int bytecount;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000207 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400208
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000209 DEFINE_DMA_UNMAP_ADDR(dma);
210 DEFINE_DMA_UNMAP_LEN(len);
211 u32 tx_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000212};
213
214struct i40e_rx_buffer {
215 struct sk_buff *skb;
Mitch Williamsa132af22015-01-24 09:58:35 +0000216 void *hdr_buf;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000217 dma_addr_t dma;
218 struct page *page;
219 dma_addr_t page_dma;
220 unsigned int page_offset;
221};
222
Alexander Duycka114d0a2013-09-28 06:00:43 +0000223struct i40e_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000224 u64 packets;
225 u64 bytes;
Alexander Duycka114d0a2013-09-28 06:00:43 +0000226};
227
228struct i40e_tx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000229 u64 restart_queue;
230 u64 tx_busy;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000231 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400232 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400233 u64 tx_force_wb;
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800234 u64 tx_lost_interrupt;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000235};
236
237struct i40e_rx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000238 u64 non_eop_descs;
Mitch Williams420136c2013-12-18 13:45:59 +0000239 u64 alloc_page_failed;
240 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800241 u64 page_reuse_count;
242 u64 realloc_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000243};
244
245enum i40e_ring_state_t {
246 __I40E_TX_FDIR_INIT_DONE,
247 __I40E_TX_XPS_INIT_DONE,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000248 __I40E_RX_PS_ENABLED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000249 __I40E_RX_16BYTE_DESC_ENABLED,
250};
251
252#define ring_is_ps_enabled(ring) \
253 test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
254#define set_ring_ps_enabled(ring) \
255 set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
256#define clear_ring_ps_enabled(ring) \
257 clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000258#define ring_is_16byte_desc_enabled(ring) \
259 test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
260#define set_ring_16byte_desc_enabled(ring) \
261 set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
262#define clear_ring_16byte_desc_enabled(ring) \
263 clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
264
265/* struct that defines a descriptor ring, associated with a VSI */
266struct i40e_ring {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000267 struct i40e_ring *next; /* pointer to next ring in q_vector */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000268 void *desc; /* Descriptor ring memory */
269 struct device *dev; /* Used for DMA mapping */
270 struct net_device *netdev; /* netdev ring maps to */
271 union {
272 struct i40e_tx_buffer *tx_bi;
273 struct i40e_rx_buffer *rx_bi;
274 };
275 unsigned long state;
276 u16 queue_index; /* Queue number of ring */
277 u8 dcb_tc; /* Traffic class of ring */
278 u8 __iomem *tail;
279
Kan Lianga75e8002016-02-19 09:24:04 -0500280 /* high bit set means dynamic, use accessor routines to read/write.
281 * hardware only supports 2us resolution for the ITR registers.
282 * these values always store the USER setting, and must be converted
283 * before programming to a register.
284 */
285 u16 rx_itr_setting;
286 u16 tx_itr_setting;
287
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000288 u16 count; /* Number of descriptors */
289 u16 reg_idx; /* HW register index of the ring */
290 u16 rx_hdr_len;
291 u16 rx_buf_len;
292 u8 dtype;
293#define I40E_RX_DTYPE_NO_SPLIT 0
Mitch Williamsa132af22015-01-24 09:58:35 +0000294#define I40E_RX_DTYPE_HEADER_SPLIT 1
295#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000296#define I40E_RX_SPLIT_L2 0x1
297#define I40E_RX_SPLIT_IP 0x2
298#define I40E_RX_SPLIT_TCP_UDP 0x4
299#define I40E_RX_SPLIT_SCTP 0x8
300
301 /* used in interrupt processing */
302 u16 next_to_use;
303 u16 next_to_clean;
304
305 u8 atr_sample_rate;
306 u8 atr_count;
307
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000308 unsigned long last_rx_timestamp;
309
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000310 bool ring_active; /* is ring online or not */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000311 bool arm_wb; /* do something to arm write back */
Anjali Singhai58044742015-09-25 18:26:13 -0700312 u8 packet_stride;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000313
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400314 u16 flags;
315#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
Anjali Singhai58044742015-09-25 18:26:13 -0700316#define I40E_TXR_FLAGS_LAST_XMIT_MORE_SET BIT(2)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400317
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000318 /* stats structs */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000319 struct i40e_queue_stats stats;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000320 struct u64_stats_sync syncp;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000321 union {
322 struct i40e_tx_queue_stats tx_stats;
323 struct i40e_rx_queue_stats rx_stats;
324 };
325
326 unsigned int size; /* length of descriptor ring in bytes */
327 dma_addr_t dma; /* physical address of ring */
328
329 struct i40e_vsi *vsi; /* Backreference to associated VSI */
330 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
Alexander Duyck9f65e15b2013-09-28 06:00:58 +0000331
332 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000333} ____cacheline_internodealigned_in_smp;
334
335enum i40e_latency_range {
336 I40E_LOWEST_LATENCY = 0,
337 I40E_LOW_LATENCY = 1,
338 I40E_BULK_LATENCY = 2,
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400339 I40E_ULTRA_LATENCY = 3,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000340};
341
342struct i40e_ring_container {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000343 /* array of pointers to rings */
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000344 struct i40e_ring *ring;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000345 unsigned int total_bytes; /* total bytes processed this int */
346 unsigned int total_packets; /* total packets processed this int */
347 u16 count;
348 enum i40e_latency_range latency_range;
349 u16 itr;
350};
351
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000352/* iterator for handling rings in ring container */
353#define i40e_for_each_ring(pos, head) \
354 for (pos = (head).ring; pos != NULL; pos = pos->next)
355
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800356bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rxr, u16 cleaned_count);
357bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rxr, u16 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +0000358void i40e_alloc_rx_headers(struct i40e_ring *rxr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000359netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
360void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
361void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
362int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
363int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
364void i40e_free_tx_resources(struct i40e_ring *tx_ring);
365void i40e_free_rx_resources(struct i40e_ring *rx_ring);
366int i40e_napi_poll(struct napi_struct *napi, int budget);
Vasu Dev38e00432014-08-01 13:27:03 -0700367#ifdef I40E_FCOE
368void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
369 struct i40e_tx_buffer *first, u32 tx_flags,
370 const u8 hdr_len, u32 td_cmd, u32 td_offset);
Vasu Dev38e00432014-08-01 13:27:03 -0700371int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
372 struct i40e_ring *tx_ring, u32 *flags);
373#endif
Kiran Patilb03a8c12015-09-24 18:13:15 -0400374void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800375u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800376int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800377bool __i40e_chk_linearize(struct sk_buff *skb);
Kiran Patil1e6d6f82015-09-24 15:43:02 -0400378
379/**
380 * i40e_get_head - Retrieve head from head writeback
381 * @tx_ring: tx ring to fetch head of
382 *
383 * Returns value of Tx ring head based on value stored
384 * in head write-back location
385 **/
386static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
387{
388 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
389
390 return le32_to_cpu(*(volatile __le32 *)head);
391}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800392
393/**
394 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
395 * @skb: send buffer
396 * @tx_ring: ring to send buffer on
397 *
398 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
399 * there is not enough descriptors available in this ring since we need at least
400 * one descriptor.
401 **/
402static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
403{
404 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
405 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
406 int count = 0, size = skb_headlen(skb);
407
408 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800409 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800410
411 if (!nr_frags--)
412 break;
413
414 size = skb_frag_size(frag++);
415 }
416
417 return count;
418}
419
420/**
421 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
422 * @tx_ring: the ring to be checked
423 * @size: the size buffer we want to assure is available
424 *
425 * Returns 0 if stop is not needed
426 **/
427static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
428{
429 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
430 return 0;
431 return __i40e_maybe_stop_tx(tx_ring, size);
432}
Alexander Duyck2d374902016-02-17 11:02:50 -0800433
434/**
435 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
436 * @skb: send buffer
437 * @count: number of buffers used
438 *
439 * Note: Our HW can't scatter-gather more than 8 fragments to build
440 * a packet on the wire and so we need to figure out the cases where we
441 * need to linearize the skb.
442 **/
443static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
444{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700445 /* Both TSO and single send will work if count is less than 8 */
446 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800447 return false;
448
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700449 if (skb_is_gso(skb))
450 return __i40e_chk_linearize(skb);
451
452 /* we can support up to 8 data buffers for a single send */
453 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800454}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700455
456/**
457 * i40e_rx_is_fcoe - returns true if the Rx packet type is FCoE
458 * @ptype: the packet type field from Rx descriptor write-back
459 **/
460static inline bool i40e_rx_is_fcoe(u16 ptype)
461{
462 return (ptype >= I40E_RX_PTYPE_L2_FCOE_PAY3) &&
463 (ptype <= I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER);
464}
Vasu Dev36fac582013-11-28 06:39:31 +0000465#endif /* _I40E_TXRX_H_ */