blob: 1dbdf3230daed2b4c829e3ed5b9800a007691fea [file] [log] [blame]
Alex Deuchera9e61412013-06-25 17:56:16 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "radeon.h"
Michele Curti01467a92014-10-14 18:25:09 +020026#include "radeon_asic.h"
Alex Deuchera9e61412013-06-25 17:56:16 -040027#include "sid.h"
28#include "r600_dpm.h"
29#include "si_dpm.h"
30#include "atom.h"
31#include <linux/math64.h>
Mike Lothianbf0936e2013-07-02 17:38:11 -040032#include <linux/seq_file.h>
Alex Deuchera9e61412013-06-25 17:56:16 -040033
34#define MC_CG_ARB_FREQ_F0 0x0a
35#define MC_CG_ARB_FREQ_F1 0x0b
36#define MC_CG_ARB_FREQ_F2 0x0c
37#define MC_CG_ARB_FREQ_F3 0x0d
38
39#define SMC_RAM_END 0x20000
40
Alex Deuchera9e61412013-06-25 17:56:16 -040041#define SCLK_MIN_DEEPSLEEP_FREQ 1350
42
43static const struct si_cac_config_reg cac_weights_tahiti[] =
44{
45 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
46 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
47 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
48 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
49 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
50 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
51 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
52 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
53 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
54 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
55 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
56 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
57 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
58 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
59 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
60 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
61 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
62 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
63 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
64 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
65 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
66 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
67 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
68 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
69 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
70 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
71 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
72 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
73 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
74 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
75 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
76 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
77 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
78 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
79 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
80 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
81 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
82 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
83 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
84 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
85 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
86 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
87 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
88 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
89 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
90 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
91 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
92 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
93 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
94 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
95 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
96 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
97 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
98 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
99 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
100 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
101 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
102 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
103 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
104 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
105 { 0xFFFFFFFF }
106};
107
108static const struct si_cac_config_reg lcac_tahiti[] =
109{
110 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
111 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
112 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
113 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
114 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
115 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
116 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
117 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
118 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
119 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
120 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
121 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
122 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
123 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
124 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
125 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
126 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
127 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
128 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
129 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
130 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
131 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
132 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
133 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
134 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
135 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
136 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
137 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
138 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
139 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
140 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
141 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
142 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
143 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
144 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
145 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
146 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
147 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
148 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
149 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
150 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
151 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
152 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
153 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
154 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
155 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
156 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
157 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
158 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
159 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
160 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
161 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
162 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
163 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
164 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
165 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
166 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
167 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
168 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
169 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
170 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
171 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
172 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
173 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
174 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
175 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
176 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
177 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
178 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
179 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
180 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
181 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
182 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
183 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
184 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
185 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
186 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
187 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
188 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
189 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
190 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
191 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
192 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
193 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
194 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
195 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
196 { 0xFFFFFFFF }
197
198};
199
200static const struct si_cac_config_reg cac_override_tahiti[] =
201{
202 { 0xFFFFFFFF }
203};
204
205static const struct si_powertune_data powertune_data_tahiti =
206{
207 ((1 << 16) | 27027),
208 6,
209 0,
210 4,
211 95,
212 {
213 0UL,
214 0UL,
215 4521550UL,
216 309631529UL,
217 -1270850L,
218 4513710L,
219 40
220 },
221 595000000UL,
222 12,
223 {
224 0,
225 0,
226 0,
227 0,
228 0,
229 0,
230 0,
231 0
232 },
233 true
234};
235
236static const struct si_dte_data dte_data_tahiti =
237{
238 { 1159409, 0, 0, 0, 0 },
239 { 777, 0, 0, 0, 0 },
240 2,
241 54000,
242 127000,
243 25,
244 2,
245 10,
246 13,
247 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
248 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
249 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
250 85,
251 false
252};
253
254static const struct si_dte_data dte_data_tahiti_le =
255{
256 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
257 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
258 0x5,
259 0xAFC8,
260 0x64,
261 0x32,
262 1,
263 0,
264 0x10,
265 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
266 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
267 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
268 85,
269 true
270};
271
272static const struct si_dte_data dte_data_tahiti_pro =
273{
274 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
275 { 0x0, 0x0, 0x0, 0x0, 0x0 },
276 5,
277 45000,
278 100,
279 0xA,
280 1,
281 0,
282 0x10,
283 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
284 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
285 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
286 90,
287 true
288};
289
290static const struct si_dte_data dte_data_new_zealand =
291{
292 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
293 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
294 0x5,
295 0xAFC8,
296 0x69,
297 0x32,
298 1,
299 0,
300 0x10,
301 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
302 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
303 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
304 85,
305 true
306};
307
308static const struct si_dte_data dte_data_aruba_pro =
309{
310 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
311 { 0x0, 0x0, 0x0, 0x0, 0x0 },
312 5,
313 45000,
314 100,
315 0xA,
316 1,
317 0,
318 0x10,
319 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
320 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
321 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
322 90,
323 true
324};
325
326static const struct si_dte_data dte_data_malta =
327{
328 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
329 { 0x0, 0x0, 0x0, 0x0, 0x0 },
330 5,
331 45000,
332 100,
333 0xA,
334 1,
335 0,
336 0x10,
337 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
338 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
339 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
340 90,
341 true
342};
343
344struct si_cac_config_reg cac_weights_pitcairn[] =
345{
346 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
347 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
348 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
349 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
350 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
351 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
352 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
353 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
354 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
355 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
356 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
357 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
358 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
359 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
360 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
361 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
362 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
363 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
364 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
365 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
366 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
367 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
368 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
369 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
370 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
371 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
372 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
373 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
374 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
375 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
376 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
377 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
378 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
379 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
380 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
381 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
382 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
383 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
384 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
385 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
386 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
387 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
388 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
389 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
390 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
391 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
392 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
393 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
394 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
395 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
396 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
397 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
398 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
399 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
400 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
401 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
402 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
403 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
404 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
405 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
406 { 0xFFFFFFFF }
407};
408
409static const struct si_cac_config_reg lcac_pitcairn[] =
410{
411 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
412 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
413 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
414 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
415 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
416 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
417 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
418 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
419 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
420 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
421 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
422 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
423 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
424 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
425 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
426 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
427 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
428 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
429 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
430 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
431 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
432 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
433 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
434 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
435 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
436 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
437 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
438 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
439 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
440 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
441 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
442 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
443 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
444 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
445 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
446 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
447 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
448 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
449 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
450 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
451 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
452 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
453 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
454 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
455 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
456 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
457 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
458 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
459 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
460 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
461 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
462 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
463 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
464 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
465 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
466 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
467 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
468 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
469 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
470 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
471 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
472 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
473 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
474 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
475 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
476 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
477 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
478 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
479 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
480 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
481 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
482 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
483 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
484 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
485 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
486 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
487 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
488 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
489 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
490 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
491 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
492 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
493 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
494 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
495 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
496 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg cac_override_pitcairn[] =
501{
502 { 0xFFFFFFFF }
503};
504
505static const struct si_powertune_data powertune_data_pitcairn =
506{
507 ((1 << 16) | 27027),
508 5,
509 0,
510 6,
511 100,
512 {
513 51600000UL,
514 1800000UL,
515 7194395UL,
516 309631529UL,
517 -1270850L,
518 4513710L,
519 100
520 },
521 117830498UL,
522 12,
523 {
524 0,
525 0,
526 0,
527 0,
528 0,
529 0,
530 0,
531 0
532 },
533 true
534};
535
536static const struct si_dte_data dte_data_pitcairn =
537{
538 { 0, 0, 0, 0, 0 },
539 { 0, 0, 0, 0, 0 },
540 0,
541 0,
542 0,
543 0,
544 0,
545 0,
546 0,
547 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
548 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
549 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
550 0,
551 false
552};
553
554static const struct si_dte_data dte_data_curacao_xt =
555{
556 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
557 { 0x0, 0x0, 0x0, 0x0, 0x0 },
558 5,
559 45000,
560 100,
561 0xA,
562 1,
563 0,
564 0x10,
565 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
566 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
567 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
568 90,
569 true
570};
571
572static const struct si_dte_data dte_data_curacao_pro =
573{
574 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
575 { 0x0, 0x0, 0x0, 0x0, 0x0 },
576 5,
577 45000,
578 100,
579 0xA,
580 1,
581 0,
582 0x10,
583 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
584 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
585 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
586 90,
587 true
588};
589
590static const struct si_dte_data dte_data_neptune_xt =
591{
592 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
593 { 0x0, 0x0, 0x0, 0x0, 0x0 },
594 5,
595 45000,
596 100,
597 0xA,
598 1,
599 0,
600 0x10,
601 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
602 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
603 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
604 90,
605 true
606};
607
608static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
609{
610 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
611 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
612 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
613 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
614 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
615 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
616 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
617 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
618 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
619 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
620 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
621 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
622 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
623 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
624 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
625 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
626 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
627 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
628 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
629 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
630 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
631 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
632 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
633 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
634 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
635 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
636 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
637 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
638 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
639 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
640 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
641 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
642 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
643 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
644 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
645 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
646 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
647 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
648 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
649 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
650 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
651 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
652 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
653 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
654 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
655 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
656 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
657 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
658 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
659 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
660 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
661 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
662 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
663 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
664 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
665 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
666 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
667 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
668 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
669 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
670 { 0xFFFFFFFF }
671};
672
673static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
674{
675 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
676 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
677 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
678 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
679 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
680 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
681 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
682 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
683 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
684 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
685 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
686 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
687 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
688 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
689 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
690 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
691 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
692 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
693 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
694 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
695 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
696 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
697 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
698 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
699 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
700 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
701 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
702 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
703 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
704 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
705 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
706 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
707 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
708 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
709 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
710 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
711 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
712 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
713 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
714 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
716 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
717 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
718 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
719 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
720 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
721 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
722 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
723 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
724 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
725 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
726 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
727 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
728 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
729 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
730 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
731 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
732 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
733 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
734 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
735 { 0xFFFFFFFF }
736};
737
738static const struct si_cac_config_reg cac_weights_heathrow[] =
739{
740 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
741 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
742 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
743 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
744 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
746 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
747 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
748 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
749 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
750 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
751 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
752 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
753 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
754 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
755 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
756 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
757 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
758 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
759 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
760 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
761 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
762 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
763 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
764 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
765 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
766 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
767 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
768 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
769 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
770 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
771 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
772 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
773 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
774 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
775 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
776 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
777 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
778 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
779 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
781 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
782 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
783 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
784 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
785 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
786 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
787 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
788 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
789 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
790 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
791 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
792 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
793 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
794 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
795 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
796 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
797 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
798 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
799 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
800 { 0xFFFFFFFF }
801};
802
803static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
804{
805 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
806 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
807 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
808 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
809 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
811 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
812 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
813 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
814 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
815 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
816 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
817 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
818 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
819 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
820 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
821 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
822 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
823 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
824 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
825 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
826 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
827 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
828 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
829 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
830 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
831 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
832 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
833 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
834 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
835 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
836 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
837 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
838 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
839 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
840 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
841 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
842 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
843 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
844 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
846 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
847 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
848 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
849 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
850 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
851 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
852 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
853 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
854 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
855 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
856 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
857 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
858 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
859 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
860 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
861 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
862 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
863 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
864 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
865 { 0xFFFFFFFF }
866};
867
868static const struct si_cac_config_reg cac_weights_cape_verde[] =
869{
870 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
871 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
872 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
873 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
874 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
876 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
877 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
878 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
879 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
880 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
881 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
882 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
883 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
884 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
885 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
886 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
887 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
888 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
889 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
890 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
891 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
892 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
893 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
894 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
895 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
896 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
897 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
898 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
899 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
900 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
901 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
902 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
903 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
904 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
905 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
906 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
907 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
908 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
909 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
911 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
912 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
913 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
914 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
915 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
916 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
917 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
918 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
919 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
920 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
921 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
922 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
923 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
924 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
925 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
926 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
927 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
928 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
929 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
930 { 0xFFFFFFFF }
931};
932
933static const struct si_cac_config_reg lcac_cape_verde[] =
934{
935 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
936 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
937 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
938 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
939 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
940 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
941 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
942 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
943 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
944 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
945 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
946 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
947 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
948 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
949 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
950 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
951 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
952 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
953 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
954 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
955 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
956 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
957 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
958 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
959 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
960 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
961 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
962 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
963 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
964 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
965 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
966 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
967 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
968 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
969 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
970 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
971 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
972 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
973 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
974 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
975 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
976 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
977 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
978 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
979 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
980 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
981 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
982 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
983 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
984 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
985 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
986 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
987 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
988 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
989 { 0xFFFFFFFF }
990};
991
992static const struct si_cac_config_reg cac_override_cape_verde[] =
993{
994 { 0xFFFFFFFF }
995};
996
997static const struct si_powertune_data powertune_data_cape_verde =
998{
999 ((1 << 16) | 0x6993),
1000 5,
1001 0,
1002 7,
1003 105,
1004 {
1005 0UL,
1006 0UL,
1007 7194395UL,
1008 309631529UL,
1009 -1270850L,
1010 4513710L,
1011 100
1012 },
1013 117830498UL,
1014 12,
1015 {
1016 0,
1017 0,
1018 0,
1019 0,
1020 0,
1021 0,
1022 0,
1023 0
1024 },
1025 true
1026};
1027
1028static const struct si_dte_data dte_data_cape_verde =
1029{
1030 { 0, 0, 0, 0, 0 },
1031 { 0, 0, 0, 0, 0 },
1032 0,
1033 0,
1034 0,
1035 0,
1036 0,
1037 0,
1038 0,
1039 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042 0,
1043 false
1044};
1045
1046static const struct si_dte_data dte_data_venus_xtx =
1047{
1048 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1049 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1050 5,
1051 55000,
1052 0x69,
1053 0xA,
1054 1,
1055 0,
1056 0x3,
1057 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060 90,
1061 true
1062};
1063
1064static const struct si_dte_data dte_data_venus_xt =
1065{
1066 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1067 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1068 5,
1069 55000,
1070 0x69,
1071 0xA,
1072 1,
1073 0,
1074 0x3,
1075 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078 90,
1079 true
1080};
1081
1082static const struct si_dte_data dte_data_venus_pro =
1083{
1084 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1085 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1086 5,
1087 55000,
1088 0x69,
1089 0xA,
1090 1,
1091 0,
1092 0x3,
1093 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096 90,
1097 true
1098};
1099
1100struct si_cac_config_reg cac_weights_oland[] =
1101{
1102 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1103 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1104 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1105 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1106 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1107 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1108 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1109 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1111 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1112 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1113 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1114 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1115 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1116 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1117 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1118 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1119 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1120 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1121 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1122 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1123 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1124 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1125 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1126 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1127 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1128 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1129 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1130 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1131 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1132 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1133 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1134 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1135 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1136 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1137 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1138 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1139 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1140 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1142 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1143 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1145 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1146 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1149 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1150 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1162 { 0xFFFFFFFF }
1163};
1164
1165static const struct si_cac_config_reg cac_weights_mars_pro[] =
1166{
1167 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1168 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1169 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1170 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1171 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1172 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1173 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1174 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1176 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1177 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1178 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1179 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1180 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1181 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1182 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1183 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1184 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1185 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1186 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1187 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1188 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1189 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1190 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1191 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1192 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1193 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1194 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1195 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1196 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1197 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1198 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1199 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1200 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1201 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1202 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1203 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1204 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1205 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1207 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1208 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1210 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1211 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1214 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1215 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1216 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1217 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1218 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1219 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1220 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1222 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1223 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1227 { 0xFFFFFFFF }
1228};
1229
1230static const struct si_cac_config_reg cac_weights_mars_xt[] =
1231{
1232 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1233 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1234 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1235 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1236 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1239 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1241 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1242 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1243 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1244 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1245 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1246 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1247 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1248 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1249 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1250 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1251 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1252 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1253 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1254 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1255 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1256 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1257 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1258 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1259 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1260 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1261 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1262 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1263 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1264 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1265 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1266 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1267 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1268 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1269 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1270 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1272 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1273 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1275 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1276 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1279 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1280 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1281 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1282 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1283 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1284 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1285 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1286 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1287 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1288 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1292 { 0xFFFFFFFF }
1293};
1294
1295static const struct si_cac_config_reg cac_weights_oland_pro[] =
1296{
1297 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1298 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1299 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1300 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1301 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1304 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1306 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1307 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1308 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1309 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1310 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1311 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1312 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1313 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1314 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1315 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1316 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1317 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1318 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1319 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1320 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1321 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1322 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1323 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1324 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1325 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1326 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1327 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1328 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1329 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1330 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1331 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1332 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1333 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1334 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1335 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1337 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1338 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1340 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1341 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1344 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1345 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1346 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1347 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1348 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1349 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1350 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1351 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1352 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1353 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1357 { 0xFFFFFFFF }
1358};
1359
1360static const struct si_cac_config_reg cac_weights_oland_xt[] =
1361{
1362 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1363 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1364 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1365 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1366 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1369 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1371 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1372 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1373 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1374 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1375 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1376 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1377 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1378 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1379 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1380 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1381 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1382 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1383 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1384 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1385 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1386 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1387 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1388 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1389 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1390 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1391 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1392 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1393 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1394 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1395 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1396 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1397 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1398 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1399 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1400 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1402 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1403 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1405 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1406 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1409 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1410 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1411 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1412 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1413 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1414 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1415 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1416 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1417 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1418 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1422 { 0xFFFFFFFF }
1423};
1424
1425static const struct si_cac_config_reg lcac_oland[] =
1426{
1427 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1428 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1429 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1432 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1438 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1440 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1444 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1456 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1458 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469 { 0xFFFFFFFF }
1470};
1471
1472static const struct si_cac_config_reg lcac_mars_pro[] =
1473{
1474 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1475 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1476 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1479 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1485 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1491 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1503 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1505 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516 { 0xFFFFFFFF }
1517};
1518
1519static const struct si_cac_config_reg cac_override_oland[] =
1520{
1521 { 0xFFFFFFFF }
1522};
1523
1524static const struct si_powertune_data powertune_data_oland =
1525{
1526 ((1 << 16) | 0x6993),
1527 5,
1528 0,
1529 7,
1530 105,
1531 {
1532 0UL,
1533 0UL,
1534 7194395UL,
1535 309631529UL,
1536 -1270850L,
1537 4513710L,
1538 100
1539 },
1540 117830498UL,
1541 12,
1542 {
1543 0,
1544 0,
1545 0,
1546 0,
1547 0,
1548 0,
1549 0,
1550 0
1551 },
1552 true
1553};
1554
1555static const struct si_powertune_data powertune_data_mars_pro =
1556{
1557 ((1 << 16) | 0x6993),
1558 5,
1559 0,
1560 7,
1561 105,
1562 {
1563 0UL,
1564 0UL,
1565 7194395UL,
1566 309631529UL,
1567 -1270850L,
1568 4513710L,
1569 100
1570 },
1571 117830498UL,
1572 12,
1573 {
1574 0,
1575 0,
1576 0,
1577 0,
1578 0,
1579 0,
1580 0,
1581 0
1582 },
1583 true
1584};
1585
1586static const struct si_dte_data dte_data_oland =
1587{
1588 { 0, 0, 0, 0, 0 },
1589 { 0, 0, 0, 0, 0 },
1590 0,
1591 0,
1592 0,
1593 0,
1594 0,
1595 0,
1596 0,
1597 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600 0,
1601 false
1602};
1603
1604static const struct si_dte_data dte_data_mars_pro =
1605{
1606 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1607 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1608 5,
1609 55000,
1610 105,
1611 0xA,
1612 1,
1613 0,
1614 0x10,
1615 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1616 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1617 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1618 90,
1619 true
1620};
1621
1622static const struct si_dte_data dte_data_sun_xt =
1623{
1624 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1625 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1626 5,
1627 55000,
1628 105,
1629 0xA,
1630 1,
1631 0,
1632 0x10,
1633 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1634 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1635 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1636 90,
1637 true
1638};
1639
1640
1641static const struct si_cac_config_reg cac_weights_hainan[] =
1642{
1643 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1644 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1645 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1646 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1647 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1648 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1649 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1650 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1651 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1653 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1654 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1655 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1656 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1657 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1658 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1659 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1660 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1661 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1662 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1663 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1664 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1665 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1666 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1667 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1668 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1669 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1670 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1671 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1672 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1674 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1677 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1678 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1679 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1680 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1681 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1682 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1683 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1684 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1685 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1686 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1687 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1690 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1691 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1703 { 0xFFFFFFFF }
1704};
1705
1706static const struct si_powertune_data powertune_data_hainan =
1707{
1708 ((1 << 16) | 0x6993),
1709 5,
1710 0,
1711 9,
1712 105,
1713 {
1714 0UL,
1715 0UL,
1716 7194395UL,
1717 309631529UL,
1718 -1270850L,
1719 4513710L,
1720 100
1721 },
1722 117830498UL,
1723 12,
1724 {
1725 0,
1726 0,
1727 0,
1728 0,
1729 0,
1730 0,
1731 0,
1732 0
1733 },
1734 true
1735};
1736
1737struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1738struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1739struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1740struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1741
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001742extern int si_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher84bcd462015-05-11 22:01:55 +02001743extern void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001744
Alex Deuchera9e61412013-06-25 17:56:16 -04001745static int si_populate_voltage_value(struct radeon_device *rdev,
1746 const struct atom_voltage_table *table,
1747 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1748static int si_get_std_voltage_value(struct radeon_device *rdev,
1749 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1750 u16 *std_voltage);
1751static int si_write_smc_soft_register(struct radeon_device *rdev,
1752 u16 reg_offset, u32 value);
1753static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1754 struct rv7xx_pl *pl,
1755 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1756static int si_calculate_sclk_params(struct radeon_device *rdev,
1757 u32 engine_clock,
1758 SISLANDS_SMC_SCLK_VALUE *sclk);
1759
Alex Deucher5e8150a2015-01-07 15:29:06 -05001760static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1761static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1762
Alex Deuchera9e61412013-06-25 17:56:16 -04001763static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1764{
1765 struct si_power_info *pi = rdev->pm.dpm.priv;
1766
1767 return pi;
1768}
1769
1770static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1771 u16 v, s32 t, u32 ileakage, u32 *leakage)
1772{
1773 s64 kt, kv, leakage_w, i_leakage, vddc;
1774 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
Alex Deucher31f731a2013-07-30 16:56:52 -04001775 s64 tmp;
Alex Deuchera9e61412013-06-25 17:56:16 -04001776
Alex Deucheradfb8e52013-08-01 09:03:29 -04001777 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
Alex Deuchera9e61412013-06-25 17:56:16 -04001778 vddc = div64_s64(drm_int2fixp(v), 1000);
1779 temperature = div64_s64(drm_int2fixp(t), 1000);
1780
1781 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1782 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1783 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1784 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1785 t_ref = drm_int2fixp(coeff->t_ref);
1786
Alex Deucher31f731a2013-07-30 16:56:52 -04001787 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1788 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1789 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
Alex Deuchera9e61412013-06-25 17:56:16 -04001790 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1791
1792 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1793
1794 *leakage = drm_fixp2int(leakage_w * 1000);
1795}
1796
1797static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1798 const struct ni_leakage_coeffients *coeff,
1799 u16 v,
1800 s32 t,
1801 u32 i_leakage,
1802 u32 *leakage)
1803{
1804 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1805}
1806
1807static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1808 const u32 fixed_kt, u16 v,
1809 u32 ileakage, u32 *leakage)
1810{
1811 s64 kt, kv, leakage_w, i_leakage, vddc;
1812
1813 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1814 vddc = div64_s64(drm_int2fixp(v), 1000);
1815
1816 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1817 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1818 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1819
1820 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1821
1822 *leakage = drm_fixp2int(leakage_w * 1000);
1823}
1824
1825static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1826 const struct ni_leakage_coeffients *coeff,
1827 const u32 fixed_kt,
1828 u16 v,
1829 u32 i_leakage,
1830 u32 *leakage)
1831{
1832 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1833}
1834
1835
1836static void si_update_dte_from_pl2(struct radeon_device *rdev,
1837 struct si_dte_data *dte_data)
1838{
1839 u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1840 u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1841 u32 k = dte_data->k;
1842 u32 t_max = dte_data->max_t;
1843 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1844 u32 t_0 = dte_data->t0;
1845 u32 i;
1846
1847 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1848 dte_data->tdep_count = 3;
1849
1850 for (i = 0; i < k; i++) {
1851 dte_data->r[i] =
1852 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1853 (p_limit2 * (u32)100);
1854 }
1855
1856 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1857
1858 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1859 dte_data->tdep_r[i] = dte_data->r[4];
1860 }
1861 } else {
1862 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1863 }
1864}
1865
1866static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1867{
1868 struct ni_power_info *ni_pi = ni_get_pi(rdev);
1869 struct si_power_info *si_pi = si_get_pi(rdev);
1870 bool update_dte_from_pl2 = false;
1871
1872 if (rdev->family == CHIP_TAHITI) {
1873 si_pi->cac_weights = cac_weights_tahiti;
1874 si_pi->lcac_config = lcac_tahiti;
1875 si_pi->cac_override = cac_override_tahiti;
1876 si_pi->powertune_data = &powertune_data_tahiti;
1877 si_pi->dte_data = dte_data_tahiti;
1878
1879 switch (rdev->pdev->device) {
1880 case 0x6798:
1881 si_pi->dte_data.enable_dte_by_default = true;
1882 break;
1883 case 0x6799:
1884 si_pi->dte_data = dte_data_new_zealand;
1885 break;
1886 case 0x6790:
1887 case 0x6791:
1888 case 0x6792:
1889 case 0x679E:
1890 si_pi->dte_data = dte_data_aruba_pro;
1891 update_dte_from_pl2 = true;
1892 break;
1893 case 0x679B:
1894 si_pi->dte_data = dte_data_malta;
1895 update_dte_from_pl2 = true;
1896 break;
1897 case 0x679A:
1898 si_pi->dte_data = dte_data_tahiti_pro;
1899 update_dte_from_pl2 = true;
1900 break;
1901 default:
1902 if (si_pi->dte_data.enable_dte_by_default == true)
1903 DRM_ERROR("DTE is not enabled!\n");
1904 break;
1905 }
1906 } else if (rdev->family == CHIP_PITCAIRN) {
1907 switch (rdev->pdev->device) {
1908 case 0x6810:
1909 case 0x6818:
1910 si_pi->cac_weights = cac_weights_pitcairn;
1911 si_pi->lcac_config = lcac_pitcairn;
1912 si_pi->cac_override = cac_override_pitcairn;
1913 si_pi->powertune_data = &powertune_data_pitcairn;
1914 si_pi->dte_data = dte_data_curacao_xt;
1915 update_dte_from_pl2 = true;
1916 break;
1917 case 0x6819:
1918 case 0x6811:
1919 si_pi->cac_weights = cac_weights_pitcairn;
1920 si_pi->lcac_config = lcac_pitcairn;
1921 si_pi->cac_override = cac_override_pitcairn;
1922 si_pi->powertune_data = &powertune_data_pitcairn;
1923 si_pi->dte_data = dte_data_curacao_pro;
1924 update_dte_from_pl2 = true;
1925 break;
1926 case 0x6800:
1927 case 0x6806:
1928 si_pi->cac_weights = cac_weights_pitcairn;
1929 si_pi->lcac_config = lcac_pitcairn;
1930 si_pi->cac_override = cac_override_pitcairn;
1931 si_pi->powertune_data = &powertune_data_pitcairn;
1932 si_pi->dte_data = dte_data_neptune_xt;
1933 update_dte_from_pl2 = true;
1934 break;
1935 default:
1936 si_pi->cac_weights = cac_weights_pitcairn;
1937 si_pi->lcac_config = lcac_pitcairn;
1938 si_pi->cac_override = cac_override_pitcairn;
1939 si_pi->powertune_data = &powertune_data_pitcairn;
1940 si_pi->dte_data = dte_data_pitcairn;
Alex Deucherd05f7e72013-07-28 18:26:38 -04001941 break;
Alex Deuchera9e61412013-06-25 17:56:16 -04001942 }
1943 } else if (rdev->family == CHIP_VERDE) {
1944 si_pi->lcac_config = lcac_cape_verde;
1945 si_pi->cac_override = cac_override_cape_verde;
1946 si_pi->powertune_data = &powertune_data_cape_verde;
1947
1948 switch (rdev->pdev->device) {
1949 case 0x683B:
1950 case 0x683F:
1951 case 0x6829:
Alex Deucher46348dc2013-07-26 18:21:02 -04001952 case 0x6835:
Alex Deuchera9e61412013-06-25 17:56:16 -04001953 si_pi->cac_weights = cac_weights_cape_verde_pro;
1954 si_pi->dte_data = dte_data_cape_verde;
1955 break;
Alex Deucher8a309112014-06-06 18:58:10 -04001956 case 0x682C:
1957 si_pi->cac_weights = cac_weights_cape_verde_pro;
1958 si_pi->dte_data = dte_data_sun_xt;
1959 break;
Alex Deuchera9e61412013-06-25 17:56:16 -04001960 case 0x6825:
1961 case 0x6827:
1962 si_pi->cac_weights = cac_weights_heathrow;
1963 si_pi->dte_data = dte_data_cape_verde;
1964 break;
1965 case 0x6824:
1966 case 0x682D:
1967 si_pi->cac_weights = cac_weights_chelsea_xt;
1968 si_pi->dte_data = dte_data_cape_verde;
1969 break;
1970 case 0x682F:
1971 si_pi->cac_weights = cac_weights_chelsea_pro;
1972 si_pi->dte_data = dte_data_cape_verde;
1973 break;
1974 case 0x6820:
1975 si_pi->cac_weights = cac_weights_heathrow;
1976 si_pi->dte_data = dte_data_venus_xtx;
1977 break;
1978 case 0x6821:
1979 si_pi->cac_weights = cac_weights_heathrow;
1980 si_pi->dte_data = dte_data_venus_xt;
1981 break;
1982 case 0x6823:
Alex Deuchera9e61412013-06-25 17:56:16 -04001983 case 0x682B:
Alex Deucher8a309112014-06-06 18:58:10 -04001984 case 0x6822:
1985 case 0x682A:
Alex Deuchera9e61412013-06-25 17:56:16 -04001986 si_pi->cac_weights = cac_weights_chelsea_pro;
1987 si_pi->dte_data = dte_data_venus_pro;
1988 break;
1989 default:
1990 si_pi->cac_weights = cac_weights_cape_verde;
1991 si_pi->dte_data = dte_data_cape_verde;
1992 break;
1993 }
1994 } else if (rdev->family == CHIP_OLAND) {
1995 switch (rdev->pdev->device) {
1996 case 0x6601:
1997 case 0x6621:
1998 case 0x6603:
Alex Deucher8a309112014-06-06 18:58:10 -04001999 case 0x6605:
Alex Deuchera9e61412013-06-25 17:56:16 -04002000 si_pi->cac_weights = cac_weights_mars_pro;
2001 si_pi->lcac_config = lcac_mars_pro;
2002 si_pi->cac_override = cac_override_oland;
2003 si_pi->powertune_data = &powertune_data_mars_pro;
2004 si_pi->dte_data = dte_data_mars_pro;
2005 update_dte_from_pl2 = true;
2006 break;
2007 case 0x6600:
2008 case 0x6606:
2009 case 0x6620:
Alex Deucher8a309112014-06-06 18:58:10 -04002010 case 0x6604:
Alex Deuchera9e61412013-06-25 17:56:16 -04002011 si_pi->cac_weights = cac_weights_mars_xt;
2012 si_pi->lcac_config = lcac_mars_pro;
2013 si_pi->cac_override = cac_override_oland;
2014 si_pi->powertune_data = &powertune_data_mars_pro;
2015 si_pi->dte_data = dte_data_mars_pro;
2016 update_dte_from_pl2 = true;
2017 break;
2018 case 0x6611:
Alex Deucher8a309112014-06-06 18:58:10 -04002019 case 0x6613:
2020 case 0x6608:
Alex Deuchera9e61412013-06-25 17:56:16 -04002021 si_pi->cac_weights = cac_weights_oland_pro;
2022 si_pi->lcac_config = lcac_mars_pro;
2023 si_pi->cac_override = cac_override_oland;
2024 si_pi->powertune_data = &powertune_data_mars_pro;
2025 si_pi->dte_data = dte_data_mars_pro;
2026 update_dte_from_pl2 = true;
2027 break;
2028 case 0x6610:
2029 si_pi->cac_weights = cac_weights_oland_xt;
2030 si_pi->lcac_config = lcac_mars_pro;
2031 si_pi->cac_override = cac_override_oland;
2032 si_pi->powertune_data = &powertune_data_mars_pro;
2033 si_pi->dte_data = dte_data_mars_pro;
2034 update_dte_from_pl2 = true;
2035 break;
2036 default:
2037 si_pi->cac_weights = cac_weights_oland;
2038 si_pi->lcac_config = lcac_oland;
2039 si_pi->cac_override = cac_override_oland;
2040 si_pi->powertune_data = &powertune_data_oland;
2041 si_pi->dte_data = dte_data_oland;
2042 break;
2043 }
2044 } else if (rdev->family == CHIP_HAINAN) {
2045 si_pi->cac_weights = cac_weights_hainan;
2046 si_pi->lcac_config = lcac_oland;
2047 si_pi->cac_override = cac_override_oland;
2048 si_pi->powertune_data = &powertune_data_hainan;
2049 si_pi->dte_data = dte_data_sun_xt;
2050 update_dte_from_pl2 = true;
2051 } else {
2052 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2053 return;
2054 }
2055
2056 ni_pi->enable_power_containment = false;
2057 ni_pi->enable_cac = false;
2058 ni_pi->enable_sq_ramping = false;
2059 si_pi->enable_dte = false;
2060
Alex Deucher5a344dd2013-07-30 17:02:29 -04002061 if (si_pi->powertune_data->enable_powertune_by_default) {
Alex Deuchera9e61412013-06-25 17:56:16 -04002062 ni_pi->enable_power_containment= true;
2063 ni_pi->enable_cac = true;
2064 if (si_pi->dte_data.enable_dte_by_default) {
2065 si_pi->enable_dte = true;
2066 if (update_dte_from_pl2)
2067 si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2068
2069 }
2070 ni_pi->enable_sq_ramping = true;
2071 }
2072
2073 ni_pi->driver_calculate_cac_leakage = true;
2074 ni_pi->cac_configuration_required = true;
2075
2076 if (ni_pi->cac_configuration_required) {
2077 ni_pi->support_cac_long_term_average = true;
2078 si_pi->dyn_powertune_data.l2_lta_window_size =
2079 si_pi->powertune_data->l2_lta_window_size_default;
2080 si_pi->dyn_powertune_data.lts_truncate =
2081 si_pi->powertune_data->lts_truncate_default;
2082 } else {
2083 ni_pi->support_cac_long_term_average = false;
2084 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2085 si_pi->dyn_powertune_data.lts_truncate = 0;
2086 }
2087
2088 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2089}
2090
2091static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2092{
2093 return 1;
2094}
2095
2096static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2097{
2098 u32 xclk;
2099 u32 wintime;
2100 u32 cac_window;
2101 u32 cac_window_size;
2102
2103 xclk = radeon_get_xclk(rdev);
2104
2105 if (xclk == 0)
2106 return 0;
2107
2108 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2109 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2110
2111 wintime = (cac_window_size * 100) / xclk;
2112
2113 return wintime;
2114}
2115
2116static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2117{
2118 return power_in_watts;
2119}
2120
2121static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2122 bool adjust_polarity,
2123 u32 tdp_adjustment,
2124 u32 *tdp_limit,
2125 u32 *near_tdp_limit)
2126{
2127 u32 adjustment_delta, max_tdp_limit;
2128
2129 if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2130 return -EINVAL;
2131
2132 max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2133
2134 if (adjust_polarity) {
2135 *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2136 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2137 } else {
2138 *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2139 adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
2140 if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2141 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2142 else
2143 *near_tdp_limit = 0;
2144 }
2145
2146 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2147 return -EINVAL;
2148 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2149 return -EINVAL;
2150
2151 return 0;
2152}
2153
2154static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2155 struct radeon_ps *radeon_state)
2156{
2157 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2158 struct si_power_info *si_pi = si_get_pi(rdev);
2159
2160 if (ni_pi->enable_power_containment) {
2161 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2162 PP_SIslands_PAPMParameters *papm_parm;
2163 struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2164 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2165 u32 tdp_limit;
2166 u32 near_tdp_limit;
2167 int ret;
2168
2169 if (scaling_factor == 0)
2170 return -EINVAL;
2171
2172 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2173
2174 ret = si_calculate_adjusted_tdp_limits(rdev,
2175 false, /* ??? */
2176 rdev->pm.dpm.tdp_adjustment,
2177 &tdp_limit,
2178 &near_tdp_limit);
2179 if (ret)
2180 return ret;
2181
2182 smc_table->dpm2Params.TDPLimit =
2183 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2184 smc_table->dpm2Params.NearTDPLimit =
2185 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2186 smc_table->dpm2Params.SafePowerLimit =
2187 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2188
2189 ret = si_copy_bytes_to_smc(rdev,
2190 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2191 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2192 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2193 sizeof(u32) * 3,
2194 si_pi->sram_end);
2195 if (ret)
2196 return ret;
2197
2198 if (si_pi->enable_ppm) {
2199 papm_parm = &si_pi->papm_parm;
2200 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2201 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2202 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2203 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2204 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2205 papm_parm->PlatformPowerLimit = 0xffffffff;
2206 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2207
2208 ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2209 (u8 *)papm_parm,
2210 sizeof(PP_SIslands_PAPMParameters),
2211 si_pi->sram_end);
2212 if (ret)
2213 return ret;
2214 }
2215 }
2216 return 0;
2217}
2218
2219static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2220 struct radeon_ps *radeon_state)
2221{
2222 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2223 struct si_power_info *si_pi = si_get_pi(rdev);
2224
2225 if (ni_pi->enable_power_containment) {
2226 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2227 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2228 int ret;
2229
2230 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2231
2232 smc_table->dpm2Params.NearTDPLimit =
2233 cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2234 smc_table->dpm2Params.SafePowerLimit =
2235 cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2236
2237 ret = si_copy_bytes_to_smc(rdev,
2238 (si_pi->state_table_start +
2239 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2240 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2241 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2242 sizeof(u32) * 2,
2243 si_pi->sram_end);
2244 if (ret)
2245 return ret;
2246 }
2247
2248 return 0;
2249}
2250
2251static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2252 const u16 prev_std_vddc,
2253 const u16 curr_std_vddc)
2254{
2255 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2256 u64 prev_vddc = (u64)prev_std_vddc;
2257 u64 curr_vddc = (u64)curr_std_vddc;
2258 u64 pwr_efficiency_ratio, n, d;
2259
2260 if ((prev_vddc == 0) || (curr_vddc == 0))
2261 return 0;
2262
2263 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2264 d = prev_vddc * prev_vddc;
2265 pwr_efficiency_ratio = div64_u64(n, d);
2266
2267 if (pwr_efficiency_ratio > (u64)0xFFFF)
2268 return 0;
2269
2270 return (u16)pwr_efficiency_ratio;
2271}
2272
2273static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2274 struct radeon_ps *radeon_state)
2275{
2276 struct si_power_info *si_pi = si_get_pi(rdev);
2277
2278 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2279 radeon_state->vclk && radeon_state->dclk)
2280 return true;
2281
2282 return false;
2283}
2284
2285static int si_populate_power_containment_values(struct radeon_device *rdev,
2286 struct radeon_ps *radeon_state,
2287 SISLANDS_SMC_SWSTATE *smc_state)
2288{
2289 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2290 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2291 struct ni_ps *state = ni_get_ps(radeon_state);
2292 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2293 u32 prev_sclk;
2294 u32 max_sclk;
2295 u32 min_sclk;
2296 u16 prev_std_vddc;
2297 u16 curr_std_vddc;
2298 int i;
2299 u16 pwr_efficiency_ratio;
2300 u8 max_ps_percent;
2301 bool disable_uvd_power_tune;
2302 int ret;
2303
2304 if (ni_pi->enable_power_containment == false)
2305 return 0;
2306
2307 if (state->performance_level_count == 0)
2308 return -EINVAL;
2309
2310 if (smc_state->levelCount != state->performance_level_count)
2311 return -EINVAL;
2312
2313 disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2314
2315 smc_state->levels[0].dpm2.MaxPS = 0;
2316 smc_state->levels[0].dpm2.NearTDPDec = 0;
2317 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2318 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2319 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2320
2321 for (i = 1; i < state->performance_level_count; i++) {
2322 prev_sclk = state->performance_levels[i-1].sclk;
2323 max_sclk = state->performance_levels[i].sclk;
2324 if (i == 1)
2325 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2326 else
2327 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2328
2329 if (prev_sclk > max_sclk)
2330 return -EINVAL;
2331
2332 if ((max_ps_percent == 0) ||
2333 (prev_sclk == max_sclk) ||
2334 disable_uvd_power_tune) {
2335 min_sclk = max_sclk;
2336 } else if (i == 1) {
2337 min_sclk = prev_sclk;
2338 } else {
2339 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2340 }
2341
2342 if (min_sclk < state->performance_levels[0].sclk)
2343 min_sclk = state->performance_levels[0].sclk;
2344
2345 if (min_sclk == 0)
2346 return -EINVAL;
2347
2348 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2349 state->performance_levels[i-1].vddc, &vddc);
2350 if (ret)
2351 return ret;
2352
2353 ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2354 if (ret)
2355 return ret;
2356
2357 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2358 state->performance_levels[i].vddc, &vddc);
2359 if (ret)
2360 return ret;
2361
2362 ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2363 if (ret)
2364 return ret;
2365
2366 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2367 prev_std_vddc, curr_std_vddc);
2368
2369 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2370 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2371 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2372 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2373 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2374 }
2375
2376 return 0;
2377}
2378
2379static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2380 struct radeon_ps *radeon_state,
2381 SISLANDS_SMC_SWSTATE *smc_state)
2382{
2383 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2384 struct ni_ps *state = ni_get_ps(radeon_state);
2385 u32 sq_power_throttle, sq_power_throttle2;
2386 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2387 int i;
2388
2389 if (state->performance_level_count == 0)
2390 return -EINVAL;
2391
2392 if (smc_state->levelCount != state->performance_level_count)
2393 return -EINVAL;
2394
2395 if (rdev->pm.dpm.sq_ramping_threshold == 0)
2396 return -EINVAL;
2397
2398 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2399 enable_sq_ramping = false;
2400
2401 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2402 enable_sq_ramping = false;
2403
2404 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2405 enable_sq_ramping = false;
2406
2407 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2408 enable_sq_ramping = false;
2409
Alex Deucher5b43c3c2014-02-18 10:14:46 -05002410 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
Alex Deuchera9e61412013-06-25 17:56:16 -04002411 enable_sq_ramping = false;
2412
2413 for (i = 0; i < state->performance_level_count; i++) {
2414 sq_power_throttle = 0;
2415 sq_power_throttle2 = 0;
2416
2417 if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2418 enable_sq_ramping) {
2419 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2420 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2421 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2422 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2423 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2424 } else {
2425 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2426 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2427 }
2428
2429 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2430 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2431 }
2432
2433 return 0;
2434}
2435
2436static int si_enable_power_containment(struct radeon_device *rdev,
2437 struct radeon_ps *radeon_new_state,
2438 bool enable)
2439{
2440 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2441 PPSMC_Result smc_result;
2442 int ret = 0;
2443
2444 if (ni_pi->enable_power_containment) {
2445 if (enable) {
2446 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2447 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2448 if (smc_result != PPSMC_Result_OK) {
2449 ret = -EINVAL;
2450 ni_pi->pc_enabled = false;
2451 } else {
2452 ni_pi->pc_enabled = true;
2453 }
2454 }
2455 } else {
2456 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2457 if (smc_result != PPSMC_Result_OK)
2458 ret = -EINVAL;
2459 ni_pi->pc_enabled = false;
2460 }
2461 }
2462
2463 return ret;
2464}
2465
2466static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2467{
2468 struct si_power_info *si_pi = si_get_pi(rdev);
2469 int ret = 0;
2470 struct si_dte_data *dte_data = &si_pi->dte_data;
2471 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2472 u32 table_size;
2473 u8 tdep_count;
2474 u32 i;
2475
2476 if (dte_data == NULL)
2477 si_pi->enable_dte = false;
2478
2479 if (si_pi->enable_dte == false)
2480 return 0;
2481
2482 if (dte_data->k <= 0)
2483 return -EINVAL;
2484
2485 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2486 if (dte_tables == NULL) {
2487 si_pi->enable_dte = false;
2488 return -ENOMEM;
2489 }
2490
2491 table_size = dte_data->k;
2492
2493 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2494 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2495
2496 tdep_count = dte_data->tdep_count;
2497 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2498 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2499
2500 dte_tables->K = cpu_to_be32(table_size);
2501 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2502 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2503 dte_tables->WindowSize = dte_data->window_size;
2504 dte_tables->temp_select = dte_data->temp_select;
2505 dte_tables->DTE_mode = dte_data->dte_mode;
2506 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2507
2508 if (tdep_count > 0)
2509 table_size--;
2510
2511 for (i = 0; i < table_size; i++) {
2512 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2513 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2514 }
2515
2516 dte_tables->Tdep_count = tdep_count;
2517
2518 for (i = 0; i < (u32)tdep_count; i++) {
2519 dte_tables->T_limits[i] = dte_data->t_limits[i];
2520 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2521 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2522 }
2523
2524 ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2525 sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2526 kfree(dte_tables);
2527
2528 return ret;
2529}
2530
2531static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2532 u16 *max, u16 *min)
2533{
2534 struct si_power_info *si_pi = si_get_pi(rdev);
2535 struct radeon_cac_leakage_table *table =
2536 &rdev->pm.dpm.dyn_state.cac_leakage_table;
2537 u32 i;
2538 u32 v0_loadline;
2539
2540
2541 if (table == NULL)
2542 return -EINVAL;
2543
2544 *max = 0;
2545 *min = 0xFFFF;
2546
2547 for (i = 0; i < table->count; i++) {
2548 if (table->entries[i].vddc > *max)
2549 *max = table->entries[i].vddc;
2550 if (table->entries[i].vddc < *min)
2551 *min = table->entries[i].vddc;
2552 }
2553
2554 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2555 return -EINVAL;
2556
2557 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2558
2559 if (v0_loadline > 0xFFFFUL)
2560 return -EINVAL;
2561
2562 *min = (u16)v0_loadline;
2563
2564 if ((*min > *max) || (*max == 0) || (*min == 0))
2565 return -EINVAL;
2566
2567 return 0;
2568}
2569
2570static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2571{
2572 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2573 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2574}
2575
2576static int si_init_dte_leakage_table(struct radeon_device *rdev,
2577 PP_SIslands_CacConfig *cac_tables,
2578 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2579 u16 t0, u16 t_step)
2580{
2581 struct si_power_info *si_pi = si_get_pi(rdev);
2582 u32 leakage;
2583 unsigned int i, j;
2584 s32 t;
2585 u32 smc_leakage;
2586 u32 scaling_factor;
2587 u16 voltage;
2588
2589 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2590
2591 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2592 t = (1000 * (i * t_step + t0));
2593
2594 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2595 voltage = vddc_max - (vddc_step * j);
2596
2597 si_calculate_leakage_for_v_and_t(rdev,
2598 &si_pi->powertune_data->leakage_coefficients,
2599 voltage,
2600 t,
2601 si_pi->dyn_powertune_data.cac_leakage,
2602 &leakage);
2603
2604 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2605
2606 if (smc_leakage > 0xFFFF)
2607 smc_leakage = 0xFFFF;
2608
2609 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2610 cpu_to_be16((u16)smc_leakage);
2611 }
2612 }
2613 return 0;
2614}
2615
2616static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2617 PP_SIslands_CacConfig *cac_tables,
2618 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2619{
2620 struct si_power_info *si_pi = si_get_pi(rdev);
2621 u32 leakage;
2622 unsigned int i, j;
2623 u32 smc_leakage;
2624 u32 scaling_factor;
2625 u16 voltage;
2626
2627 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2628
2629 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2630 voltage = vddc_max - (vddc_step * j);
2631
2632 si_calculate_leakage_for_v(rdev,
2633 &si_pi->powertune_data->leakage_coefficients,
2634 si_pi->powertune_data->fixed_kt,
2635 voltage,
2636 si_pi->dyn_powertune_data.cac_leakage,
2637 &leakage);
2638
2639 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2640
2641 if (smc_leakage > 0xFFFF)
2642 smc_leakage = 0xFFFF;
2643
2644 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2645 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2646 cpu_to_be16((u16)smc_leakage);
2647 }
2648 return 0;
2649}
2650
2651static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2652{
2653 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2654 struct si_power_info *si_pi = si_get_pi(rdev);
2655 PP_SIslands_CacConfig *cac_tables = NULL;
2656 u16 vddc_max, vddc_min, vddc_step;
2657 u16 t0, t_step;
2658 u32 load_line_slope, reg;
2659 int ret = 0;
2660 u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2661
2662 if (ni_pi->enable_cac == false)
2663 return 0;
2664
2665 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2666 if (!cac_tables)
2667 return -ENOMEM;
2668
2669 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2670 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2671 WREG32(CG_CAC_CTRL, reg);
2672
2673 si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2674 si_pi->dyn_powertune_data.dc_pwr_value =
2675 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2676 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2677 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2678
2679 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2680
2681 ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2682 if (ret)
2683 goto done_free;
2684
2685 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2686 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2687 t_step = 4;
2688 t0 = 60;
2689
2690 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2691 ret = si_init_dte_leakage_table(rdev, cac_tables,
2692 vddc_max, vddc_min, vddc_step,
2693 t0, t_step);
2694 else
2695 ret = si_init_simplified_leakage_table(rdev, cac_tables,
2696 vddc_max, vddc_min, vddc_step);
2697 if (ret)
2698 goto done_free;
2699
2700 load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2701
2702 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2703 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2704 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2705 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2706 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2707 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2708 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2709 cac_tables->calculation_repeats = cpu_to_be32(2);
2710 cac_tables->dc_cac = cpu_to_be32(0);
2711 cac_tables->log2_PG_LKG_SCALE = 12;
2712 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2713 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2714 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2715
2716 ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2717 sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2718
2719 if (ret)
2720 goto done_free;
2721
2722 ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2723
2724done_free:
2725 if (ret) {
2726 ni_pi->enable_cac = false;
2727 ni_pi->enable_power_containment = false;
2728 }
2729
2730 kfree(cac_tables);
2731
2732 return 0;
2733}
2734
2735static int si_program_cac_config_registers(struct radeon_device *rdev,
2736 const struct si_cac_config_reg *cac_config_regs)
2737{
2738 const struct si_cac_config_reg *config_regs = cac_config_regs;
2739 u32 data = 0, offset;
2740
2741 if (!config_regs)
2742 return -EINVAL;
2743
2744 while (config_regs->offset != 0xFFFFFFFF) {
2745 switch (config_regs->type) {
2746 case SISLANDS_CACCONFIG_CGIND:
2747 offset = SMC_CG_IND_START + config_regs->offset;
2748 if (offset < SMC_CG_IND_END)
2749 data = RREG32_SMC(offset);
2750 break;
2751 default:
2752 data = RREG32(config_regs->offset << 2);
2753 break;
2754 }
2755
2756 data &= ~config_regs->mask;
2757 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2758
2759 switch (config_regs->type) {
2760 case SISLANDS_CACCONFIG_CGIND:
2761 offset = SMC_CG_IND_START + config_regs->offset;
2762 if (offset < SMC_CG_IND_END)
2763 WREG32_SMC(offset, data);
2764 break;
2765 default:
2766 WREG32(config_regs->offset << 2, data);
2767 break;
2768 }
2769 config_regs++;
2770 }
2771 return 0;
2772}
2773
2774static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2775{
2776 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2777 struct si_power_info *si_pi = si_get_pi(rdev);
2778 int ret;
2779
2780 if ((ni_pi->enable_cac == false) ||
2781 (ni_pi->cac_configuration_required == false))
2782 return 0;
2783
2784 ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2785 if (ret)
2786 return ret;
2787 ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2788 if (ret)
2789 return ret;
2790 ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2791 if (ret)
2792 return ret;
2793
2794 return 0;
2795}
2796
2797static int si_enable_smc_cac(struct radeon_device *rdev,
2798 struct radeon_ps *radeon_new_state,
2799 bool enable)
2800{
2801 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2802 struct si_power_info *si_pi = si_get_pi(rdev);
2803 PPSMC_Result smc_result;
2804 int ret = 0;
2805
2806 if (ni_pi->enable_cac) {
2807 if (enable) {
2808 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2809 if (ni_pi->support_cac_long_term_average) {
2810 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2811 if (smc_result != PPSMC_Result_OK)
2812 ni_pi->support_cac_long_term_average = false;
2813 }
2814
2815 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2816 if (smc_result != PPSMC_Result_OK) {
2817 ret = -EINVAL;
2818 ni_pi->cac_enabled = false;
2819 } else {
2820 ni_pi->cac_enabled = true;
2821 }
2822
2823 if (si_pi->enable_dte) {
2824 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2825 if (smc_result != PPSMC_Result_OK)
2826 ret = -EINVAL;
2827 }
2828 }
2829 } else if (ni_pi->cac_enabled) {
2830 if (si_pi->enable_dte)
2831 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2832
2833 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2834
2835 ni_pi->cac_enabled = false;
2836
2837 if (ni_pi->support_cac_long_term_average)
2838 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2839 }
2840 }
2841 return ret;
2842}
2843
2844static int si_init_smc_spll_table(struct radeon_device *rdev)
2845{
2846 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2847 struct si_power_info *si_pi = si_get_pi(rdev);
2848 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2849 SISLANDS_SMC_SCLK_VALUE sclk_params;
2850 u32 fb_div, p_div;
2851 u32 clk_s, clk_v;
2852 u32 sclk = 0;
2853 int ret = 0;
2854 u32 tmp;
2855 int i;
2856
2857 if (si_pi->spll_table_start == 0)
2858 return -EINVAL;
2859
2860 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2861 if (spll_table == NULL)
2862 return -ENOMEM;
2863
2864 for (i = 0; i < 256; i++) {
2865 ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2866 if (ret)
2867 break;
2868
2869 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2870 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2871 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2872 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2873
2874 fb_div &= ~0x00001FFF;
2875 fb_div >>= 1;
2876 clk_v >>= 6;
2877
2878 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2879 ret = -EINVAL;
2880 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2881 ret = -EINVAL;
2882 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2883 ret = -EINVAL;
2884 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2885 ret = -EINVAL;
2886
2887 if (ret)
2888 break;
2889
2890 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2891 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2892 spll_table->freq[i] = cpu_to_be32(tmp);
2893
2894 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2895 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2896 spll_table->ss[i] = cpu_to_be32(tmp);
2897
2898 sclk += 512;
2899 }
2900
2901
2902 if (!ret)
2903 ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2904 (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2905 si_pi->sram_end);
2906
2907 if (ret)
2908 ni_pi->enable_power_containment = false;
2909
2910 kfree(spll_table);
2911
2912 return ret;
2913}
2914
Alex Deucher5615f892015-01-12 17:15:12 -05002915struct si_dpm_quirk {
2916 u32 chip_vendor;
2917 u32 chip_device;
2918 u32 subsys_vendor;
2919 u32 subsys_device;
2920 u32 max_sclk;
2921 u32 max_mclk;
2922};
2923
2924/* cards with dpm stability problems */
2925static struct si_dpm_quirk si_dpm_quirk_list[] = {
2926 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
2927 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
Alex Deuchercd17e022015-04-27 09:51:43 -04002928 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
Alex Deucher5615f892015-01-12 17:15:12 -05002929 { 0, 0, 0, 0 },
2930};
2931
Alex Deucher11586cf2015-05-11 22:01:52 +02002932static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
2933 u16 vce_voltage)
2934{
2935 u16 highest_leakage = 0;
2936 struct si_power_info *si_pi = si_get_pi(rdev);
2937 int i;
2938
2939 for (i = 0; i < si_pi->leakage_voltage.count; i++){
2940 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
2941 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
2942 }
2943
2944 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
2945 return highest_leakage;
2946
2947 return vce_voltage;
2948}
2949
2950static int si_get_vce_clock_voltage(struct radeon_device *rdev,
2951 u32 evclk, u32 ecclk, u16 *voltage)
2952{
2953 u32 i;
2954 int ret = -EINVAL;
2955 struct radeon_vce_clock_voltage_dependency_table *table =
2956 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2957
2958 if (((evclk == 0) && (ecclk == 0)) ||
2959 (table && (table->count == 0))) {
2960 *voltage = 0;
2961 return 0;
2962 }
2963
2964 for (i = 0; i < table->count; i++) {
2965 if ((evclk <= table->entries[i].evclk) &&
2966 (ecclk <= table->entries[i].ecclk)) {
2967 *voltage = table->entries[i].v;
2968 ret = 0;
2969 break;
2970 }
2971 }
2972
2973 /* if no match return the highest voltage */
2974 if (ret)
2975 *voltage = table->entries[table->count - 1].v;
2976
2977 *voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
2978
2979 return ret;
2980}
2981
Alex Deuchera9e61412013-06-25 17:56:16 -04002982static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2983 struct radeon_ps *rps)
2984{
2985 struct ni_ps *ps = ni_get_ps(rps);
2986 struct radeon_clock_and_voltage_limits *max_limits;
Alex Deucher797f2032013-08-01 11:54:07 -04002987 bool disable_mclk_switching = false;
2988 bool disable_sclk_switching = false;
Alex Deuchera9e61412013-06-25 17:56:16 -04002989 u32 mclk, sclk;
Alex Deucher11586cf2015-05-11 22:01:52 +02002990 u16 vddc, vddci, min_vce_voltage = 0;
Alex Deucher1db78022014-10-13 11:35:06 -04002991 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
Alex Deucher5615f892015-01-12 17:15:12 -05002992 u32 max_sclk = 0, max_mclk = 0;
Alex Deuchera9e61412013-06-25 17:56:16 -04002993 int i;
Alex Deucher5615f892015-01-12 17:15:12 -05002994 struct si_dpm_quirk *p = si_dpm_quirk_list;
2995
2996 /* Apply dpm quirks */
2997 while (p && p->chip_device != 0) {
2998 if (rdev->pdev->vendor == p->chip_vendor &&
2999 rdev->pdev->device == p->chip_device &&
3000 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
3001 rdev->pdev->subsystem_device == p->subsys_device) {
3002 max_sclk = p->max_sclk;
3003 max_mclk = p->max_mclk;
3004 break;
3005 }
3006 ++p;
3007 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003008
Alex Deucher11586cf2015-05-11 22:01:52 +02003009 if (rps->vce_active) {
3010 rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
3011 rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
3012 si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
3013 &min_vce_voltage);
3014 } else {
3015 rps->evclk = 0;
3016 rps->ecclk = 0;
3017 }
3018
Alex Deucherf4dec312013-07-08 12:15:11 -04003019 if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
3020 ni_dpm_vblank_too_short(rdev))
Alex Deuchera9e61412013-06-25 17:56:16 -04003021 disable_mclk_switching = true;
Alex Deucher797f2032013-08-01 11:54:07 -04003022
3023 if (rps->vclk || rps->dclk) {
3024 disable_mclk_switching = true;
3025 disable_sclk_switching = true;
3026 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003027
3028 if (rdev->pm.dpm.ac_power)
3029 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3030 else
3031 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3032
3033 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3034 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3035 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3036 }
3037 if (rdev->pm.dpm.ac_power == false) {
3038 for (i = 0; i < ps->performance_level_count; i++) {
3039 if (ps->performance_levels[i].mclk > max_limits->mclk)
3040 ps->performance_levels[i].mclk = max_limits->mclk;
3041 if (ps->performance_levels[i].sclk > max_limits->sclk)
3042 ps->performance_levels[i].sclk = max_limits->sclk;
3043 if (ps->performance_levels[i].vddc > max_limits->vddc)
3044 ps->performance_levels[i].vddc = max_limits->vddc;
3045 if (ps->performance_levels[i].vddci > max_limits->vddci)
3046 ps->performance_levels[i].vddci = max_limits->vddci;
3047 }
3048 }
3049
Alex Deucher1db78022014-10-13 11:35:06 -04003050 /* limit clocks to max supported clocks based on voltage dependency tables */
3051 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3052 &max_sclk_vddc);
3053 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3054 &max_mclk_vddci);
3055 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3056 &max_mclk_vddc);
3057
3058 for (i = 0; i < ps->performance_level_count; i++) {
3059 if (max_sclk_vddc) {
3060 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3061 ps->performance_levels[i].sclk = max_sclk_vddc;
3062 }
3063 if (max_mclk_vddci) {
3064 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3065 ps->performance_levels[i].mclk = max_mclk_vddci;
3066 }
3067 if (max_mclk_vddc) {
3068 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3069 ps->performance_levels[i].mclk = max_mclk_vddc;
3070 }
Alex Deucher5615f892015-01-12 17:15:12 -05003071 if (max_mclk) {
3072 if (ps->performance_levels[i].mclk > max_mclk)
3073 ps->performance_levels[i].mclk = max_mclk;
3074 }
3075 if (max_sclk) {
3076 if (ps->performance_levels[i].sclk > max_sclk)
3077 ps->performance_levels[i].sclk = max_sclk;
3078 }
Alex Deucher1db78022014-10-13 11:35:06 -04003079 }
3080
Alex Deuchera9e61412013-06-25 17:56:16 -04003081 /* XXX validate the min clocks required for display */
3082
3083 if (disable_mclk_switching) {
3084 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
Alex Deuchera9e61412013-06-25 17:56:16 -04003085 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3086 } else {
Alex Deuchera9e61412013-06-25 17:56:16 -04003087 mclk = ps->performance_levels[0].mclk;
Alex Deuchera9e61412013-06-25 17:56:16 -04003088 vddci = ps->performance_levels[0].vddci;
3089 }
3090
Alex Deucher797f2032013-08-01 11:54:07 -04003091 if (disable_sclk_switching) {
3092 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3093 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3094 } else {
3095 sclk = ps->performance_levels[0].sclk;
3096 vddc = ps->performance_levels[0].vddc;
3097 }
3098
Alex Deucher11586cf2015-05-11 22:01:52 +02003099 if (rps->vce_active) {
3100 if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
3101 sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
3102 if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
3103 mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
3104 }
3105
Alex Deuchera9e61412013-06-25 17:56:16 -04003106 /* adjusted low state */
3107 ps->performance_levels[0].sclk = sclk;
3108 ps->performance_levels[0].mclk = mclk;
3109 ps->performance_levels[0].vddc = vddc;
3110 ps->performance_levels[0].vddci = vddci;
3111
Alex Deucher797f2032013-08-01 11:54:07 -04003112 if (disable_sclk_switching) {
3113 sclk = ps->performance_levels[0].sclk;
3114 for (i = 1; i < ps->performance_level_count; i++) {
3115 if (sclk < ps->performance_levels[i].sclk)
3116 sclk = ps->performance_levels[i].sclk;
3117 }
3118 for (i = 0; i < ps->performance_level_count; i++) {
3119 ps->performance_levels[i].sclk = sclk;
3120 ps->performance_levels[i].vddc = vddc;
3121 }
3122 } else {
3123 for (i = 1; i < ps->performance_level_count; i++) {
3124 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3125 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3126 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3127 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3128 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003129 }
3130
3131 if (disable_mclk_switching) {
3132 mclk = ps->performance_levels[0].mclk;
3133 for (i = 1; i < ps->performance_level_count; i++) {
3134 if (mclk < ps->performance_levels[i].mclk)
3135 mclk = ps->performance_levels[i].mclk;
3136 }
3137 for (i = 0; i < ps->performance_level_count; i++) {
3138 ps->performance_levels[i].mclk = mclk;
3139 ps->performance_levels[i].vddci = vddci;
3140 }
3141 } else {
3142 for (i = 1; i < ps->performance_level_count; i++) {
3143 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3144 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3145 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3146 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3147 }
3148 }
3149
3150 for (i = 0; i < ps->performance_level_count; i++)
3151 btc_adjust_clock_combinations(rdev, max_limits,
3152 &ps->performance_levels[i]);
3153
3154 for (i = 0; i < ps->performance_level_count; i++) {
Alex Deucher11586cf2015-05-11 22:01:52 +02003155 if (ps->performance_levels[i].vddc < min_vce_voltage)
3156 ps->performance_levels[i].vddc = min_vce_voltage;
Alex Deuchera9e61412013-06-25 17:56:16 -04003157 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3158 ps->performance_levels[i].sclk,
3159 max_limits->vddc, &ps->performance_levels[i].vddc);
3160 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3161 ps->performance_levels[i].mclk,
3162 max_limits->vddci, &ps->performance_levels[i].vddci);
3163 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3164 ps->performance_levels[i].mclk,
3165 max_limits->vddc, &ps->performance_levels[i].vddc);
3166 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3167 rdev->clock.current_dispclk,
3168 max_limits->vddc, &ps->performance_levels[i].vddc);
3169 }
3170
3171 for (i = 0; i < ps->performance_level_count; i++) {
3172 btc_apply_voltage_delta_rules(rdev,
3173 max_limits->vddc, max_limits->vddci,
3174 &ps->performance_levels[i].vddc,
3175 &ps->performance_levels[i].vddci);
3176 }
3177
3178 ps->dc_compatible = true;
3179 for (i = 0; i < ps->performance_level_count; i++) {
3180 if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3181 ps->dc_compatible = false;
3182 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003183}
3184
3185#if 0
3186static int si_read_smc_soft_register(struct radeon_device *rdev,
3187 u16 reg_offset, u32 *value)
3188{
3189 struct si_power_info *si_pi = si_get_pi(rdev);
3190
3191 return si_read_smc_sram_dword(rdev,
3192 si_pi->soft_regs_start + reg_offset, value,
3193 si_pi->sram_end);
3194}
3195#endif
3196
3197static int si_write_smc_soft_register(struct radeon_device *rdev,
3198 u16 reg_offset, u32 value)
3199{
3200 struct si_power_info *si_pi = si_get_pi(rdev);
3201
3202 return si_write_smc_sram_dword(rdev,
3203 si_pi->soft_regs_start + reg_offset,
3204 value, si_pi->sram_end);
3205}
3206
3207static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3208{
3209 bool ret = false;
3210 u32 tmp, width, row, column, bank, density;
3211 bool is_memory_gddr5, is_special;
3212
3213 tmp = RREG32(MC_SEQ_MISC0);
3214 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3215 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3216 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3217
3218 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3219 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3220
3221 tmp = RREG32(MC_ARB_RAMCFG);
3222 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3223 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3224 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3225
3226 density = (1 << (row + column - 20 + bank)) * width;
3227
3228 if ((rdev->pdev->device == 0x6819) &&
3229 is_memory_gddr5 && is_special && (density == 0x400))
3230 ret = true;
3231
3232 return ret;
3233}
3234
3235static void si_get_leakage_vddc(struct radeon_device *rdev)
3236{
3237 struct si_power_info *si_pi = si_get_pi(rdev);
3238 u16 vddc, count = 0;
3239 int i, ret;
3240
3241 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3242 ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3243
3244 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3245 si_pi->leakage_voltage.entries[count].voltage = vddc;
3246 si_pi->leakage_voltage.entries[count].leakage_index =
3247 SISLANDS_LEAKAGE_INDEX0 + i;
3248 count++;
3249 }
3250 }
3251 si_pi->leakage_voltage.count = count;
3252}
3253
3254static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3255 u32 index, u16 *leakage_voltage)
3256{
3257 struct si_power_info *si_pi = si_get_pi(rdev);
3258 int i;
3259
3260 if (leakage_voltage == NULL)
3261 return -EINVAL;
3262
3263 if ((index & 0xff00) != 0xff00)
3264 return -EINVAL;
3265
3266 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3267 return -EINVAL;
3268
3269 if (index < SISLANDS_LEAKAGE_INDEX0)
3270 return -EINVAL;
3271
3272 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3273 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3274 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3275 return 0;
3276 }
3277 }
3278 return -EAGAIN;
3279}
3280
3281static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3282{
3283 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3284 bool want_thermal_protection;
3285 enum radeon_dpm_event_src dpm_event_src;
3286
3287 switch (sources) {
3288 case 0:
3289 default:
3290 want_thermal_protection = false;
3291 break;
3292 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3293 want_thermal_protection = true;
3294 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3295 break;
3296 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3297 want_thermal_protection = true;
3298 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3299 break;
3300 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3301 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3302 want_thermal_protection = true;
3303 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3304 break;
3305 }
3306
3307 if (want_thermal_protection) {
3308 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3309 if (pi->thermal_protection)
3310 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3311 } else {
3312 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3313 }
3314}
3315
3316static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3317 enum radeon_dpm_auto_throttle_src source,
3318 bool enable)
3319{
3320 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3321
3322 if (enable) {
3323 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3324 pi->active_auto_throttle_sources |= 1 << source;
3325 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3326 }
3327 } else {
3328 if (pi->active_auto_throttle_sources & (1 << source)) {
3329 pi->active_auto_throttle_sources &= ~(1 << source);
3330 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3331 }
3332 }
3333}
3334
3335static void si_start_dpm(struct radeon_device *rdev)
3336{
3337 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3338}
3339
3340static void si_stop_dpm(struct radeon_device *rdev)
3341{
3342 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3343}
3344
3345static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3346{
3347 if (enable)
3348 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3349 else
3350 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3351
3352}
3353
3354#if 0
3355static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3356 u32 thermal_level)
3357{
3358 PPSMC_Result ret;
3359
3360 if (thermal_level == 0) {
3361 ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3362 if (ret == PPSMC_Result_OK)
3363 return 0;
3364 else
3365 return -EINVAL;
3366 }
3367 return 0;
3368}
3369
3370static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3371{
3372 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3373}
3374#endif
3375
3376#if 0
3377static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3378{
3379 if (ac_power)
3380 return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3381 0 : -EINVAL;
3382
3383 return 0;
3384}
3385#endif
3386
3387static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3388 PPSMC_Msg msg, u32 parameter)
3389{
3390 WREG32(SMC_SCRATCH0, parameter);
3391 return si_send_msg_to_smc(rdev, msg);
3392}
3393
3394static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3395{
3396 if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3397 return -EINVAL;
3398
3399 return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3400 0 : -EINVAL;
3401}
3402
Alex Deuchera160a6a2013-07-02 18:46:28 -04003403int si_dpm_force_performance_level(struct radeon_device *rdev,
3404 enum radeon_dpm_forced_level level)
Alex Deuchera9e61412013-06-25 17:56:16 -04003405{
Alex Deuchera160a6a2013-07-02 18:46:28 -04003406 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3407 struct ni_ps *ps = ni_get_ps(rps);
Alex Deucher63f22d02013-07-27 17:50:26 -04003408 u32 levels = ps->performance_level_count;
Alex Deuchera9e61412013-06-25 17:56:16 -04003409
Alex Deuchera160a6a2013-07-02 18:46:28 -04003410 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
Alex Deucher63f22d02013-07-27 17:50:26 -04003411 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003412 return -EINVAL;
3413
3414 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3415 return -EINVAL;
3416 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3417 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3418 return -EINVAL;
3419
Alex Deucher63f22d02013-07-27 17:50:26 -04003420 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003421 return -EINVAL;
3422 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3423 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3424 return -EINVAL;
3425
Alex Deucher63f22d02013-07-27 17:50:26 -04003426 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003427 return -EINVAL;
3428 }
3429
3430 rdev->pm.dpm.forced_level = level;
3431
3432 return 0;
Alex Deuchera9e61412013-06-25 17:56:16 -04003433}
Alex Deuchera9e61412013-06-25 17:56:16 -04003434
Alex Deucher98769132015-01-14 16:18:32 -05003435#if 0
Alex Deuchera9e61412013-06-25 17:56:16 -04003436static int si_set_boot_state(struct radeon_device *rdev)
3437{
3438 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3439 0 : -EINVAL;
3440}
Alex Deucher98769132015-01-14 16:18:32 -05003441#endif
Alex Deuchera9e61412013-06-25 17:56:16 -04003442
3443static int si_set_sw_state(struct radeon_device *rdev)
3444{
3445 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3446 0 : -EINVAL;
3447}
3448
3449static int si_halt_smc(struct radeon_device *rdev)
3450{
3451 if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3452 return -EINVAL;
3453
3454 return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3455 0 : -EINVAL;
3456}
3457
3458static int si_resume_smc(struct radeon_device *rdev)
3459{
3460 if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3461 return -EINVAL;
3462
3463 return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3464 0 : -EINVAL;
3465}
3466
3467static void si_dpm_start_smc(struct radeon_device *rdev)
3468{
3469 si_program_jump_on_start(rdev);
3470 si_start_smc(rdev);
3471 si_start_smc_clock(rdev);
3472}
3473
3474static void si_dpm_stop_smc(struct radeon_device *rdev)
3475{
3476 si_reset_smc(rdev);
3477 si_stop_smc_clock(rdev);
3478}
3479
3480static int si_process_firmware_header(struct radeon_device *rdev)
3481{
3482 struct si_power_info *si_pi = si_get_pi(rdev);
3483 u32 tmp;
3484 int ret;
3485
3486 ret = si_read_smc_sram_dword(rdev,
3487 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3488 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3489 &tmp, si_pi->sram_end);
3490 if (ret)
3491 return ret;
3492
3493 si_pi->state_table_start = tmp;
3494
3495 ret = si_read_smc_sram_dword(rdev,
3496 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3497 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3498 &tmp, si_pi->sram_end);
3499 if (ret)
3500 return ret;
3501
3502 si_pi->soft_regs_start = tmp;
3503
3504 ret = si_read_smc_sram_dword(rdev,
3505 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3506 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3507 &tmp, si_pi->sram_end);
3508 if (ret)
3509 return ret;
3510
3511 si_pi->mc_reg_table_start = tmp;
3512
3513 ret = si_read_smc_sram_dword(rdev,
3514 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
Alex Deucher39471ad2014-09-14 21:14:14 -04003515 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3516 &tmp, si_pi->sram_end);
3517 if (ret)
3518 return ret;
3519
3520 si_pi->fan_table_start = tmp;
3521
3522 ret = si_read_smc_sram_dword(rdev,
3523 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
Alex Deuchera9e61412013-06-25 17:56:16 -04003524 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3525 &tmp, si_pi->sram_end);
3526 if (ret)
3527 return ret;
3528
3529 si_pi->arb_table_start = tmp;
3530
3531 ret = si_read_smc_sram_dword(rdev,
3532 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3533 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3534 &tmp, si_pi->sram_end);
3535 if (ret)
3536 return ret;
3537
3538 si_pi->cac_table_start = tmp;
3539
3540 ret = si_read_smc_sram_dword(rdev,
3541 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3542 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3543 &tmp, si_pi->sram_end);
3544 if (ret)
3545 return ret;
3546
3547 si_pi->dte_table_start = tmp;
3548
3549 ret = si_read_smc_sram_dword(rdev,
3550 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3551 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3552 &tmp, si_pi->sram_end);
3553 if (ret)
3554 return ret;
3555
3556 si_pi->spll_table_start = tmp;
3557
3558 ret = si_read_smc_sram_dword(rdev,
3559 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3560 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3561 &tmp, si_pi->sram_end);
3562 if (ret)
3563 return ret;
3564
3565 si_pi->papm_cfg_table_start = tmp;
3566
3567 return ret;
3568}
3569
3570static void si_read_clock_registers(struct radeon_device *rdev)
3571{
3572 struct si_power_info *si_pi = si_get_pi(rdev);
3573
3574 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3575 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3576 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3577 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3578 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3579 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3580 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3581 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3582 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3583 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3584 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3585 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3586 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3587 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3588 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3589}
3590
3591static void si_enable_thermal_protection(struct radeon_device *rdev,
3592 bool enable)
3593{
3594 if (enable)
3595 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3596 else
3597 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3598}
3599
3600static void si_enable_acpi_power_management(struct radeon_device *rdev)
3601{
3602 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3603}
3604
3605#if 0
3606static int si_enter_ulp_state(struct radeon_device *rdev)
3607{
3608 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3609
3610 udelay(25000);
3611
3612 return 0;
3613}
3614
3615static int si_exit_ulp_state(struct radeon_device *rdev)
3616{
3617 int i;
3618
3619 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3620
3621 udelay(7000);
3622
3623 for (i = 0; i < rdev->usec_timeout; i++) {
3624 if (RREG32(SMC_RESP_0) == 1)
3625 break;
3626 udelay(1000);
3627 }
3628
3629 return 0;
3630}
3631#endif
3632
3633static int si_notify_smc_display_change(struct radeon_device *rdev,
3634 bool has_display)
3635{
3636 PPSMC_Msg msg = has_display ?
3637 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3638
3639 return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3640 0 : -EINVAL;
3641}
3642
3643static void si_program_response_times(struct radeon_device *rdev)
3644{
3645 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3646 u32 vddc_dly, acpi_dly, vbi_dly;
3647 u32 reference_clock;
3648
3649 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3650
3651 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3652 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3653
3654 if (voltage_response_time == 0)
3655 voltage_response_time = 1000;
3656
3657 acpi_delay_time = 15000;
3658 vbi_time_out = 100000;
3659
3660 reference_clock = radeon_get_xclk(rdev);
3661
3662 vddc_dly = (voltage_response_time * reference_clock) / 100;
3663 acpi_dly = (acpi_delay_time * reference_clock) / 100;
3664 vbi_dly = (vbi_time_out * reference_clock) / 100;
3665
3666 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
3667 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
3668 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3669 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3670}
3671
3672static void si_program_ds_registers(struct radeon_device *rdev)
3673{
3674 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3675 u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3676
3677 if (eg_pi->sclk_deep_sleep) {
3678 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3679 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3680 ~AUTOSCALE_ON_SS_CLEAR);
3681 }
3682}
3683
3684static void si_program_display_gap(struct radeon_device *rdev)
3685{
3686 u32 tmp, pipe;
3687 int i;
3688
3689 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3690 if (rdev->pm.dpm.new_active_crtc_count > 0)
3691 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3692 else
3693 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3694
3695 if (rdev->pm.dpm.new_active_crtc_count > 1)
3696 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3697 else
3698 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3699
3700 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3701
3702 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3703 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3704
3705 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3706 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3707 /* find the first active crtc */
3708 for (i = 0; i < rdev->num_crtc; i++) {
3709 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3710 break;
3711 }
3712 if (i == rdev->num_crtc)
3713 pipe = 0;
3714 else
3715 pipe = i;
3716
3717 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3718 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3719 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3720 }
3721
Alex Deucher45733882013-10-10 12:31:43 -04003722 /* Setting this to false forces the performance state to low if the crtcs are disabled.
3723 * This can be a problem on PowerXpress systems or if you want to use the card
Alex Deucherffcda352014-01-27 13:04:56 -05003724 * for offscreen rendering or compute if there are no crtcs enabled.
Alex Deucher45733882013-10-10 12:31:43 -04003725 */
Alex Deucherffcda352014-01-27 13:04:56 -05003726 si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
Alex Deuchera9e61412013-06-25 17:56:16 -04003727}
3728
3729static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3730{
3731 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3732
3733 if (enable) {
3734 if (pi->sclk_ss)
3735 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3736 } else {
3737 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3738 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3739 }
3740}
3741
3742static void si_setup_bsp(struct radeon_device *rdev)
3743{
3744 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3745 u32 xclk = radeon_get_xclk(rdev);
3746
3747 r600_calculate_u_and_p(pi->asi,
3748 xclk,
3749 16,
3750 &pi->bsp,
3751 &pi->bsu);
3752
3753 r600_calculate_u_and_p(pi->pasi,
3754 xclk,
3755 16,
3756 &pi->pbsp,
3757 &pi->pbsu);
3758
3759
3760 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3761 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3762
3763 WREG32(CG_BSP, pi->dsp);
3764}
3765
3766static void si_program_git(struct radeon_device *rdev)
3767{
3768 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3769}
3770
3771static void si_program_tp(struct radeon_device *rdev)
3772{
3773 int i;
3774 enum r600_td td = R600_TD_DFLT;
3775
3776 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3777 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3778
3779 if (td == R600_TD_AUTO)
3780 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3781 else
3782 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3783
3784 if (td == R600_TD_UP)
3785 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3786
3787 if (td == R600_TD_DOWN)
3788 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3789}
3790
3791static void si_program_tpp(struct radeon_device *rdev)
3792{
3793 WREG32(CG_TPC, R600_TPC_DFLT);
3794}
3795
3796static void si_program_sstp(struct radeon_device *rdev)
3797{
3798 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3799}
3800
3801static void si_enable_display_gap(struct radeon_device *rdev)
3802{
3803 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3804
Alex Deucher489bc472013-07-26 18:05:07 -04003805 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3806 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3807 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3808
Alex Deuchera9e61412013-06-25 17:56:16 -04003809 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
Alex Deucher489bc472013-07-26 18:05:07 -04003810 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
Alex Deuchera9e61412013-06-25 17:56:16 -04003811 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3812 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3813}
3814
3815static void si_program_vc(struct radeon_device *rdev)
3816{
3817 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3818
3819 WREG32(CG_FTV, pi->vrc);
3820}
3821
3822static void si_clear_vc(struct radeon_device *rdev)
3823{
3824 WREG32(CG_FTV, 0);
3825}
3826
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003827u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
Alex Deuchera9e61412013-06-25 17:56:16 -04003828{
3829 u8 mc_para_index;
3830
3831 if (memory_clock < 10000)
3832 mc_para_index = 0;
3833 else if (memory_clock >= 80000)
3834 mc_para_index = 0x0f;
3835 else
3836 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3837 return mc_para_index;
3838}
3839
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003840u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
Alex Deuchera9e61412013-06-25 17:56:16 -04003841{
3842 u8 mc_para_index;
3843
3844 if (strobe_mode) {
3845 if (memory_clock < 12500)
3846 mc_para_index = 0x00;
3847 else if (memory_clock > 47500)
3848 mc_para_index = 0x0f;
3849 else
3850 mc_para_index = (u8)((memory_clock - 10000) / 2500);
3851 } else {
3852 if (memory_clock < 65000)
3853 mc_para_index = 0x00;
3854 else if (memory_clock > 135000)
3855 mc_para_index = 0x0f;
3856 else
3857 mc_para_index = (u8)((memory_clock - 60000) / 5000);
3858 }
3859 return mc_para_index;
3860}
3861
3862static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3863{
3864 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3865 bool strobe_mode = false;
3866 u8 result = 0;
3867
3868 if (mclk <= pi->mclk_strobe_mode_threshold)
3869 strobe_mode = true;
3870
3871 if (pi->mem_gddr5)
3872 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3873 else
3874 result = si_get_ddr3_mclk_frequency_ratio(mclk);
3875
3876 if (strobe_mode)
3877 result |= SISLANDS_SMC_STROBE_ENABLE;
3878
3879 return result;
3880}
3881
3882static int si_upload_firmware(struct radeon_device *rdev)
3883{
3884 struct si_power_info *si_pi = si_get_pi(rdev);
3885 int ret;
3886
3887 si_reset_smc(rdev);
3888 si_stop_smc_clock(rdev);
3889
3890 ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3891
3892 return ret;
3893}
3894
3895static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3896 const struct atom_voltage_table *table,
3897 const struct radeon_phase_shedding_limits_table *limits)
3898{
3899 u32 data, num_bits, num_levels;
3900
3901 if ((table == NULL) || (limits == NULL))
3902 return false;
3903
3904 data = table->mask_low;
3905
3906 num_bits = hweight32(data);
3907
3908 if (num_bits == 0)
3909 return false;
3910
3911 num_levels = (1 << num_bits);
3912
3913 if (table->count != num_levels)
3914 return false;
3915
3916 if (limits->count != (num_levels - 1))
3917 return false;
3918
3919 return true;
3920}
3921
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003922void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3923 u32 max_voltage_steps,
3924 struct atom_voltage_table *voltage_table)
Alex Deuchera9e61412013-06-25 17:56:16 -04003925{
3926 unsigned int i, diff;
3927
Alex Deucher9dd93332013-04-29 18:53:52 -04003928 if (voltage_table->count <= max_voltage_steps)
Alex Deuchera9e61412013-06-25 17:56:16 -04003929 return;
3930
Alex Deucher9dd93332013-04-29 18:53:52 -04003931 diff = voltage_table->count - max_voltage_steps;
Alex Deuchera9e61412013-06-25 17:56:16 -04003932
Alex Deucher9dd93332013-04-29 18:53:52 -04003933 for (i= 0; i < max_voltage_steps; i++)
Alex Deuchera9e61412013-06-25 17:56:16 -04003934 voltage_table->entries[i] = voltage_table->entries[i + diff];
3935
Alex Deucher9dd93332013-04-29 18:53:52 -04003936 voltage_table->count = max_voltage_steps;
Alex Deuchera9e61412013-06-25 17:56:16 -04003937}
3938
Alex Deucher636e2582014-06-06 18:43:45 -04003939static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3940 struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3941 struct atom_voltage_table *voltage_table)
3942{
3943 u32 i;
3944
3945 if (voltage_dependency_table == NULL)
3946 return -EINVAL;
3947
3948 voltage_table->mask_low = 0;
3949 voltage_table->phase_delay = 0;
3950
3951 voltage_table->count = voltage_dependency_table->count;
3952 for (i = 0; i < voltage_table->count; i++) {
3953 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3954 voltage_table->entries[i].smio_low = 0;
3955 }
3956
3957 return 0;
3958}
3959
Alex Deuchera9e61412013-06-25 17:56:16 -04003960static int si_construct_voltage_tables(struct radeon_device *rdev)
3961{
3962 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3963 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3964 struct si_power_info *si_pi = si_get_pi(rdev);
3965 int ret;
3966
Alex Deucher636e2582014-06-06 18:43:45 -04003967 if (pi->voltage_control) {
3968 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3969 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3970 if (ret)
3971 return ret;
Alex Deuchera9e61412013-06-25 17:56:16 -04003972
Alex Deucher636e2582014-06-06 18:43:45 -04003973 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3974 si_trim_voltage_table_to_fit_state_table(rdev,
3975 SISLANDS_MAX_NO_VREG_STEPS,
3976 &eg_pi->vddc_voltage_table);
3977 } else if (si_pi->voltage_control_svi2) {
3978 ret = si_get_svi2_voltage_table(rdev,
3979 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3980 &eg_pi->vddc_voltage_table);
3981 if (ret)
3982 return ret;
3983 } else {
3984 return -EINVAL;
3985 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003986
3987 if (eg_pi->vddci_control) {
3988 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3989 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3990 if (ret)
3991 return ret;
3992
3993 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
Alex Deucher9dd93332013-04-29 18:53:52 -04003994 si_trim_voltage_table_to_fit_state_table(rdev,
3995 SISLANDS_MAX_NO_VREG_STEPS,
3996 &eg_pi->vddci_voltage_table);
Alex Deuchera9e61412013-06-25 17:56:16 -04003997 }
Alex Deucher636e2582014-06-06 18:43:45 -04003998 if (si_pi->vddci_control_svi2) {
3999 ret = si_get_svi2_voltage_table(rdev,
4000 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4001 &eg_pi->vddci_voltage_table);
4002 if (ret)
4003 return ret;
4004 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004005
4006 if (pi->mvdd_control) {
4007 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
4008 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4009
4010 if (ret) {
4011 pi->mvdd_control = false;
4012 return ret;
4013 }
4014
4015 if (si_pi->mvdd_voltage_table.count == 0) {
4016 pi->mvdd_control = false;
4017 return -EINVAL;
4018 }
4019
4020 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
Alex Deucher9dd93332013-04-29 18:53:52 -04004021 si_trim_voltage_table_to_fit_state_table(rdev,
4022 SISLANDS_MAX_NO_VREG_STEPS,
4023 &si_pi->mvdd_voltage_table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004024 }
4025
4026 if (si_pi->vddc_phase_shed_control) {
4027 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
4028 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4029 if (ret)
4030 si_pi->vddc_phase_shed_control = false;
4031
4032 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4033 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4034 si_pi->vddc_phase_shed_control = false;
4035 }
4036
4037 return 0;
4038}
4039
4040static void si_populate_smc_voltage_table(struct radeon_device *rdev,
4041 const struct atom_voltage_table *voltage_table,
4042 SISLANDS_SMC_STATETABLE *table)
4043{
4044 unsigned int i;
4045
4046 for (i = 0; i < voltage_table->count; i++)
4047 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4048}
4049
4050static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
4051 SISLANDS_SMC_STATETABLE *table)
4052{
4053 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4054 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4055 struct si_power_info *si_pi = si_get_pi(rdev);
4056 u8 i;
4057
Alex Deucher636e2582014-06-06 18:43:45 -04004058 if (si_pi->voltage_control_svi2) {
4059 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4060 si_pi->svc_gpio_id);
4061 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4062 si_pi->svd_gpio_id);
4063 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4064 2);
4065 } else {
4066 if (eg_pi->vddc_voltage_table.count) {
4067 si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
4068 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4069 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
Alex Deuchera9e61412013-06-25 17:56:16 -04004070
Alex Deucher636e2582014-06-06 18:43:45 -04004071 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4072 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4073 table->maxVDDCIndexInPPTable = i;
4074 break;
4075 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004076 }
4077 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004078
Alex Deucher636e2582014-06-06 18:43:45 -04004079 if (eg_pi->vddci_voltage_table.count) {
4080 si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004081
Alex Deucher636e2582014-06-06 18:43:45 -04004082 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4083 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4084 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004085
4086
Alex Deucher636e2582014-06-06 18:43:45 -04004087 if (si_pi->mvdd_voltage_table.count) {
4088 si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004089
Alex Deucher636e2582014-06-06 18:43:45 -04004090 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4091 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4092 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004093
Alex Deucher636e2582014-06-06 18:43:45 -04004094 if (si_pi->vddc_phase_shed_control) {
4095 if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4096 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4097 si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004098
Alex Deucher636e2582014-06-06 18:43:45 -04004099 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4100 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
Alex Deuchera9e61412013-06-25 17:56:16 -04004101
Alex Deucher636e2582014-06-06 18:43:45 -04004102 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4103 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4104 } else {
4105 si_pi->vddc_phase_shed_control = false;
4106 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004107 }
4108 }
4109
4110 return 0;
4111}
4112
4113static int si_populate_voltage_value(struct radeon_device *rdev,
4114 const struct atom_voltage_table *table,
4115 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4116{
4117 unsigned int i;
4118
4119 for (i = 0; i < table->count; i++) {
4120 if (value <= table->entries[i].value) {
4121 voltage->index = (u8)i;
4122 voltage->value = cpu_to_be16(table->entries[i].value);
4123 break;
4124 }
4125 }
4126
4127 if (i >= table->count)
4128 return -EINVAL;
4129
4130 return 0;
4131}
4132
4133static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4134 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4135{
4136 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4137 struct si_power_info *si_pi = si_get_pi(rdev);
4138
4139 if (pi->mvdd_control) {
4140 if (mclk <= pi->mvdd_split_frequency)
4141 voltage->index = 0;
4142 else
4143 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4144
4145 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4146 }
4147 return 0;
4148}
4149
4150static int si_get_std_voltage_value(struct radeon_device *rdev,
4151 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4152 u16 *std_voltage)
4153{
4154 u16 v_index;
4155 bool voltage_found = false;
4156 *std_voltage = be16_to_cpu(voltage->value);
4157
4158 if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4159 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4160 if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4161 return -EINVAL;
4162
4163 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4164 if (be16_to_cpu(voltage->value) ==
4165 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4166 voltage_found = true;
4167 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4168 *std_voltage =
4169 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4170 else
4171 *std_voltage =
4172 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4173 break;
4174 }
4175 }
4176
4177 if (!voltage_found) {
4178 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4179 if (be16_to_cpu(voltage->value) <=
4180 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4181 voltage_found = true;
4182 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4183 *std_voltage =
4184 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4185 else
4186 *std_voltage =
4187 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4188 break;
4189 }
4190 }
4191 }
4192 } else {
4193 if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4194 *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4195 }
4196 }
4197
4198 return 0;
4199}
4200
4201static int si_populate_std_voltage_value(struct radeon_device *rdev,
4202 u16 value, u8 index,
4203 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4204{
4205 voltage->index = index;
4206 voltage->value = cpu_to_be16(value);
4207
4208 return 0;
4209}
4210
4211static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4212 const struct radeon_phase_shedding_limits_table *limits,
4213 u16 voltage, u32 sclk, u32 mclk,
4214 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4215{
4216 unsigned int i;
4217
4218 for (i = 0; i < limits->count; i++) {
4219 if ((voltage <= limits->entries[i].voltage) &&
4220 (sclk <= limits->entries[i].sclk) &&
4221 (mclk <= limits->entries[i].mclk))
4222 break;
4223 }
4224
4225 smc_voltage->phase_settings = (u8)i;
4226
4227 return 0;
4228}
4229
4230static int si_init_arb_table_index(struct radeon_device *rdev)
4231{
4232 struct si_power_info *si_pi = si_get_pi(rdev);
4233 u32 tmp;
4234 int ret;
4235
4236 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4237 if (ret)
4238 return ret;
4239
4240 tmp &= 0x00FFFFFF;
4241 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4242
4243 return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
4244}
4245
4246static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4247{
4248 return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4249}
4250
4251static int si_reset_to_default(struct radeon_device *rdev)
4252{
4253 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4254 0 : -EINVAL;
4255}
4256
4257static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4258{
4259 struct si_power_info *si_pi = si_get_pi(rdev);
4260 u32 tmp;
4261 int ret;
4262
4263 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4264 &tmp, si_pi->sram_end);
4265 if (ret)
4266 return ret;
4267
4268 tmp = (tmp >> 24) & 0xff;
4269
4270 if (tmp == MC_CG_ARB_FREQ_F0)
4271 return 0;
4272
4273 return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4274}
4275
4276static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4277 u32 engine_clock)
4278{
Alex Deuchera9e61412013-06-25 17:56:16 -04004279 u32 dram_rows;
4280 u32 dram_refresh_rate;
4281 u32 mc_arb_rfsh_rate;
4282 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4283
Alex Deucherf44a0122013-07-26 18:18:32 -04004284 if (tmp >= 4)
4285 dram_rows = 16384;
Alex Deuchera9e61412013-06-25 17:56:16 -04004286 else
Alex Deucherf44a0122013-07-26 18:18:32 -04004287 dram_rows = 1 << (tmp + 10);
Alex Deuchera9e61412013-06-25 17:56:16 -04004288
4289 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4290 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4291
4292 return mc_arb_rfsh_rate;
4293}
4294
4295static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4296 struct rv7xx_pl *pl,
4297 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4298{
4299 u32 dram_timing;
4300 u32 dram_timing2;
4301 u32 burst_time;
4302
4303 arb_regs->mc_arb_rfsh_rate =
4304 (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4305
4306 radeon_atom_set_engine_dram_timings(rdev,
4307 pl->sclk,
4308 pl->mclk);
4309
4310 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4311 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4312 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4313
4314 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4315 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4316 arb_regs->mc_arb_burst_time = (u8)burst_time;
4317
4318 return 0;
4319}
4320
4321static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4322 struct radeon_ps *radeon_state,
4323 unsigned int first_arb_set)
4324{
4325 struct si_power_info *si_pi = si_get_pi(rdev);
4326 struct ni_ps *state = ni_get_ps(radeon_state);
4327 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4328 int i, ret = 0;
4329
4330 for (i = 0; i < state->performance_level_count; i++) {
4331 ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4332 if (ret)
4333 break;
4334 ret = si_copy_bytes_to_smc(rdev,
4335 si_pi->arb_table_start +
4336 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4337 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4338 (u8 *)&arb_regs,
4339 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4340 si_pi->sram_end);
4341 if (ret)
4342 break;
4343 }
4344
4345 return ret;
4346}
4347
4348static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4349 struct radeon_ps *radeon_new_state)
4350{
4351 return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4352 SISLANDS_DRIVER_STATE_ARB_INDEX);
4353}
4354
4355static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4356 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4357{
4358 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4359 struct si_power_info *si_pi = si_get_pi(rdev);
4360
4361 if (pi->mvdd_control)
4362 return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4363 si_pi->mvdd_bootup_value, voltage);
4364
4365 return 0;
4366}
4367
4368static int si_populate_smc_initial_state(struct radeon_device *rdev,
4369 struct radeon_ps *radeon_initial_state,
4370 SISLANDS_SMC_STATETABLE *table)
4371{
4372 struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4373 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4374 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4375 struct si_power_info *si_pi = si_get_pi(rdev);
4376 u32 reg;
4377 int ret;
4378
4379 table->initialState.levels[0].mclk.vDLL_CNTL =
4380 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4381 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4382 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4383 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4384 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4385 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4386 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4387 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4388 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4389 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4390 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4391 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4392 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4393 table->initialState.levels[0].mclk.vMPLL_SS =
4394 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4395 table->initialState.levels[0].mclk.vMPLL_SS2 =
4396 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4397
4398 table->initialState.levels[0].mclk.mclk_value =
4399 cpu_to_be32(initial_state->performance_levels[0].mclk);
4400
4401 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4402 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4403 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4404 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4405 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4406 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4407 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4408 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4409 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4410 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4411 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4412 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4413
4414 table->initialState.levels[0].sclk.sclk_value =
4415 cpu_to_be32(initial_state->performance_levels[0].sclk);
4416
4417 table->initialState.levels[0].arbRefreshState =
4418 SISLANDS_INITIAL_STATE_ARB_INDEX;
4419
4420 table->initialState.levels[0].ACIndex = 0;
4421
4422 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4423 initial_state->performance_levels[0].vddc,
4424 &table->initialState.levels[0].vddc);
4425
4426 if (!ret) {
4427 u16 std_vddc;
4428
4429 ret = si_get_std_voltage_value(rdev,
4430 &table->initialState.levels[0].vddc,
4431 &std_vddc);
4432 if (!ret)
4433 si_populate_std_voltage_value(rdev, std_vddc,
4434 table->initialState.levels[0].vddc.index,
4435 &table->initialState.levels[0].std_vddc);
4436 }
4437
4438 if (eg_pi->vddci_control)
4439 si_populate_voltage_value(rdev,
4440 &eg_pi->vddci_voltage_table,
4441 initial_state->performance_levels[0].vddci,
4442 &table->initialState.levels[0].vddci);
4443
4444 if (si_pi->vddc_phase_shed_control)
4445 si_populate_phase_shedding_value(rdev,
4446 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4447 initial_state->performance_levels[0].vddc,
4448 initial_state->performance_levels[0].sclk,
4449 initial_state->performance_levels[0].mclk,
4450 &table->initialState.levels[0].vddc);
4451
4452 si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4453
4454 reg = CG_R(0xffff) | CG_L(0);
4455 table->initialState.levels[0].aT = cpu_to_be32(reg);
4456
4457 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4458
4459 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4460
4461 if (pi->mem_gddr5) {
4462 table->initialState.levels[0].strobeMode =
4463 si_get_strobe_mode_settings(rdev,
4464 initial_state->performance_levels[0].mclk);
4465
4466 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4467 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4468 else
4469 table->initialState.levels[0].mcFlags = 0;
4470 }
4471
4472 table->initialState.levelCount = 1;
4473
4474 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4475
4476 table->initialState.levels[0].dpm2.MaxPS = 0;
4477 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4478 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4479 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4480 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4481
4482 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4483 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4484
4485 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4486 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4487
4488 return 0;
4489}
4490
4491static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4492 SISLANDS_SMC_STATETABLE *table)
4493{
4494 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4495 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4496 struct si_power_info *si_pi = si_get_pi(rdev);
4497 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4498 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4499 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4500 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4501 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4502 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4503 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4504 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4505 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4506 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4507 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4508 u32 reg;
4509 int ret;
4510
4511 table->ACPIState = table->initialState;
4512
4513 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4514
4515 if (pi->acpi_vddc) {
4516 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4517 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4518 if (!ret) {
4519 u16 std_vddc;
4520
4521 ret = si_get_std_voltage_value(rdev,
4522 &table->ACPIState.levels[0].vddc, &std_vddc);
4523 if (!ret)
4524 si_populate_std_voltage_value(rdev, std_vddc,
4525 table->ACPIState.levels[0].vddc.index,
4526 &table->ACPIState.levels[0].std_vddc);
4527 }
4528 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4529
4530 if (si_pi->vddc_phase_shed_control) {
4531 si_populate_phase_shedding_value(rdev,
4532 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4533 pi->acpi_vddc,
4534 0,
4535 0,
4536 &table->ACPIState.levels[0].vddc);
4537 }
4538 } else {
4539 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4540 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4541 if (!ret) {
4542 u16 std_vddc;
4543
4544 ret = si_get_std_voltage_value(rdev,
4545 &table->ACPIState.levels[0].vddc, &std_vddc);
4546
4547 if (!ret)
4548 si_populate_std_voltage_value(rdev, std_vddc,
4549 table->ACPIState.levels[0].vddc.index,
4550 &table->ACPIState.levels[0].std_vddc);
4551 }
4552 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4553 si_pi->sys_pcie_mask,
4554 si_pi->boot_pcie_gen,
4555 RADEON_PCIE_GEN1);
4556
4557 if (si_pi->vddc_phase_shed_control)
4558 si_populate_phase_shedding_value(rdev,
4559 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4560 pi->min_vddc_in_table,
4561 0,
4562 0,
4563 &table->ACPIState.levels[0].vddc);
4564 }
4565
4566 if (pi->acpi_vddc) {
4567 if (eg_pi->acpi_vddci)
4568 si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4569 eg_pi->acpi_vddci,
4570 &table->ACPIState.levels[0].vddci);
4571 }
4572
4573 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4574 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4575
4576 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4577
4578 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4579 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4580
4581 table->ACPIState.levels[0].mclk.vDLL_CNTL =
4582 cpu_to_be32(dll_cntl);
4583 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4584 cpu_to_be32(mclk_pwrmgt_cntl);
4585 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4586 cpu_to_be32(mpll_ad_func_cntl);
4587 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4588 cpu_to_be32(mpll_dq_func_cntl);
4589 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4590 cpu_to_be32(mpll_func_cntl);
4591 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4592 cpu_to_be32(mpll_func_cntl_1);
4593 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4594 cpu_to_be32(mpll_func_cntl_2);
4595 table->ACPIState.levels[0].mclk.vMPLL_SS =
4596 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4597 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4598 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4599
4600 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4601 cpu_to_be32(spll_func_cntl);
4602 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4603 cpu_to_be32(spll_func_cntl_2);
4604 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4605 cpu_to_be32(spll_func_cntl_3);
4606 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4607 cpu_to_be32(spll_func_cntl_4);
4608
4609 table->ACPIState.levels[0].mclk.mclk_value = 0;
4610 table->ACPIState.levels[0].sclk.sclk_value = 0;
4611
4612 si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4613
4614 if (eg_pi->dynamic_ac_timing)
4615 table->ACPIState.levels[0].ACIndex = 0;
4616
4617 table->ACPIState.levels[0].dpm2.MaxPS = 0;
4618 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4619 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4620 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4621 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4622
4623 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4624 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4625
4626 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4627 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4628
4629 return 0;
4630}
4631
4632static int si_populate_ulv_state(struct radeon_device *rdev,
4633 SISLANDS_SMC_SWSTATE *state)
4634{
4635 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4636 struct si_power_info *si_pi = si_get_pi(rdev);
4637 struct si_ulv_param *ulv = &si_pi->ulv;
4638 u32 sclk_in_sr = 1350; /* ??? */
4639 int ret;
4640
4641 ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4642 &state->levels[0]);
4643 if (!ret) {
4644 if (eg_pi->sclk_deep_sleep) {
4645 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4646 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4647 else
4648 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4649 }
4650 if (ulv->one_pcie_lane_in_ulv)
4651 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4652 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4653 state->levels[0].ACIndex = 1;
4654 state->levels[0].std_vddc = state->levels[0].vddc;
4655 state->levelCount = 1;
4656
4657 state->flags |= PPSMC_SWSTATE_FLAG_DC;
4658 }
4659
4660 return ret;
4661}
4662
4663static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4664{
4665 struct si_power_info *si_pi = si_get_pi(rdev);
4666 struct si_ulv_param *ulv = &si_pi->ulv;
4667 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4668 int ret;
4669
4670 ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4671 &arb_regs);
4672 if (ret)
4673 return ret;
4674
4675 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4676 ulv->volt_change_delay);
4677
4678 ret = si_copy_bytes_to_smc(rdev,
4679 si_pi->arb_table_start +
4680 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4681 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4682 (u8 *)&arb_regs,
4683 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4684 si_pi->sram_end);
4685
4686 return ret;
4687}
4688
4689static void si_get_mvdd_configuration(struct radeon_device *rdev)
4690{
4691 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4692
4693 pi->mvdd_split_frequency = 30000;
4694}
4695
4696static int si_init_smc_table(struct radeon_device *rdev)
4697{
4698 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4699 struct si_power_info *si_pi = si_get_pi(rdev);
4700 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4701 const struct si_ulv_param *ulv = &si_pi->ulv;
4702 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
4703 int ret;
4704 u32 lane_width;
4705 u32 vr_hot_gpio;
4706
4707 si_populate_smc_voltage_tables(rdev, table);
4708
4709 switch (rdev->pm.int_thermal_type) {
4710 case THERMAL_TYPE_SI:
4711 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4712 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4713 break;
4714 case THERMAL_TYPE_NONE:
4715 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4716 break;
4717 default:
4718 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4719 break;
4720 }
4721
4722 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4723 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4724
4725 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4726 if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4727 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4728 }
4729
4730 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4731 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4732
4733 if (pi->mem_gddr5)
4734 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4735
4736 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
Alex Deucher69603942013-11-01 13:30:55 -04004737 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
Alex Deuchera9e61412013-06-25 17:56:16 -04004738
4739 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4740 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4741 vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4742 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4743 vr_hot_gpio);
4744 }
4745
4746 ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4747 if (ret)
4748 return ret;
4749
4750 ret = si_populate_smc_acpi_state(rdev, table);
4751 if (ret)
4752 return ret;
4753
4754 table->driverState = table->initialState;
4755
4756 ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4757 SISLANDS_INITIAL_STATE_ARB_INDEX);
4758 if (ret)
4759 return ret;
4760
4761 if (ulv->supported && ulv->pl.vddc) {
4762 ret = si_populate_ulv_state(rdev, &table->ULVState);
4763 if (ret)
4764 return ret;
4765
4766 ret = si_program_ulv_memory_timing_parameters(rdev);
4767 if (ret)
4768 return ret;
4769
4770 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4771 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4772
4773 lane_width = radeon_get_pcie_lanes(rdev);
4774 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4775 } else {
4776 table->ULVState = table->initialState;
4777 }
4778
4779 return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4780 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4781 si_pi->sram_end);
4782}
4783
4784static int si_calculate_sclk_params(struct radeon_device *rdev,
4785 u32 engine_clock,
4786 SISLANDS_SMC_SCLK_VALUE *sclk)
4787{
4788 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4789 struct si_power_info *si_pi = si_get_pi(rdev);
4790 struct atom_clock_dividers dividers;
4791 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4792 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4793 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4794 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4795 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4796 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4797 u64 tmp;
4798 u32 reference_clock = rdev->clock.spll.reference_freq;
4799 u32 reference_divider;
4800 u32 fbdiv;
4801 int ret;
4802
4803 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4804 engine_clock, false, &dividers);
4805 if (ret)
4806 return ret;
4807
4808 reference_divider = 1 + dividers.ref_div;
4809
4810 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4811 do_div(tmp, reference_clock);
4812 fbdiv = (u32) tmp;
4813
4814 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4815 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4816 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4817
4818 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4819 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4820
4821 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4822 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4823 spll_func_cntl_3 |= SPLL_DITHEN;
4824
4825 if (pi->sclk_ss) {
4826 struct radeon_atom_ss ss;
4827 u32 vco_freq = engine_clock * dividers.post_div;
4828
4829 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4830 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4831 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4832 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4833
4834 cg_spll_spread_spectrum &= ~CLK_S_MASK;
4835 cg_spll_spread_spectrum |= CLK_S(clk_s);
4836 cg_spll_spread_spectrum |= SSEN;
4837
4838 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4839 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4840 }
4841 }
4842
4843 sclk->sclk_value = engine_clock;
4844 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4845 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4846 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4847 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4848 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4849 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4850
4851 return 0;
4852}
4853
4854static int si_populate_sclk_value(struct radeon_device *rdev,
4855 u32 engine_clock,
4856 SISLANDS_SMC_SCLK_VALUE *sclk)
4857{
4858 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4859 int ret;
4860
4861 ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4862 if (!ret) {
4863 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4864 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4865 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4866 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4867 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4868 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4869 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4870 }
4871
4872 return ret;
4873}
4874
4875static int si_populate_mclk_value(struct radeon_device *rdev,
4876 u32 engine_clock,
4877 u32 memory_clock,
4878 SISLANDS_SMC_MCLK_VALUE *mclk,
4879 bool strobe_mode,
4880 bool dll_state_on)
4881{
4882 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4883 struct si_power_info *si_pi = si_get_pi(rdev);
4884 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4885 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4886 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4887 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4888 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4889 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4890 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4891 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4892 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4893 struct atom_mpll_param mpll_param;
4894 int ret;
4895
4896 ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4897 if (ret)
4898 return ret;
4899
4900 mpll_func_cntl &= ~BWCTRL_MASK;
4901 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4902
4903 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4904 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4905 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4906
4907 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4908 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4909
4910 if (pi->mem_gddr5) {
4911 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4912 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4913 YCLK_POST_DIV(mpll_param.post_div);
4914 }
4915
4916 if (pi->mclk_ss) {
4917 struct radeon_atom_ss ss;
4918 u32 freq_nom;
4919 u32 tmp;
4920 u32 reference_clock = rdev->clock.mpll.reference_freq;
4921
4922 if (pi->mem_gddr5)
4923 freq_nom = memory_clock * 4;
4924 else
4925 freq_nom = memory_clock * 2;
4926
4927 tmp = freq_nom / reference_clock;
4928 tmp = tmp * tmp;
4929 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4930 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4931 u32 clks = reference_clock * 5 / ss.rate;
4932 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4933
4934 mpll_ss1 &= ~CLKV_MASK;
4935 mpll_ss1 |= CLKV(clkv);
4936
4937 mpll_ss2 &= ~CLKS_MASK;
4938 mpll_ss2 |= CLKS(clks);
4939 }
4940 }
4941
4942 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4943 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4944
4945 if (dll_state_on)
4946 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4947 else
4948 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4949
4950 mclk->mclk_value = cpu_to_be32(memory_clock);
4951 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4952 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4953 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4954 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4955 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4956 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4957 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4958 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4959 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4960
4961 return 0;
4962}
4963
4964static void si_populate_smc_sp(struct radeon_device *rdev,
4965 struct radeon_ps *radeon_state,
4966 SISLANDS_SMC_SWSTATE *smc_state)
4967{
4968 struct ni_ps *ps = ni_get_ps(radeon_state);
4969 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4970 int i;
4971
4972 for (i = 0; i < ps->performance_level_count - 1; i++)
4973 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4974
4975 smc_state->levels[ps->performance_level_count - 1].bSP =
4976 cpu_to_be32(pi->psp);
4977}
4978
4979static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4980 struct rv7xx_pl *pl,
4981 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4982{
4983 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4984 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4985 struct si_power_info *si_pi = si_get_pi(rdev);
4986 int ret;
4987 bool dll_state_on;
4988 u16 std_vddc;
4989 bool gmc_pg = false;
4990
4991 if (eg_pi->pcie_performance_request &&
4992 (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4993 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4994 else
4995 level->gen2PCIE = (u8)pl->pcie_gen;
4996
4997 ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4998 if (ret)
4999 return ret;
5000
5001 level->mcFlags = 0;
5002
5003 if (pi->mclk_stutter_mode_threshold &&
5004 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5005 !eg_pi->uvd_enabled &&
5006 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5007 (rdev->pm.dpm.new_active_crtc_count <= 2)) {
5008 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5009
5010 if (gmc_pg)
5011 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5012 }
5013
5014 if (pi->mem_gddr5) {
5015 if (pl->mclk > pi->mclk_edc_enable_threshold)
5016 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5017
5018 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5019 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5020
5021 level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
5022
5023 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5024 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5025 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5026 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5027 else
5028 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5029 } else {
5030 dll_state_on = false;
5031 }
5032 } else {
5033 level->strobeMode = si_get_strobe_mode_settings(rdev,
5034 pl->mclk);
5035
5036 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5037 }
5038
5039 ret = si_populate_mclk_value(rdev,
5040 pl->sclk,
5041 pl->mclk,
5042 &level->mclk,
5043 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5044 if (ret)
5045 return ret;
5046
5047 ret = si_populate_voltage_value(rdev,
5048 &eg_pi->vddc_voltage_table,
5049 pl->vddc, &level->vddc);
5050 if (ret)
5051 return ret;
5052
5053
5054 ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
5055 if (ret)
5056 return ret;
5057
5058 ret = si_populate_std_voltage_value(rdev, std_vddc,
5059 level->vddc.index, &level->std_vddc);
5060 if (ret)
5061 return ret;
5062
5063 if (eg_pi->vddci_control) {
5064 ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
5065 pl->vddci, &level->vddci);
5066 if (ret)
5067 return ret;
5068 }
5069
5070 if (si_pi->vddc_phase_shed_control) {
5071 ret = si_populate_phase_shedding_value(rdev,
5072 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5073 pl->vddc,
5074 pl->sclk,
5075 pl->mclk,
5076 &level->vddc);
5077 if (ret)
5078 return ret;
5079 }
5080
5081 level->MaxPoweredUpCU = si_pi->max_cu;
5082
5083 ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5084
5085 return ret;
5086}
5087
5088static int si_populate_smc_t(struct radeon_device *rdev,
5089 struct radeon_ps *radeon_state,
5090 SISLANDS_SMC_SWSTATE *smc_state)
5091{
5092 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5093 struct ni_ps *state = ni_get_ps(radeon_state);
5094 u32 a_t;
5095 u32 t_l, t_h;
5096 u32 high_bsp;
5097 int i, ret;
5098
5099 if (state->performance_level_count >= 9)
5100 return -EINVAL;
5101
5102 if (state->performance_level_count < 2) {
5103 a_t = CG_R(0xffff) | CG_L(0);
5104 smc_state->levels[0].aT = cpu_to_be32(a_t);
5105 return 0;
5106 }
5107
5108 smc_state->levels[0].aT = cpu_to_be32(0);
5109
5110 for (i = 0; i <= state->performance_level_count - 2; i++) {
5111 ret = r600_calculate_at(
5112 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5113 100 * R600_AH_DFLT,
5114 state->performance_levels[i + 1].sclk,
5115 state->performance_levels[i].sclk,
5116 &t_l,
5117 &t_h);
5118
5119 if (ret) {
5120 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5121 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5122 }
5123
5124 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5125 a_t |= CG_R(t_l * pi->bsp / 20000);
5126 smc_state->levels[i].aT = cpu_to_be32(a_t);
5127
5128 high_bsp = (i == state->performance_level_count - 2) ?
5129 pi->pbsp : pi->bsp;
5130 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5131 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5132 }
5133
5134 return 0;
5135}
5136
5137static int si_disable_ulv(struct radeon_device *rdev)
5138{
5139 struct si_power_info *si_pi = si_get_pi(rdev);
5140 struct si_ulv_param *ulv = &si_pi->ulv;
5141
5142 if (ulv->supported)
5143 return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5144 0 : -EINVAL;
5145
5146 return 0;
5147}
5148
5149static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5150 struct radeon_ps *radeon_state)
5151{
5152 const struct si_power_info *si_pi = si_get_pi(rdev);
5153 const struct si_ulv_param *ulv = &si_pi->ulv;
5154 const struct ni_ps *state = ni_get_ps(radeon_state);
5155 int i;
5156
5157 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5158 return false;
5159
5160 /* XXX validate against display requirements! */
5161
5162 for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5163 if (rdev->clock.current_dispclk <=
5164 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5165 if (ulv->pl.vddc <
5166 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5167 return false;
5168 }
5169 }
5170
5171 if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5172 return false;
5173
5174 return true;
5175}
5176
5177static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5178 struct radeon_ps *radeon_new_state)
5179{
5180 const struct si_power_info *si_pi = si_get_pi(rdev);
5181 const struct si_ulv_param *ulv = &si_pi->ulv;
5182
5183 if (ulv->supported) {
5184 if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5185 return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5186 0 : -EINVAL;
5187 }
5188 return 0;
5189}
5190
5191static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5192 struct radeon_ps *radeon_state,
5193 SISLANDS_SMC_SWSTATE *smc_state)
5194{
5195 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5196 struct ni_power_info *ni_pi = ni_get_pi(rdev);
5197 struct si_power_info *si_pi = si_get_pi(rdev);
5198 struct ni_ps *state = ni_get_ps(radeon_state);
5199 int i, ret;
5200 u32 threshold;
5201 u32 sclk_in_sr = 1350; /* ??? */
5202
5203 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5204 return -EINVAL;
5205
5206 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5207
5208 if (radeon_state->vclk && radeon_state->dclk) {
5209 eg_pi->uvd_enabled = true;
5210 if (eg_pi->smu_uvd_hs)
5211 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5212 } else {
5213 eg_pi->uvd_enabled = false;
5214 }
5215
5216 if (state->dc_compatible)
5217 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5218
5219 smc_state->levelCount = 0;
5220 for (i = 0; i < state->performance_level_count; i++) {
5221 if (eg_pi->sclk_deep_sleep) {
5222 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5223 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5224 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5225 else
5226 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5227 }
5228 }
5229
5230 ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5231 &smc_state->levels[i]);
5232 smc_state->levels[i].arbRefreshState =
5233 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5234
5235 if (ret)
5236 return ret;
5237
5238 if (ni_pi->enable_power_containment)
5239 smc_state->levels[i].displayWatermark =
5240 (state->performance_levels[i].sclk < threshold) ?
5241 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5242 else
5243 smc_state->levels[i].displayWatermark = (i < 2) ?
5244 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5245
5246 if (eg_pi->dynamic_ac_timing)
5247 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5248 else
5249 smc_state->levels[i].ACIndex = 0;
5250
5251 smc_state->levelCount++;
5252 }
5253
5254 si_write_smc_soft_register(rdev,
5255 SI_SMC_SOFT_REGISTER_watermark_threshold,
5256 threshold / 512);
5257
5258 si_populate_smc_sp(rdev, radeon_state, smc_state);
5259
5260 ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5261 if (ret)
5262 ni_pi->enable_power_containment = false;
5263
5264 ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5265 if (ret)
5266 ni_pi->enable_sq_ramping = false;
5267
5268 return si_populate_smc_t(rdev, radeon_state, smc_state);
5269}
5270
5271static int si_upload_sw_state(struct radeon_device *rdev,
5272 struct radeon_ps *radeon_new_state)
5273{
5274 struct si_power_info *si_pi = si_get_pi(rdev);
5275 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5276 int ret;
5277 u32 address = si_pi->state_table_start +
5278 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5279 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5280 ((new_state->performance_level_count - 1) *
5281 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5282 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5283
5284 memset(smc_state, 0, state_size);
5285
5286 ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5287 if (ret)
5288 return ret;
5289
5290 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5291 state_size, si_pi->sram_end);
5292
5293 return ret;
5294}
5295
5296static int si_upload_ulv_state(struct radeon_device *rdev)
5297{
5298 struct si_power_info *si_pi = si_get_pi(rdev);
5299 struct si_ulv_param *ulv = &si_pi->ulv;
5300 int ret = 0;
5301
5302 if (ulv->supported && ulv->pl.vddc) {
5303 u32 address = si_pi->state_table_start +
5304 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5305 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5306 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5307
5308 memset(smc_state, 0, state_size);
5309
5310 ret = si_populate_ulv_state(rdev, smc_state);
5311 if (!ret)
5312 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5313 state_size, si_pi->sram_end);
5314 }
5315
5316 return ret;
5317}
5318
5319static int si_upload_smc_data(struct radeon_device *rdev)
5320{
5321 struct radeon_crtc *radeon_crtc = NULL;
5322 int i;
5323
5324 if (rdev->pm.dpm.new_active_crtc_count == 0)
5325 return 0;
5326
5327 for (i = 0; i < rdev->num_crtc; i++) {
5328 if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5329 radeon_crtc = rdev->mode_info.crtcs[i];
5330 break;
5331 }
5332 }
5333
5334 if (radeon_crtc == NULL)
5335 return 0;
5336
5337 if (radeon_crtc->line_time <= 0)
5338 return 0;
5339
5340 if (si_write_smc_soft_register(rdev,
5341 SI_SMC_SOFT_REGISTER_crtc_index,
5342 radeon_crtc->crtc_id) != PPSMC_Result_OK)
5343 return 0;
5344
5345 if (si_write_smc_soft_register(rdev,
5346 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5347 radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5348 return 0;
5349
5350 if (si_write_smc_soft_register(rdev,
5351 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5352 radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5353 return 0;
5354
5355 return 0;
5356}
5357
5358static int si_set_mc_special_registers(struct radeon_device *rdev,
5359 struct si_mc_reg_table *table)
5360{
5361 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5362 u8 i, j, k;
5363 u32 temp_reg;
5364
5365 for (i = 0, j = table->last; i < table->last; i++) {
5366 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5367 return -EINVAL;
5368 switch (table->mc_reg_address[i].s1 << 2) {
5369 case MC_SEQ_MISC1:
5370 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5371 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5372 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5373 for (k = 0; k < table->num_entries; k++)
5374 table->mc_reg_table_entry[k].mc_data[j] =
5375 ((temp_reg & 0xffff0000)) |
5376 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5377 j++;
5378 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5379 return -EINVAL;
5380
5381 temp_reg = RREG32(MC_PMG_CMD_MRS);
5382 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5383 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5384 for (k = 0; k < table->num_entries; k++) {
5385 table->mc_reg_table_entry[k].mc_data[j] =
5386 (temp_reg & 0xffff0000) |
5387 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5388 if (!pi->mem_gddr5)
5389 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5390 }
5391 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005392 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005393 return -EINVAL;
5394
5395 if (!pi->mem_gddr5) {
5396 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5397 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5398 for (k = 0; k < table->num_entries; k++)
5399 table->mc_reg_table_entry[k].mc_data[j] =
5400 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5401 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005402 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005403 return -EINVAL;
5404 }
5405 break;
5406 case MC_SEQ_RESERVE_M:
5407 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5408 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5409 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5410 for(k = 0; k < table->num_entries; k++)
5411 table->mc_reg_table_entry[k].mc_data[j] =
5412 (temp_reg & 0xffff0000) |
5413 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5414 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005415 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005416 return -EINVAL;
5417 break;
5418 default:
5419 break;
5420 }
5421 }
5422
5423 table->last = j;
5424
5425 return 0;
5426}
5427
5428static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5429{
5430 bool result = true;
5431
5432 switch (in_reg) {
5433 case MC_SEQ_RAS_TIMING >> 2:
5434 *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5435 break;
5436 case MC_SEQ_CAS_TIMING >> 2:
5437 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5438 break;
5439 case MC_SEQ_MISC_TIMING >> 2:
5440 *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5441 break;
5442 case MC_SEQ_MISC_TIMING2 >> 2:
5443 *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5444 break;
5445 case MC_SEQ_RD_CTL_D0 >> 2:
5446 *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5447 break;
5448 case MC_SEQ_RD_CTL_D1 >> 2:
5449 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5450 break;
5451 case MC_SEQ_WR_CTL_D0 >> 2:
5452 *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5453 break;
5454 case MC_SEQ_WR_CTL_D1 >> 2:
5455 *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5456 break;
5457 case MC_PMG_CMD_EMRS >> 2:
5458 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5459 break;
5460 case MC_PMG_CMD_MRS >> 2:
5461 *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5462 break;
5463 case MC_PMG_CMD_MRS1 >> 2:
5464 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5465 break;
5466 case MC_SEQ_PMG_TIMING >> 2:
5467 *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5468 break;
5469 case MC_PMG_CMD_MRS2 >> 2:
5470 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5471 break;
5472 case MC_SEQ_WR_CTL_2 >> 2:
5473 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5474 break;
5475 default:
5476 result = false;
5477 break;
5478 }
5479
5480 return result;
5481}
5482
5483static void si_set_valid_flag(struct si_mc_reg_table *table)
5484{
5485 u8 i, j;
5486
5487 for (i = 0; i < table->last; i++) {
5488 for (j = 1; j < table->num_entries; j++) {
5489 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5490 table->valid_flag |= 1 << i;
5491 break;
5492 }
5493 }
5494 }
5495}
5496
5497static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5498{
5499 u32 i;
5500 u16 address;
5501
5502 for (i = 0; i < table->last; i++)
5503 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5504 address : table->mc_reg_address[i].s1;
5505
5506}
5507
5508static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5509 struct si_mc_reg_table *si_table)
5510{
5511 u8 i, j;
5512
5513 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5514 return -EINVAL;
5515 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5516 return -EINVAL;
5517
5518 for (i = 0; i < table->last; i++)
5519 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5520 si_table->last = table->last;
5521
5522 for (i = 0; i < table->num_entries; i++) {
5523 si_table->mc_reg_table_entry[i].mclk_max =
5524 table->mc_reg_table_entry[i].mclk_max;
5525 for (j = 0; j < table->last; j++) {
5526 si_table->mc_reg_table_entry[i].mc_data[j] =
5527 table->mc_reg_table_entry[i].mc_data[j];
5528 }
5529 }
5530 si_table->num_entries = table->num_entries;
5531
5532 return 0;
5533}
5534
5535static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5536{
5537 struct si_power_info *si_pi = si_get_pi(rdev);
5538 struct atom_mc_reg_table *table;
5539 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5540 u8 module_index = rv770_get_memory_module_index(rdev);
5541 int ret;
5542
5543 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5544 if (!table)
5545 return -ENOMEM;
5546
5547 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5548 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5549 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5550 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5551 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5552 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5553 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5554 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5555 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5556 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5557 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5558 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5559 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5560 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5561
5562 ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5563 if (ret)
5564 goto init_mc_done;
5565
5566 ret = si_copy_vbios_mc_reg_table(table, si_table);
5567 if (ret)
5568 goto init_mc_done;
5569
5570 si_set_s0_mc_reg_index(si_table);
5571
5572 ret = si_set_mc_special_registers(rdev, si_table);
5573 if (ret)
5574 goto init_mc_done;
5575
5576 si_set_valid_flag(si_table);
5577
5578init_mc_done:
5579 kfree(table);
5580
5581 return ret;
5582
5583}
5584
5585static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5586 SMC_SIslands_MCRegisters *mc_reg_table)
5587{
5588 struct si_power_info *si_pi = si_get_pi(rdev);
5589 u32 i, j;
5590
5591 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5592 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
Alex Deucher407b6df2014-01-17 12:34:55 -05005593 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005594 break;
5595 mc_reg_table->address[i].s0 =
5596 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5597 mc_reg_table->address[i].s1 =
5598 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5599 i++;
5600 }
5601 }
5602 mc_reg_table->last = (u8)i;
5603}
5604
5605static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5606 SMC_SIslands_MCRegisterSet *data,
5607 u32 num_entries, u32 valid_flag)
5608{
5609 u32 i, j;
5610
5611 for(i = 0, j = 0; j < num_entries; j++) {
5612 if (valid_flag & (1 << j)) {
5613 data->value[i] = cpu_to_be32(entry->mc_data[j]);
5614 i++;
5615 }
5616 }
5617}
5618
5619static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5620 struct rv7xx_pl *pl,
5621 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5622{
5623 struct si_power_info *si_pi = si_get_pi(rdev);
5624 u32 i = 0;
5625
5626 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5627 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5628 break;
5629 }
5630
5631 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5632 --i;
5633
5634 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5635 mc_reg_table_data, si_pi->mc_reg_table.last,
5636 si_pi->mc_reg_table.valid_flag);
5637}
5638
5639static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5640 struct radeon_ps *radeon_state,
5641 SMC_SIslands_MCRegisters *mc_reg_table)
5642{
5643 struct ni_ps *state = ni_get_ps(radeon_state);
5644 int i;
5645
5646 for (i = 0; i < state->performance_level_count; i++) {
5647 si_convert_mc_reg_table_entry_to_smc(rdev,
5648 &state->performance_levels[i],
5649 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5650 }
5651}
5652
5653static int si_populate_mc_reg_table(struct radeon_device *rdev,
5654 struct radeon_ps *radeon_boot_state)
5655{
5656 struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5657 struct si_power_info *si_pi = si_get_pi(rdev);
5658 struct si_ulv_param *ulv = &si_pi->ulv;
5659 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5660
5661 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5662
5663 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5664
5665 si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5666
5667 si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5668 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5669
5670 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5671 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5672 si_pi->mc_reg_table.last,
5673 si_pi->mc_reg_table.valid_flag);
5674
5675 if (ulv->supported && ulv->pl.vddc != 0)
5676 si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5677 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5678 else
5679 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5680 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5681 si_pi->mc_reg_table.last,
5682 si_pi->mc_reg_table.valid_flag);
5683
5684 si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5685
5686 return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5687 (u8 *)smc_mc_reg_table,
5688 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5689}
5690
5691static int si_upload_mc_reg_table(struct radeon_device *rdev,
5692 struct radeon_ps *radeon_new_state)
5693{
5694 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5695 struct si_power_info *si_pi = si_get_pi(rdev);
5696 u32 address = si_pi->mc_reg_table_start +
5697 offsetof(SMC_SIslands_MCRegisters,
5698 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5699 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5700
5701 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5702
5703 si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5704
5705
5706 return si_copy_bytes_to_smc(rdev, address,
5707 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5708 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5709 si_pi->sram_end);
5710
5711}
5712
5713static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5714{
5715 if (enable)
5716 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5717 else
5718 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5719}
5720
5721static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5722 struct radeon_ps *radeon_state)
5723{
5724 struct ni_ps *state = ni_get_ps(radeon_state);
5725 int i;
5726 u16 pcie_speed, max_speed = 0;
5727
5728 for (i = 0; i < state->performance_level_count; i++) {
5729 pcie_speed = state->performance_levels[i].pcie_gen;
5730 if (max_speed < pcie_speed)
5731 max_speed = pcie_speed;
5732 }
5733 return max_speed;
5734}
5735
5736static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5737{
5738 u32 speed_cntl;
5739
5740 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5741 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5742
5743 return (u16)speed_cntl;
5744}
5745
5746static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5747 struct radeon_ps *radeon_new_state,
5748 struct radeon_ps *radeon_current_state)
5749{
5750 struct si_power_info *si_pi = si_get_pi(rdev);
5751 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5752 enum radeon_pcie_gen current_link_speed;
5753
5754 if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5755 current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5756 else
5757 current_link_speed = si_pi->force_pcie_gen;
5758
5759 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5760 si_pi->pspp_notify_required = false;
5761 if (target_link_speed > current_link_speed) {
5762 switch (target_link_speed) {
5763#if defined(CONFIG_ACPI)
5764 case RADEON_PCIE_GEN3:
5765 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5766 break;
5767 si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5768 if (current_link_speed == RADEON_PCIE_GEN2)
5769 break;
5770 case RADEON_PCIE_GEN2:
5771 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5772 break;
5773#endif
5774 default:
5775 si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5776 break;
5777 }
5778 } else {
5779 if (target_link_speed < current_link_speed)
5780 si_pi->pspp_notify_required = true;
5781 }
5782}
5783
5784static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5785 struct radeon_ps *radeon_new_state,
5786 struct radeon_ps *radeon_current_state)
5787{
5788 struct si_power_info *si_pi = si_get_pi(rdev);
5789 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5790 u8 request;
5791
5792 if (si_pi->pspp_notify_required) {
5793 if (target_link_speed == RADEON_PCIE_GEN3)
5794 request = PCIE_PERF_REQ_PECI_GEN3;
5795 else if (target_link_speed == RADEON_PCIE_GEN2)
5796 request = PCIE_PERF_REQ_PECI_GEN2;
5797 else
5798 request = PCIE_PERF_REQ_PECI_GEN1;
5799
5800 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5801 (si_get_current_pcie_speed(rdev) > 0))
5802 return;
5803
5804#if defined(CONFIG_ACPI)
5805 radeon_acpi_pcie_performance_request(rdev, request, false);
5806#endif
5807 }
5808}
5809
5810#if 0
5811static int si_ds_request(struct radeon_device *rdev,
5812 bool ds_status_on, u32 count_write)
5813{
5814 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5815
5816 if (eg_pi->sclk_deep_sleep) {
5817 if (ds_status_on)
5818 return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5819 PPSMC_Result_OK) ?
5820 0 : -EINVAL;
5821 else
5822 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5823 PPSMC_Result_OK) ? 0 : -EINVAL;
5824 }
5825 return 0;
5826}
5827#endif
5828
5829static void si_set_max_cu_value(struct radeon_device *rdev)
5830{
5831 struct si_power_info *si_pi = si_get_pi(rdev);
5832
5833 if (rdev->family == CHIP_VERDE) {
5834 switch (rdev->pdev->device) {
5835 case 0x6820:
5836 case 0x6825:
5837 case 0x6821:
5838 case 0x6823:
5839 case 0x6827:
5840 si_pi->max_cu = 10;
5841 break;
5842 case 0x682D:
5843 case 0x6824:
5844 case 0x682F:
5845 case 0x6826:
5846 si_pi->max_cu = 8;
5847 break;
5848 case 0x6828:
5849 case 0x6830:
5850 case 0x6831:
5851 case 0x6838:
5852 case 0x6839:
5853 case 0x683D:
5854 si_pi->max_cu = 10;
5855 break;
5856 case 0x683B:
5857 case 0x683F:
5858 case 0x6829:
5859 si_pi->max_cu = 8;
5860 break;
5861 default:
5862 si_pi->max_cu = 0;
5863 break;
5864 }
5865 } else {
5866 si_pi->max_cu = 0;
5867 }
5868}
5869
5870static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5871 struct radeon_clock_voltage_dependency_table *table)
5872{
5873 u32 i;
5874 int j;
5875 u16 leakage_voltage;
5876
5877 if (table) {
5878 for (i = 0; i < table->count; i++) {
5879 switch (si_get_leakage_voltage_from_leakage_index(rdev,
5880 table->entries[i].v,
5881 &leakage_voltage)) {
5882 case 0:
5883 table->entries[i].v = leakage_voltage;
5884 break;
5885 case -EAGAIN:
5886 return -EINVAL;
5887 case -EINVAL:
5888 default:
5889 break;
5890 }
5891 }
5892
5893 for (j = (table->count - 2); j >= 0; j--) {
5894 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5895 table->entries[j].v : table->entries[j + 1].v;
5896 }
5897 }
5898 return 0;
5899}
5900
5901static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5902{
5903 int ret = 0;
5904
5905 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5906 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5907 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5908 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5909 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5910 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5911 return ret;
5912}
5913
5914static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5915 struct radeon_ps *radeon_new_state,
5916 struct radeon_ps *radeon_current_state)
5917{
5918 u32 lane_width;
5919 u32 new_lane_width =
5920 (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5921 u32 current_lane_width =
5922 (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5923
5924 if (new_lane_width != current_lane_width) {
5925 radeon_set_pcie_lanes(rdev, new_lane_width);
5926 lane_width = radeon_get_pcie_lanes(rdev);
5927 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5928 }
5929}
5930
Alex Deucher11586cf2015-05-11 22:01:52 +02005931static void si_set_vce_clock(struct radeon_device *rdev,
5932 struct radeon_ps *new_rps,
5933 struct radeon_ps *old_rps)
5934{
5935 if ((old_rps->evclk != new_rps->evclk) ||
Alex Deucher84bcd462015-05-11 22:01:55 +02005936 (old_rps->ecclk != new_rps->ecclk)) {
5937 /* turn the clocks on when encoding, off otherwise */
5938 if (new_rps->evclk || new_rps->ecclk)
5939 vce_v1_0_enable_mgcg(rdev, false);
5940 else
5941 vce_v1_0_enable_mgcg(rdev, true);
Alex Deucher11586cf2015-05-11 22:01:52 +02005942 radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
Alex Deucher84bcd462015-05-11 22:01:55 +02005943 }
Alex Deucher11586cf2015-05-11 22:01:52 +02005944}
5945
Alex Deuchera9e61412013-06-25 17:56:16 -04005946void si_dpm_setup_asic(struct radeon_device *rdev)
5947{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005948 int r;
5949
5950 r = si_mc_load_microcode(rdev);
5951 if (r)
5952 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04005953 rv770_get_memory_type(rdev);
5954 si_read_clock_registers(rdev);
5955 si_enable_acpi_power_management(rdev);
5956}
5957
Alex Deucher2271e2e2014-09-08 03:35:17 -04005958static int si_thermal_enable_alert(struct radeon_device *rdev,
5959 bool enable)
5960{
5961 u32 thermal_int = RREG32(CG_THERMAL_INT);
5962
5963 if (enable) {
5964 PPSMC_Result result;
5965
Alex Deucher39471ad2014-09-14 21:14:14 -04005966 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5967 WREG32(CG_THERMAL_INT, thermal_int);
5968 rdev->irq.dpm_thermal = false;
Alex Deucher2271e2e2014-09-08 03:35:17 -04005969 result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5970 if (result != PPSMC_Result_OK) {
5971 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5972 return -EINVAL;
5973 }
5974 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04005975 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5976 WREG32(CG_THERMAL_INT, thermal_int);
5977 rdev->irq.dpm_thermal = true;
Alex Deucher2271e2e2014-09-08 03:35:17 -04005978 }
5979
Alex Deucher2271e2e2014-09-08 03:35:17 -04005980 return 0;
5981}
5982
5983static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5984 int min_temp, int max_temp)
Alex Deuchera9e61412013-06-25 17:56:16 -04005985{
5986 int low_temp = 0 * 1000;
5987 int high_temp = 255 * 1000;
5988
5989 if (low_temp < min_temp)
5990 low_temp = min_temp;
5991 if (high_temp > max_temp)
5992 high_temp = max_temp;
5993 if (high_temp < low_temp) {
5994 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5995 return -EINVAL;
5996 }
5997
5998 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5999 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6000 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6001
6002 rdev->pm.dpm.thermal.min_temp = low_temp;
6003 rdev->pm.dpm.thermal.max_temp = high_temp;
6004
6005 return 0;
6006}
6007
Alex Deucher39471ad2014-09-14 21:14:14 -04006008static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
6009{
6010 struct si_power_info *si_pi = si_get_pi(rdev);
6011 u32 tmp;
6012
6013 if (si_pi->fan_ctrl_is_in_default_mode) {
6014 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6015 si_pi->fan_ctrl_default_mode = tmp;
6016 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6017 si_pi->t_min = tmp;
6018 si_pi->fan_ctrl_is_in_default_mode = false;
6019 }
6020
6021 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6022 tmp |= TMIN(0);
6023 WREG32(CG_FDO_CTRL2, tmp);
6024
Alex Deucher6554d9a2014-12-01 17:18:53 -05006025 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
Alex Deucher39471ad2014-09-14 21:14:14 -04006026 tmp |= FDO_PWM_MODE(mode);
6027 WREG32(CG_FDO_CTRL2, tmp);
6028}
6029
6030static int si_thermal_setup_fan_table(struct radeon_device *rdev)
6031{
6032 struct si_power_info *si_pi = si_get_pi(rdev);
6033 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6034 u32 duty100;
6035 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6036 u16 fdo_min, slope1, slope2;
6037 u32 reference_clock, tmp;
6038 int ret;
6039 u64 tmp64;
6040
6041 if (!si_pi->fan_table_start) {
6042 rdev->pm.dpm.fan.ucode_fan_control = false;
6043 return 0;
6044 }
6045
6046 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6047
6048 if (duty100 == 0) {
6049 rdev->pm.dpm.fan.ucode_fan_control = false;
6050 return 0;
6051 }
6052
6053 tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
6054 do_div(tmp64, 10000);
6055 fdo_min = (u16)tmp64;
6056
6057 t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
6058 t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
6059
6060 pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
6061 pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
6062
6063 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6064 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6065
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006066 fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
6067 fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
6068 fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
6069
Alex Deucher39471ad2014-09-14 21:14:14 -04006070 fan_table.slope1 = cpu_to_be16(slope1);
6071 fan_table.slope2 = cpu_to_be16(slope2);
6072
6073 fan_table.fdo_min = cpu_to_be16(fdo_min);
6074
6075 fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
6076
6077 fan_table.hys_up = cpu_to_be16(1);
6078
6079 fan_table.hys_slope = cpu_to_be16(1);
6080
6081 fan_table.temp_resp_lim = cpu_to_be16(5);
6082
6083 reference_clock = radeon_get_xclk(rdev);
6084
6085 fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
6086 reference_clock) / 1600);
6087
6088 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6089
6090 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6091 fan_table.temp_src = (uint8_t)tmp;
6092
6093 ret = si_copy_bytes_to_smc(rdev,
6094 si_pi->fan_table_start,
6095 (u8 *)(&fan_table),
6096 sizeof(fan_table),
6097 si_pi->sram_end);
6098
6099 if (ret) {
6100 DRM_ERROR("Failed to load fan table to the SMC.");
6101 rdev->pm.dpm.fan.ucode_fan_control = false;
6102 }
6103
6104 return 0;
6105}
6106
6107static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6108{
Alex Deucher5e8150a2015-01-07 15:29:06 -05006109 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006110 PPSMC_Result ret;
6111
6112 ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
Alex Deucher5e8150a2015-01-07 15:29:06 -05006113 if (ret == PPSMC_Result_OK) {
6114 si_pi->fan_is_controlled_by_smc = true;
Alex Deucher39471ad2014-09-14 21:14:14 -04006115 return 0;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006116 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04006117 return -EINVAL;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006118 }
Alex Deucher39471ad2014-09-14 21:14:14 -04006119}
6120
6121static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6122{
Alex Deucher5e8150a2015-01-07 15:29:06 -05006123 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006124 PPSMC_Result ret;
6125
6126 ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
Alex Deucher5e8150a2015-01-07 15:29:06 -05006127
6128 if (ret == PPSMC_Result_OK) {
6129 si_pi->fan_is_controlled_by_smc = false;
Alex Deucher39471ad2014-09-14 21:14:14 -04006130 return 0;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006131 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04006132 return -EINVAL;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006133 }
Alex Deucher39471ad2014-09-14 21:14:14 -04006134}
6135
Alex Deucher5e8150a2015-01-07 15:29:06 -05006136int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6137 u32 *speed)
Alex Deucher39471ad2014-09-14 21:14:14 -04006138{
6139 u32 duty, duty100;
6140 u64 tmp64;
6141
6142 if (rdev->pm.no_fan)
6143 return -ENOENT;
6144
6145 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6146 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6147
6148 if (duty100 == 0)
6149 return -EINVAL;
6150
6151 tmp64 = (u64)duty * 100;
6152 do_div(tmp64, duty100);
6153 *speed = (u32)tmp64;
6154
6155 if (*speed > 100)
6156 *speed = 100;
6157
6158 return 0;
6159}
6160
Alex Deucher5e8150a2015-01-07 15:29:06 -05006161int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6162 u32 speed)
Alex Deucher39471ad2014-09-14 21:14:14 -04006163{
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006164 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006165 u32 tmp;
6166 u32 duty, duty100;
6167 u64 tmp64;
6168
6169 if (rdev->pm.no_fan)
6170 return -ENOENT;
6171
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006172 if (si_pi->fan_is_controlled_by_smc)
6173 return -EINVAL;
6174
Alex Deucher39471ad2014-09-14 21:14:14 -04006175 if (speed > 100)
6176 return -EINVAL;
6177
Alex Deucher39471ad2014-09-14 21:14:14 -04006178 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6179
6180 if (duty100 == 0)
6181 return -EINVAL;
6182
6183 tmp64 = (u64)speed * duty100;
6184 do_div(tmp64, 100);
6185 duty = (u32)tmp64;
6186
6187 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6188 tmp |= FDO_STATIC_DUTY(duty);
6189 WREG32(CG_FDO_CTRL0, tmp);
6190
Alex Deucher39471ad2014-09-14 21:14:14 -04006191 return 0;
6192}
6193
Alex Deucher5e8150a2015-01-07 15:29:06 -05006194void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6195{
6196 if (mode) {
6197 /* stop auto-manage */
6198 if (rdev->pm.dpm.fan.ucode_fan_control)
6199 si_fan_ctrl_stop_smc_fan_control(rdev);
6200 si_fan_ctrl_set_static_mode(rdev, mode);
6201 } else {
6202 /* restart auto-manage */
6203 if (rdev->pm.dpm.fan.ucode_fan_control)
6204 si_thermal_start_smc_fan_control(rdev);
6205 else
6206 si_fan_ctrl_set_default_mode(rdev);
6207 }
6208}
6209
6210u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6211{
6212 struct si_power_info *si_pi = si_get_pi(rdev);
6213 u32 tmp;
6214
6215 if (si_pi->fan_is_controlled_by_smc)
6216 return 0;
6217
6218 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6219 return (tmp >> FDO_PWM_MODE_SHIFT);
6220}
6221
6222#if 0
Alex Deucher39471ad2014-09-14 21:14:14 -04006223static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6224 u32 *speed)
6225{
6226 u32 tach_period;
6227 u32 xclk = radeon_get_xclk(rdev);
6228
6229 if (rdev->pm.no_fan)
6230 return -ENOENT;
6231
6232 if (rdev->pm.fan_pulses_per_revolution == 0)
6233 return -ENOENT;
6234
6235 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6236 if (tach_period == 0)
6237 return -ENOENT;
6238
6239 *speed = 60 * xclk * 10000 / tach_period;
6240
6241 return 0;
6242}
6243
6244static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6245 u32 speed)
6246{
6247 u32 tach_period, tmp;
6248 u32 xclk = radeon_get_xclk(rdev);
6249
6250 if (rdev->pm.no_fan)
6251 return -ENOENT;
6252
6253 if (rdev->pm.fan_pulses_per_revolution == 0)
6254 return -ENOENT;
6255
6256 if ((speed < rdev->pm.fan_min_rpm) ||
6257 (speed > rdev->pm.fan_max_rpm))
6258 return -EINVAL;
6259
6260 if (rdev->pm.dpm.fan.ucode_fan_control)
6261 si_fan_ctrl_stop_smc_fan_control(rdev);
6262
6263 tach_period = 60 * xclk * 10000 / (8 * speed);
6264 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6265 tmp |= TARGET_PERIOD(tach_period);
6266 WREG32(CG_TACH_CTRL, tmp);
6267
Alex Deucher6554d9a2014-12-01 17:18:53 -05006268 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
Alex Deucher39471ad2014-09-14 21:14:14 -04006269
6270 return 0;
6271}
6272#endif
6273
6274static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6275{
6276 struct si_power_info *si_pi = si_get_pi(rdev);
6277 u32 tmp;
6278
6279 if (!si_pi->fan_ctrl_is_in_default_mode) {
6280 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6281 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6282 WREG32(CG_FDO_CTRL2, tmp);
6283
Alex Deucher6554d9a2014-12-01 17:18:53 -05006284 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
Alex Deucher39471ad2014-09-14 21:14:14 -04006285 tmp |= TMIN(si_pi->t_min);
6286 WREG32(CG_FDO_CTRL2, tmp);
6287 si_pi->fan_ctrl_is_in_default_mode = true;
6288 }
6289}
6290
6291static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6292{
6293 if (rdev->pm.dpm.fan.ucode_fan_control) {
6294 si_fan_ctrl_start_smc_fan_control(rdev);
6295 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6296 }
6297}
6298
6299static void si_thermal_initialize(struct radeon_device *rdev)
6300{
6301 u32 tmp;
6302
6303 if (rdev->pm.fan_pulses_per_revolution) {
6304 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6305 tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6306 WREG32(CG_TACH_CTRL, tmp);
6307 }
6308
6309 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6310 tmp |= TACH_PWM_RESP_RATE(0x28);
6311 WREG32(CG_FDO_CTRL2, tmp);
6312}
6313
6314static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6315{
6316 int ret;
6317
6318 si_thermal_initialize(rdev);
6319 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6320 if (ret)
6321 return ret;
6322 ret = si_thermal_enable_alert(rdev, true);
6323 if (ret)
6324 return ret;
6325 if (rdev->pm.dpm.fan.ucode_fan_control) {
6326 ret = si_halt_smc(rdev);
6327 if (ret)
6328 return ret;
6329 ret = si_thermal_setup_fan_table(rdev);
6330 if (ret)
6331 return ret;
6332 ret = si_resume_smc(rdev);
6333 if (ret)
6334 return ret;
6335 si_thermal_start_smc_fan_control(rdev);
6336 }
6337
6338 return 0;
6339}
6340
6341static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6342{
6343 if (!rdev->pm.no_fan) {
6344 si_fan_ctrl_set_default_mode(rdev);
6345 si_fan_ctrl_stop_smc_fan_control(rdev);
6346 }
6347}
6348
Alex Deuchera9e61412013-06-25 17:56:16 -04006349int si_dpm_enable(struct radeon_device *rdev)
6350{
6351 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6352 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
Alex Deucher636e2582014-06-06 18:43:45 -04006353 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006354 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6355 int ret;
6356
6357 if (si_is_smc_running(rdev))
6358 return -EINVAL;
Alex Deucher636e2582014-06-06 18:43:45 -04006359 if (pi->voltage_control || si_pi->voltage_control_svi2)
Alex Deuchera9e61412013-06-25 17:56:16 -04006360 si_enable_voltage_control(rdev, true);
6361 if (pi->mvdd_control)
6362 si_get_mvdd_configuration(rdev);
Alex Deucher636e2582014-06-06 18:43:45 -04006363 if (pi->voltage_control || si_pi->voltage_control_svi2) {
Alex Deuchera9e61412013-06-25 17:56:16 -04006364 ret = si_construct_voltage_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006365 if (ret) {
6366 DRM_ERROR("si_construct_voltage_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006367 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006368 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006369 }
6370 if (eg_pi->dynamic_ac_timing) {
6371 ret = si_initialize_mc_reg_table(rdev);
6372 if (ret)
6373 eg_pi->dynamic_ac_timing = false;
6374 }
6375 if (pi->dynamic_ss)
6376 si_enable_spread_spectrum(rdev, true);
6377 if (pi->thermal_protection)
6378 si_enable_thermal_protection(rdev, true);
6379 si_setup_bsp(rdev);
6380 si_program_git(rdev);
6381 si_program_tp(rdev);
6382 si_program_tpp(rdev);
6383 si_program_sstp(rdev);
6384 si_enable_display_gap(rdev);
6385 si_program_vc(rdev);
6386 ret = si_upload_firmware(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006387 if (ret) {
6388 DRM_ERROR("si_upload_firmware failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006389 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006390 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006391 ret = si_process_firmware_header(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006392 if (ret) {
6393 DRM_ERROR("si_process_firmware_header failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006394 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006395 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006396 ret = si_initial_switch_from_arb_f0_to_f1(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006397 if (ret) {
6398 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006399 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006400 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006401 ret = si_init_smc_table(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006402 if (ret) {
6403 DRM_ERROR("si_init_smc_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006404 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006405 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006406 ret = si_init_smc_spll_table(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006407 if (ret) {
6408 DRM_ERROR("si_init_smc_spll_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006409 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006410 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006411 ret = si_init_arb_table_index(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006412 if (ret) {
6413 DRM_ERROR("si_init_arb_table_index failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006414 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006415 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006416 if (eg_pi->dynamic_ac_timing) {
6417 ret = si_populate_mc_reg_table(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006418 if (ret) {
6419 DRM_ERROR("si_populate_mc_reg_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006420 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006421 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006422 }
6423 ret = si_initialize_smc_cac_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006424 if (ret) {
6425 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006426 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006427 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006428 ret = si_initialize_hardware_cac_manager(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006429 if (ret) {
6430 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006431 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006432 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006433 ret = si_initialize_smc_dte_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006434 if (ret) {
6435 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006436 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006437 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006438 ret = si_populate_smc_tdp_limits(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006439 if (ret) {
6440 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006441 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006442 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006443 ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006444 if (ret) {
6445 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006446 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006447 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006448 si_program_response_times(rdev);
6449 si_program_ds_registers(rdev);
6450 si_dpm_start_smc(rdev);
6451 ret = si_notify_smc_display_change(rdev, false);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006452 if (ret) {
6453 DRM_ERROR("si_notify_smc_display_change failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006454 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006455 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006456 si_enable_sclk_control(rdev, true);
6457 si_start_dpm(rdev);
6458
Alex Deuchera9e61412013-06-25 17:56:16 -04006459 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6460
Alex Deucher39471ad2014-09-14 21:14:14 -04006461 si_thermal_start_thermal_controller(rdev);
6462
Alex Deuchera9e61412013-06-25 17:56:16 -04006463 ni_update_current_ps(rdev, boot_ps);
6464
6465 return 0;
6466}
6467
Alex Deucher2271e2e2014-09-08 03:35:17 -04006468static int si_set_temperature_range(struct radeon_device *rdev)
6469{
6470 int ret;
6471
6472 ret = si_thermal_enable_alert(rdev, false);
6473 if (ret)
6474 return ret;
6475 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6476 if (ret)
6477 return ret;
6478 ret = si_thermal_enable_alert(rdev, true);
6479 if (ret)
6480 return ret;
6481
6482 return ret;
6483}
6484
Alex Deucher963c1152013-12-19 13:54:35 -05006485int si_dpm_late_enable(struct radeon_device *rdev)
6486{
6487 int ret;
6488
Alex Deucher2271e2e2014-09-08 03:35:17 -04006489 ret = si_set_temperature_range(rdev);
6490 if (ret)
6491 return ret;
Alex Deucher963c1152013-12-19 13:54:35 -05006492
Alex Deucher2271e2e2014-09-08 03:35:17 -04006493 return ret;
Alex Deucher963c1152013-12-19 13:54:35 -05006494}
6495
Alex Deuchera9e61412013-06-25 17:56:16 -04006496void si_dpm_disable(struct radeon_device *rdev)
6497{
6498 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6499 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6500
6501 if (!si_is_smc_running(rdev))
6502 return;
Alex Deucher39471ad2014-09-14 21:14:14 -04006503 si_thermal_stop_thermal_controller(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006504 si_disable_ulv(rdev);
6505 si_clear_vc(rdev);
6506 if (pi->thermal_protection)
6507 si_enable_thermal_protection(rdev, false);
6508 si_enable_power_containment(rdev, boot_ps, false);
6509 si_enable_smc_cac(rdev, boot_ps, false);
6510 si_enable_spread_spectrum(rdev, false);
6511 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6512 si_stop_dpm(rdev);
6513 si_reset_to_default(rdev);
6514 si_dpm_stop_smc(rdev);
6515 si_force_switch_to_arb_f0(rdev);
6516
6517 ni_update_current_ps(rdev, boot_ps);
6518}
6519
6520int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6521{
6522 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6523 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6524 struct radeon_ps *new_ps = &requested_ps;
6525
6526 ni_update_requested_ps(rdev, new_ps);
6527
6528 si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6529
6530 return 0;
6531}
6532
Alex Deuchera144acb2013-06-27 19:37:12 -04006533static int si_power_control_set_level(struct radeon_device *rdev)
6534{
6535 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6536 int ret;
6537
6538 ret = si_restrict_performance_levels_before_switch(rdev);
6539 if (ret)
6540 return ret;
6541 ret = si_halt_smc(rdev);
6542 if (ret)
6543 return ret;
6544 ret = si_populate_smc_tdp_limits(rdev, new_ps);
6545 if (ret)
6546 return ret;
6547 ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6548 if (ret)
6549 return ret;
6550 ret = si_resume_smc(rdev);
6551 if (ret)
6552 return ret;
6553 ret = si_set_sw_state(rdev);
6554 if (ret)
6555 return ret;
6556 return 0;
6557}
6558
Alex Deuchera9e61412013-06-25 17:56:16 -04006559int si_dpm_set_power_state(struct radeon_device *rdev)
6560{
6561 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6562 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6563 struct radeon_ps *old_ps = &eg_pi->current_rps;
6564 int ret;
6565
6566 ret = si_disable_ulv(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006567 if (ret) {
6568 DRM_ERROR("si_disable_ulv failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006569 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006570 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006571 ret = si_restrict_performance_levels_before_switch(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006572 if (ret) {
6573 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006574 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006575 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006576 if (eg_pi->pcie_performance_request)
6577 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
Alex Deuchere34568b2013-05-14 18:24:34 -04006578 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
Alex Deuchera9e61412013-06-25 17:56:16 -04006579 ret = si_enable_power_containment(rdev, new_ps, false);
Alex Deuchercc833b62013-06-27 19:33:58 -04006580 if (ret) {
6581 DRM_ERROR("si_enable_power_containment failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006582 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006583 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006584 ret = si_enable_smc_cac(rdev, new_ps, false);
Alex Deuchercc833b62013-06-27 19:33:58 -04006585 if (ret) {
6586 DRM_ERROR("si_enable_smc_cac failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006587 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006588 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006589 ret = si_halt_smc(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006590 if (ret) {
6591 DRM_ERROR("si_halt_smc failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006592 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006593 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006594 ret = si_upload_sw_state(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006595 if (ret) {
6596 DRM_ERROR("si_upload_sw_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006597 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006598 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006599 ret = si_upload_smc_data(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006600 if (ret) {
6601 DRM_ERROR("si_upload_smc_data failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006602 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006603 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006604 ret = si_upload_ulv_state(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006605 if (ret) {
6606 DRM_ERROR("si_upload_ulv_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006607 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006608 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006609 if (eg_pi->dynamic_ac_timing) {
6610 ret = si_upload_mc_reg_table(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006611 if (ret) {
6612 DRM_ERROR("si_upload_mc_reg_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006613 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006614 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006615 }
6616 ret = si_program_memory_timing_parameters(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006617 if (ret) {
6618 DRM_ERROR("si_program_memory_timing_parameters failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006619 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006620 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006621 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6622
Alex Deuchera9e61412013-06-25 17:56:16 -04006623 ret = si_resume_smc(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006624 if (ret) {
6625 DRM_ERROR("si_resume_smc failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006626 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006627 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006628 ret = si_set_sw_state(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006629 if (ret) {
6630 DRM_ERROR("si_set_sw_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006631 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006632 }
Alex Deuchere34568b2013-05-14 18:24:34 -04006633 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
Alex Deucher11586cf2015-05-11 22:01:52 +02006634 si_set_vce_clock(rdev, new_ps, old_ps);
Alex Deuchera9e61412013-06-25 17:56:16 -04006635 if (eg_pi->pcie_performance_request)
6636 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6637 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006638 if (ret) {
6639 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006640 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006641 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006642 ret = si_enable_smc_cac(rdev, new_ps, true);
Alex Deuchercc833b62013-06-27 19:33:58 -04006643 if (ret) {
6644 DRM_ERROR("si_enable_smc_cac failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006645 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006646 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006647 ret = si_enable_power_containment(rdev, new_ps, true);
Alex Deuchercc833b62013-06-27 19:33:58 -04006648 if (ret) {
6649 DRM_ERROR("si_enable_power_containment failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006650 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006651 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006652
Alex Deuchera144acb2013-06-27 19:37:12 -04006653 ret = si_power_control_set_level(rdev);
6654 if (ret) {
6655 DRM_ERROR("si_power_control_set_level failed\n");
6656 return ret;
6657 }
6658
Alex Deuchera9e61412013-06-25 17:56:16 -04006659 return 0;
6660}
6661
Alex Deuchera9e61412013-06-25 17:56:16 -04006662void si_dpm_post_set_power_state(struct radeon_device *rdev)
6663{
6664 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6665 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6666
6667 ni_update_current_ps(rdev, new_ps);
6668}
6669
Alex Deucher98769132015-01-14 16:18:32 -05006670#if 0
Alex Deuchera9e61412013-06-25 17:56:16 -04006671void si_dpm_reset_asic(struct radeon_device *rdev)
6672{
6673 si_restrict_performance_levels_before_switch(rdev);
6674 si_disable_ulv(rdev);
6675 si_set_boot_state(rdev);
6676}
Alex Deucher98769132015-01-14 16:18:32 -05006677#endif
Alex Deuchera9e61412013-06-25 17:56:16 -04006678
6679void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6680{
6681 si_program_display_gap(rdev);
6682}
6683
6684union power_info {
6685 struct _ATOM_POWERPLAY_INFO info;
6686 struct _ATOM_POWERPLAY_INFO_V2 info_2;
6687 struct _ATOM_POWERPLAY_INFO_V3 info_3;
6688 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6689 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6690 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6691};
6692
6693union pplib_clock_info {
6694 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6695 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6696 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6697 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6698 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6699};
6700
6701union pplib_power_state {
6702 struct _ATOM_PPLIB_STATE v1;
6703 struct _ATOM_PPLIB_STATE_V2 v2;
6704};
6705
6706static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6707 struct radeon_ps *rps,
6708 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6709 u8 table_rev)
6710{
6711 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6712 rps->class = le16_to_cpu(non_clock_info->usClassification);
6713 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6714
6715 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6716 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6717 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6718 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
6719 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6720 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6721 } else {
6722 rps->vclk = 0;
6723 rps->dclk = 0;
6724 }
6725
6726 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6727 rdev->pm.dpm.boot_ps = rps;
6728 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6729 rdev->pm.dpm.uvd_ps = rps;
6730}
6731
6732static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6733 struct radeon_ps *rps, int index,
6734 union pplib_clock_info *clock_info)
6735{
6736 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6737 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6738 struct si_power_info *si_pi = si_get_pi(rdev);
6739 struct ni_ps *ps = ni_get_ps(rps);
6740 u16 leakage_voltage;
6741 struct rv7xx_pl *pl = &ps->performance_levels[index];
6742 int ret;
6743
6744 ps->performance_level_count = index + 1;
6745
6746 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6747 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6748 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6749 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6750
6751 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6752 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6753 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6754 pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6755 si_pi->sys_pcie_mask,
6756 si_pi->boot_pcie_gen,
6757 clock_info->si.ucPCIEGen);
6758
6759 /* patch up vddc if necessary */
6760 ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6761 &leakage_voltage);
6762 if (ret == 0)
6763 pl->vddc = leakage_voltage;
6764
6765 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6766 pi->acpi_vddc = pl->vddc;
6767 eg_pi->acpi_vddci = pl->vddci;
6768 si_pi->acpi_pcie_gen = pl->pcie_gen;
6769 }
6770
6771 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6772 index == 0) {
6773 /* XXX disable for A0 tahiti */
Alex Deucher6fa45592014-10-13 12:44:49 -04006774 si_pi->ulv.supported = false;
Alex Deuchera9e61412013-06-25 17:56:16 -04006775 si_pi->ulv.pl = *pl;
6776 si_pi->ulv.one_pcie_lane_in_ulv = false;
6777 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6778 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6779 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6780 }
6781
6782 if (pi->min_vddc_in_table > pl->vddc)
6783 pi->min_vddc_in_table = pl->vddc;
6784
6785 if (pi->max_vddc_in_table < pl->vddc)
6786 pi->max_vddc_in_table = pl->vddc;
6787
6788 /* patch up boot state */
6789 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6790 u16 vddc, vddci, mvdd;
6791 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6792 pl->mclk = rdev->clock.default_mclk;
6793 pl->sclk = rdev->clock.default_sclk;
6794 pl->vddc = vddc;
6795 pl->vddci = vddci;
6796 si_pi->mvdd_bootup_value = mvdd;
6797 }
6798
6799 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6800 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6801 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6802 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6803 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6804 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6805 }
6806}
6807
6808static int si_parse_power_table(struct radeon_device *rdev)
6809{
6810 struct radeon_mode_info *mode_info = &rdev->mode_info;
6811 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6812 union pplib_power_state *power_state;
6813 int i, j, k, non_clock_array_index, clock_array_index;
6814 union pplib_clock_info *clock_info;
6815 struct _StateArray *state_array;
6816 struct _ClockInfoArray *clock_info_array;
6817 struct _NonClockInfoArray *non_clock_info_array;
6818 union power_info *power_info;
6819 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6820 u16 data_offset;
6821 u8 frev, crev;
6822 u8 *power_state_offset;
6823 struct ni_ps *ps;
6824
6825 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6826 &frev, &crev, &data_offset))
6827 return -EINVAL;
6828 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6829
6830 state_array = (struct _StateArray *)
6831 (mode_info->atom_context->bios + data_offset +
6832 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6833 clock_info_array = (struct _ClockInfoArray *)
6834 (mode_info->atom_context->bios + data_offset +
6835 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6836 non_clock_info_array = (struct _NonClockInfoArray *)
6837 (mode_info->atom_context->bios + data_offset +
6838 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6839
6840 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6841 state_array->ucNumEntries, GFP_KERNEL);
6842 if (!rdev->pm.dpm.ps)
6843 return -ENOMEM;
6844 power_state_offset = (u8 *)state_array->states;
Alex Deuchera9e61412013-06-25 17:56:16 -04006845 for (i = 0; i < state_array->ucNumEntries; i++) {
Alex Deucher53f3b252013-08-20 19:06:54 -04006846 u8 *idx;
Alex Deuchera9e61412013-06-25 17:56:16 -04006847 power_state = (union pplib_power_state *)power_state_offset;
6848 non_clock_array_index = power_state->v2.nonClockInfoIndex;
6849 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6850 &non_clock_info_array->nonClockInfo[non_clock_array_index];
6851 if (!rdev->pm.power_state[i].clock_info)
6852 return -EINVAL;
6853 ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6854 if (ps == NULL) {
6855 kfree(rdev->pm.dpm.ps);
6856 return -ENOMEM;
6857 }
6858 rdev->pm.dpm.ps[i].ps_priv = ps;
6859 si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6860 non_clock_info,
6861 non_clock_info_array->ucEntrySize);
6862 k = 0;
Alex Deucher53f3b252013-08-20 19:06:54 -04006863 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
Alex Deuchera9e61412013-06-25 17:56:16 -04006864 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
Alex Deucher53f3b252013-08-20 19:06:54 -04006865 clock_array_index = idx[j];
Alex Deuchera9e61412013-06-25 17:56:16 -04006866 if (clock_array_index >= clock_info_array->ucNumEntries)
6867 continue;
6868 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6869 break;
6870 clock_info = (union pplib_clock_info *)
Alex Deucher53f3b252013-08-20 19:06:54 -04006871 ((u8 *)&clock_info_array->clockInfo[0] +
6872 (clock_array_index * clock_info_array->ucEntrySize));
Alex Deuchera9e61412013-06-25 17:56:16 -04006873 si_parse_pplib_clock_info(rdev,
6874 &rdev->pm.dpm.ps[i], k,
6875 clock_info);
6876 k++;
6877 }
6878 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6879 }
6880 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
Alex Deucher11586cf2015-05-11 22:01:52 +02006881
6882 /* fill in the vce power states */
6883 for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
6884 u32 sclk, mclk;
6885 clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
6886 clock_info = (union pplib_clock_info *)
6887 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6888 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6889 sclk |= clock_info->si.ucEngineClockHigh << 16;
6890 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6891 mclk |= clock_info->si.ucMemoryClockHigh << 16;
6892 rdev->pm.dpm.vce_states[i].sclk = sclk;
6893 rdev->pm.dpm.vce_states[i].mclk = mclk;
6894 }
6895
Alex Deuchera9e61412013-06-25 17:56:16 -04006896 return 0;
6897}
6898
6899int si_dpm_init(struct radeon_device *rdev)
6900{
6901 struct rv7xx_power_info *pi;
6902 struct evergreen_power_info *eg_pi;
6903 struct ni_power_info *ni_pi;
6904 struct si_power_info *si_pi;
Alex Deuchera9e61412013-06-25 17:56:16 -04006905 struct atom_clock_dividers dividers;
6906 int ret;
6907 u32 mask;
6908
6909 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6910 if (si_pi == NULL)
6911 return -ENOMEM;
6912 rdev->pm.dpm.priv = si_pi;
6913 ni_pi = &si_pi->ni;
6914 eg_pi = &ni_pi->eg;
6915 pi = &eg_pi->rv7xx;
6916
6917 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6918 if (ret)
6919 si_pi->sys_pcie_mask = 0;
6920 else
6921 si_pi->sys_pcie_mask = mask;
6922 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6923 si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6924
6925 si_set_max_cu_value(rdev);
6926
6927 rv770_get_max_vddc(rdev);
6928 si_get_leakage_vddc(rdev);
6929 si_patch_dependency_tables_based_on_leakage(rdev);
6930
6931 pi->acpi_vddc = 0;
6932 eg_pi->acpi_vddci = 0;
6933 pi->min_vddc_in_table = 0;
6934 pi->max_vddc_in_table = 0;
6935
Alex Deucher82f79cc2013-08-21 10:02:32 -04006936 ret = r600_get_platform_caps(rdev);
6937 if (ret)
6938 return ret;
6939
Alex Deucher11586cf2015-05-11 22:01:52 +02006940 ret = r600_parse_extended_power_table(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006941 if (ret)
6942 return ret;
Alex Deucher11586cf2015-05-11 22:01:52 +02006943
6944 ret = si_parse_power_table(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006945 if (ret)
6946 return ret;
6947
6948 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6949 kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
6950 if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6951 r600_free_extended_power_table(rdev);
6952 return -ENOMEM;
6953 }
6954 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6955 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6956 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6957 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6958 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6959 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6960 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6961 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6962 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6963
6964 if (rdev->pm.dpm.voltage_response_time == 0)
6965 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6966 if (rdev->pm.dpm.backbias_response_time == 0)
6967 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6968
6969 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6970 0, false, &dividers);
6971 if (ret)
6972 pi->ref_div = dividers.ref_div + 1;
6973 else
6974 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6975
6976 eg_pi->smu_uvd_hs = false;
6977
6978 pi->mclk_strobe_mode_threshold = 40000;
6979 if (si_is_special_1gb_platform(rdev))
6980 pi->mclk_stutter_mode_threshold = 0;
6981 else
6982 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6983 pi->mclk_edc_enable_threshold = 40000;
6984 eg_pi->mclk_edc_wr_enable_threshold = 40000;
6985
6986 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6987
6988 pi->voltage_control =
Alex Deucher636e2582014-06-06 18:43:45 -04006989 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6990 VOLTAGE_OBJ_GPIO_LUT);
6991 if (!pi->voltage_control) {
6992 si_pi->voltage_control_svi2 =
6993 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6994 VOLTAGE_OBJ_SVID2);
6995 if (si_pi->voltage_control_svi2)
6996 radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6997 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
6998 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006999
7000 pi->mvdd_control =
Alex Deucher636e2582014-06-06 18:43:45 -04007001 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7002 VOLTAGE_OBJ_GPIO_LUT);
Alex Deuchera9e61412013-06-25 17:56:16 -04007003
7004 eg_pi->vddci_control =
Alex Deucher636e2582014-06-06 18:43:45 -04007005 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7006 VOLTAGE_OBJ_GPIO_LUT);
7007 if (!eg_pi->vddci_control)
7008 si_pi->vddci_control_svi2 =
7009 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7010 VOLTAGE_OBJ_SVID2);
Alex Deuchera9e61412013-06-25 17:56:16 -04007011
7012 si_pi->vddc_phase_shed_control =
Alex Deucher636e2582014-06-06 18:43:45 -04007013 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7014 VOLTAGE_OBJ_PHASE_LUT);
Alex Deuchera9e61412013-06-25 17:56:16 -04007015
Alex Deucherb841ce72013-07-31 18:32:33 -04007016 rv770_get_engine_memory_ss(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04007017
7018 pi->asi = RV770_ASI_DFLT;
7019 pi->pasi = CYPRESS_HASI_DFLT;
7020 pi->vrc = SISLANDS_VRC_DFLT;
7021
7022 pi->gfx_clock_gating = true;
7023
7024 eg_pi->sclk_deep_sleep = true;
7025 si_pi->sclk_deep_sleep_above_low = false;
7026
Alex Deucherfda83722013-07-31 12:41:35 -04007027 if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
Alex Deuchera9e61412013-06-25 17:56:16 -04007028 pi->thermal_protection = true;
7029 else
7030 pi->thermal_protection = false;
7031
7032 eg_pi->dynamic_ac_timing = true;
7033
7034 eg_pi->light_sleep = true;
7035#if defined(CONFIG_ACPI)
7036 eg_pi->pcie_performance_request =
7037 radeon_acpi_is_pcie_performance_request_supported(rdev);
7038#else
7039 eg_pi->pcie_performance_request = false;
7040#endif
7041
7042 si_pi->sram_end = SMC_RAM_END;
7043
7044 rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7045 rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7046 rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7047 rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7048 rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7049 rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7050 rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7051
7052 si_initialize_powertune_defaults(rdev);
7053
Alex Deucher1ff60dd2013-08-30 16:18:35 -04007054 /* make sure dc limits are valid */
7055 if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7056 (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7057 rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7058 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7059
Alex Deucher39471ad2014-09-14 21:14:14 -04007060 si_pi->fan_ctrl_is_in_default_mode = true;
Alex Deucher39471ad2014-09-14 21:14:14 -04007061
Alex Deuchera9e61412013-06-25 17:56:16 -04007062 return 0;
7063}
7064
7065void si_dpm_fini(struct radeon_device *rdev)
7066{
7067 int i;
7068
7069 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
7070 kfree(rdev->pm.dpm.ps[i].ps_priv);
7071 }
7072 kfree(rdev->pm.dpm.ps);
7073 kfree(rdev->pm.dpm.priv);
7074 kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7075 r600_free_extended_power_table(rdev);
7076}
7077
Alex Deucher79821282013-06-28 18:02:19 -04007078void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
7079 struct seq_file *m)
7080{
Alex Deucher9f3f63f2014-01-30 11:19:22 -05007081 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7082 struct radeon_ps *rps = &eg_pi->current_rps;
Alex Deucher79821282013-06-28 18:02:19 -04007083 struct ni_ps *ps = ni_get_ps(rps);
7084 struct rv7xx_pl *pl;
7085 u32 current_index =
7086 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7087 CURRENT_STATE_INDEX_SHIFT;
7088
7089 if (current_index >= ps->performance_level_count) {
7090 seq_printf(m, "invalid dpm profile %d\n", current_index);
7091 } else {
7092 pl = &ps->performance_levels[current_index];
7093 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7094 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7095 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7096 }
7097}
Alex Deucherca1110b2014-09-30 10:50:07 -04007098
7099u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
7100{
7101 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7102 struct radeon_ps *rps = &eg_pi->current_rps;
7103 struct ni_ps *ps = ni_get_ps(rps);
7104 struct rv7xx_pl *pl;
7105 u32 current_index =
7106 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7107 CURRENT_STATE_INDEX_SHIFT;
7108
7109 if (current_index >= ps->performance_level_count) {
7110 return 0;
7111 } else {
7112 pl = &ps->performance_levels[current_index];
7113 return pl->sclk;
7114 }
7115}
7116
7117u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
7118{
7119 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7120 struct radeon_ps *rps = &eg_pi->current_rps;
7121 struct ni_ps *ps = ni_get_ps(rps);
7122 struct rv7xx_pl *pl;
7123 u32 current_index =
7124 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7125 CURRENT_STATE_INDEX_SHIFT;
7126
7127 if (current_index >= ps->performance_level_count) {
7128 return 0;
7129 } else {
7130 pl = &ps->performance_levels[current_index];
7131 return pl->mclk;
7132 }
7133}