blob: 847ef1e067bb9b2d53fd995afa5017d861ca0d8d [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080035#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070036#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070037#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070038
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070039#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-trans.h"
42#include "iwl-debug.h"
43#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020044#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070045
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070047
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070048/*This file includes the declaration that are internal to the
49 * trans_pcie layer */
50
Johannes Berg48a2d662012-03-05 11:24:39 -080051struct iwl_rx_mem_buffer {
52 dma_addr_t page_dma;
53 struct page *page;
54 struct list_head list;
55};
56
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070057/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070058 * struct isr_statistics - interrupt statistics
59 *
60 */
61struct isr_statistics {
62 u32 hw;
63 u32 sw;
64 u32 err_code;
65 u32 sch;
66 u32 alive;
67 u32 rfkill;
68 u32 ctkill;
69 u32 wakeup;
70 u32 rx;
71 u32 tx;
72 u32 unhandled;
73};
74
75/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076 * struct iwl_rx_queue - Rx queue
77 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
78 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
79 * @pool:
80 * @queue:
81 * @read: Shared index to newest available Rx buffer
82 * @write: Shared index to oldest written Rx packet
83 * @free_count: Number of pre-allocated buffers in rx_free
84 * @write_actual:
85 * @rx_free: list of free SKBs for use
86 * @rx_used: List of Rx buffers with no SKB
87 * @need_update: flag to indicate we need to update read/write index
88 * @rb_stts: driver's pointer to receive buffer status
89 * @rb_stts_dma: bus address of receive buffer status
90 * @lock:
91 *
92 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
93 */
94struct iwl_rx_queue {
95 __le32 *bd;
96 dma_addr_t bd_dma;
97 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
98 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
99 u32 read;
100 u32 write;
101 u32 free_count;
102 u32 write_actual;
103 struct list_head rx_free;
104 struct list_head rx_used;
105 int need_update;
106 struct iwl_rb_status *rb_stts;
107 dma_addr_t rb_stts_dma;
108 spinlock_t lock;
109};
110
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700111struct iwl_dma_ptr {
112 dma_addr_t dma;
113 void *addr;
114 size_t size;
115};
116
Johannes Bergbffc66c2012-03-05 11:24:42 -0800117/**
118 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
119 * @index -- current index
120 * @n_bd -- total number of entries in queue (must be power of 2)
121 */
122static inline int iwl_queue_inc_wrap(int index, int n_bd)
123{
124 return ++index & (n_bd - 1);
125}
126
127/**
128 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
129 * @index -- current index
130 * @n_bd -- total number of entries in queue (must be power of 2)
131 */
132static inline int iwl_queue_dec_wrap(int index, int n_bd)
133{
134 return --index & (n_bd - 1);
135}
136
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700137struct iwl_cmd_meta {
138 /* only for SYNC commands, iff the reply skb is wanted */
139 struct iwl_host_cmd *source;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700140
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700141 DEFINE_DMA_UNMAP_ADDR(mapping);
142 DEFINE_DMA_UNMAP_LEN(len);
Johannes Bergc14c7372012-04-16 14:48:08 -0700143
144 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700145};
146
147/*
148 * Generic queue structure
149 *
150 * Contains common data for Rx and Tx queues.
151 *
152 * Note the difference between n_bd and n_window: the hardware
153 * always assumes 256 descriptors, so n_bd is always 256 (unless
154 * there might be HW changes in the future). For the normal TX
155 * queues, n_window, which is the size of the software queue data
156 * is also 256; however, for the command queue, n_window is only
157 * 32 since we don't need so many commands pending. Since the HW
158 * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
159 * the software buffers (in the variables @meta, @txb in struct
160 * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
161 * in the same struct) have 256.
162 * This means that we end up with the following:
163 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
164 * SW entries: | 0 | ... | 31 |
165 * where N is a number between 0 and 7. This means that the SW
166 * data is a window overlayed over the HW queue.
167 */
168struct iwl_queue {
169 int n_bd; /* number of BDs in this queue */
170 int write_ptr; /* 1-st empty entry (index) host_w*/
171 int read_ptr; /* last used entry (index) host_r*/
172 /* use for monitoring and recovering the stuck queue */
173 dma_addr_t dma_addr; /* physical addr for BD's */
174 int n_window; /* safe queue window */
175 u32 id;
176 int low_mark; /* low watermark, resume queue if free
177 * space more than this */
178 int high_mark; /* high watermark, stop queue if free
179 * space less than this */
180};
181
Johannes Bergbf8440e2012-03-19 17:12:06 +0100182#define TFD_TX_CMD_SLOTS 256
183#define TFD_CMD_SLOTS 32
184
185struct iwl_pcie_tx_queue_entry {
186 struct iwl_device_cmd *cmd;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300187 struct iwl_device_cmd *copy_cmd;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100188 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200189 /* buffer to free after command completes */
190 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100191 struct iwl_cmd_meta meta;
192};
193
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700194/**
195 * struct iwl_tx_queue - Tx Queue for DMA
196 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100197 * @tfds: transmit frame descriptors (DMA memory)
198 * @entries: transmit entries (driver state)
199 * @lock: queue lock
200 * @stuck_timer: timer that fires if queue gets stuck
201 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700202 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100203 * @active: stores if queue is active
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700204 *
205 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
206 * descriptors) and required locking structures.
207 */
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700208struct iwl_tx_queue {
209 struct iwl_queue q;
210 struct iwl_tfd *tfds;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100211 struct iwl_pcie_tx_queue_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800212 spinlock_t lock;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700213 struct timer_list stuck_timer;
214 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700215 u8 need_update;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700216 u8 active;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700217};
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700220 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700221 * @rxq: all the RX queue data
222 * @rx_replenish: work that will be called when buffers need to be allocated
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700223 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700224 * @trans: pointer to the generic transport area
Johannes Berg75595532012-03-06 13:31:01 -0800225 * @irq - the irq number for the device
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200226 * @irq_requested: true when the irq has been requested
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700227 * @scd_base_addr: scheduler sram base address in SRAM
228 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700229 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800230 * @pci_dev: basic pci-network driver stuff
231 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800232 * @ucode_write_complete: indicates that the ucode has been copied.
233 * @ucode_write_waitq: wait queue for uCode load
Don Fry9a716862012-03-07 09:52:32 -0800234 * @status - transport specific status flags
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800235 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700236 * @rx_buf_size_8k: 8 kB RX buffer size
237 * @rx_page_order: page order for receive buffer size
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700238 * @wd_timeout: queue watchdog timeout (jiffies)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700239 */
240struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700241 struct iwl_rx_queue rxq;
242 struct work_struct rx_replenish;
243 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700244 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700245
246 /* INT ICT Table */
247 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700248 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700249 int ict_index;
250 u32 inta;
251 bool use_ict;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200252 bool irq_requested;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700253 struct tasklet_struct irq_tasklet;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700254 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700255
Johannes Berg75595532012-03-06 13:31:01 -0800256 unsigned int irq;
Johannes Berg7b114882012-02-05 13:55:11 -0800257 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700258 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700259 u32 scd_base_addr;
260 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700261 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700262
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700263 struct iwl_tx_queue *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700264 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700265 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800266
267 /* PCI bus related data */
268 struct pci_dev *pci_dev;
269 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800270
271 bool ucode_write_complete;
272 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200273 wait_queue_head_t wait_command_queue;
274
Don Fry9a716862012-03-07 09:52:32 -0800275 unsigned long status;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800276 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300277 u8 cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800278 u8 n_no_reclaim_cmds;
279 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700280
281 bool rx_buf_size_8k;
282 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700283
Johannes Bergd9fb6462012-03-26 08:23:39 -0700284 const char **command_names;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700285
286 /* queue watchdog */
287 unsigned long wd_timeout;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700288};
289
Don Fry01d651d2012-03-23 08:34:31 -0700290/*****************************************************
291* DRIVER STATUS FUNCTIONS
292******************************************************/
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200293enum {
294 STATUS_HCMD_ACTIVE,
295 STATUS_DEVICE_ENABLED,
296 STATUS_TPOWER_PMI,
297 STATUS_INT_ENABLED,
298 STATUS_RFKILL,
299};
Don Fry01d651d2012-03-23 08:34:31 -0700300
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700301#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
302 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
303
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700304static inline struct iwl_trans *
305iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
306{
307 return container_of((void *)trans_pcie, struct iwl_trans,
308 trans_specific);
309}
310
Johannes Bergd1ff5252012-04-12 06:24:30 -0700311struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
312 const struct pci_device_id *ent,
313 const struct iwl_cfg *cfg);
314void iwl_trans_pcie_free(struct iwl_trans *trans);
315
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700316/*****************************************************
317* RX
318******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700319void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700320void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300321void iwl_rx_replenish(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700322void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200323 struct iwl_rx_queue *q);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700324
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700325/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700326* ICT
327******************************************************/
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200328void iwl_reset_ict(struct iwl_trans *trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700329void iwl_disable_ict(struct iwl_trans *trans);
330int iwl_alloc_isr_ict(struct iwl_trans *trans);
331void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700332irqreturn_t iwl_isr_ict(int irq, void *data);
333
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700334/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700335* TX / HCMD
336******************************************************/
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700337void iwl_txq_update_write_ptr(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200338 struct iwl_tx_queue *txq);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700340 struct iwl_tx_queue *txq,
341 dma_addr_t addr, u16 len, u8 reset);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700342int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
343int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700344void iwl_tx_cmd_complete(struct iwl_trans *trans,
Johannes Berg48a2d662012-03-05 11:24:39 -0800345 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700346void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200347 struct iwl_tx_queue *txq,
348 u16 byte_cnt);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300349void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
350 int sta_id, int tid, int frame_limit, u16 ssn);
Emmanuel Grumbach5bf9a892012-06-07 13:44:14 +0300351void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200352void iwl_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
353 enum dma_data_direction dma_dir);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700354int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
355 struct sk_buff_head *skbs);
Emmanuel Grumbach6c3fd3f2012-10-18 12:38:37 +0200356void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700357int iwl_queue_space(const struct iwl_queue *q);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700358
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700359/*****************************************************
360* Error handling
361******************************************************/
Johannes Berg94543a82012-08-21 18:57:10 +0200362int iwl_dump_fh(struct iwl_trans *trans, char **buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700363void iwl_dump_csr(struct iwl_trans *trans);
364
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700365/*****************************************************
366* Helpers
367******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700368static inline void iwl_disable_interrupts(struct iwl_trans *trans)
369{
Don Fry83626402012-03-07 09:52:37 -0800370 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
371 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700372
373 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200374 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700375
376 /* acknowledge/clear/reset any interrupts still pending
377 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200378 iwl_write32(trans, CSR_INT, 0xffffffff);
379 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700380 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
381}
382
383static inline void iwl_enable_interrupts(struct iwl_trans *trans)
384{
Don Fry83626402012-03-07 09:52:37 -0800385 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700386
387 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Don Fry83626402012-03-07 09:52:37 -0800388 set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200389 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700390}
391
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800392static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
393{
394 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
395 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
396}
397
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700398static inline void iwl_wake_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800399 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700400{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700401 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700402
Johannes Berg9eae88f2012-03-15 13:26:52 -0700403 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
404 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
405 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800406 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700407}
408
409static inline void iwl_stop_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800410 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700411{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700412 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700413
Johannes Berg9eae88f2012-03-15 13:26:52 -0700414 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
415 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
416 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
417 } else
418 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
419 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700420}
421
422static inline int iwl_queue_used(const struct iwl_queue *q, int i)
423{
424 return q->write_ptr >= q->read_ptr ?
425 (i >= q->read_ptr && i < q->write_ptr) :
426 !(i < q->read_ptr && i >= q->write_ptr);
427}
428
429static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
430{
431 return index & (q->n_window - 1);
432}
433
Johannes Bergd9fb6462012-03-26 08:23:39 -0700434static inline const char *
435trans_pcie_get_cmd_string(struct iwl_trans_pcie *trans_pcie, u8 cmd)
436{
437 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
438 return "UNKNOWN";
439 return trans_pcie->command_names[cmd];
440}
441
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200442static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
443{
444 return !(iwl_read32(trans, CSR_GP_CNTRL) &
445 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
446}
447
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700448#endif /* __iwl_trans_int_pcie_h__ */