blob: 5174874a5f7be143f7b75635cc52577bad382e16 [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
22#include <linux/regulator/consumer.h>
23#include <linux/slab.h>
24#include <linux/workqueue.h>
25#include <sound/core.h>
26#include <sound/jack.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32#include <trace/events/asoc.h>
33
34#include <sound/wm8996.h>
35#include "wm8996.h"
36
37#define WM8996_AIFS 2
38
39#define HPOUT1L 1
40#define HPOUT1R 2
41#define HPOUT2L 4
42#define HPOUT2R 8
43
Mark Brownc83495a2011-09-11 10:05:18 +010044#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010045static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
46 "DBVDD",
47 "AVDD1",
48 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010049};
50
51struct wm8996_priv {
52 struct snd_soc_codec *codec;
53
54 int ldo1ena;
55
56 int sysclk;
57 int sysclk_src;
58
59 int fll_src;
60 int fll_fref;
61 int fll_fout;
62
63 struct completion fll_lock;
64
65 u16 dcs_pending;
66 struct completion dcs_done;
67
68 u16 hpout_ena;
69 u16 hpout_pending;
70
71 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
72 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownc83495a2011-09-11 10:05:18 +010073 struct regulator *cpvdd;
Mark Browna9ba6152011-06-24 12:10:44 +010074
75 struct wm8996_pdata pdata;
76
77 int rx_rate[WM8996_AIFS];
78 int bclk_rate[WM8996_AIFS];
79
80 /* Platform dependant ReTune mobile configuration */
81 int num_retune_mobile_texts;
82 const char **retune_mobile_texts;
83 int retune_mobile_cfg[2];
84 struct soc_enum retune_mobile_enum;
85
86 struct snd_soc_jack *jack;
87 bool detecting;
88 bool jack_mic;
89 wm8996_polarity_fn polarity_cb;
90
91#ifdef CONFIG_GPIOLIB
92 struct gpio_chip gpio_chip;
93#endif
94};
95
96/* We can't use the same notifier block for more than one supply and
97 * there's no way I can see to get from a callback to the caller
98 * except container_of().
99 */
100#define WM8996_REGULATOR_EVENT(n) \
101static int wm8996_regulator_event_##n(struct notifier_block *nb, \
102 unsigned long event, void *data) \
103{ \
104 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
105 disable_nb[n]); \
106 if (event & REGULATOR_EVENT_DISABLE) { \
107 wm8996->codec->cache_sync = 1; \
108 } \
109 return 0; \
110}
111
112WM8996_REGULATOR_EVENT(0)
113WM8996_REGULATOR_EVENT(1)
114WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100115
116static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
117 [WM8996_SOFTWARE_RESET] = 0x8996,
118 [WM8996_POWER_MANAGEMENT_7] = 0x10,
119 [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
120 [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
121 [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
122 [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
123 [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
124 [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
125 [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
126 [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
127 [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
128 [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
129 [WM8996_MICBIAS_1] = 0x39,
130 [WM8996_MICBIAS_2] = 0x39,
131 [WM8996_LDO_1] = 0x3,
132 [WM8996_LDO_2] = 0x13,
133 [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
134 [WM8996_HEADPHONE_DETECT_1] = 0x20,
135 [WM8996_MIC_DETECT_1] = 0x7600,
136 [WM8996_MIC_DETECT_2] = 0xbf,
137 [WM8996_CHARGE_PUMP_1] = 0x1f25,
138 [WM8996_CHARGE_PUMP_2] = 0xab19,
139 [WM8996_DC_SERVO_5] = 0x2a2a,
140 [WM8996_CONTROL_INTERFACE_1] = 0x8004,
141 [WM8996_CLOCKING_1] = 0x10,
142 [WM8996_AIF_RATE] = 0x83,
143 [WM8996_FLL_CONTROL_4] = 0x5dc0,
144 [WM8996_FLL_CONTROL_5] = 0xc84,
145 [WM8996_FLL_EFS_2] = 0x2,
146 [WM8996_AIF1_TX_LRCLK_1] = 0x80,
147 [WM8996_AIF1_TX_LRCLK_2] = 0x8,
148 [WM8996_AIF1_RX_LRCLK_1] = 0x80,
149 [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
150 [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
151 [WM8996_AIF1TX_TEST] = 0x7,
152 [WM8996_AIF2_TX_LRCLK_1] = 0x80,
153 [WM8996_AIF2_TX_LRCLK_2] = 0x8,
154 [WM8996_AIF2_RX_LRCLK_1] = 0x80,
155 [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
156 [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
157 [WM8996_AIF2TX_TEST] = 0x1,
158 [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
159 [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
160 [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
161 [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
162 [WM8996_DSP1_TX_FILTERS] = 0x2000,
163 [WM8996_DSP1_RX_FILTERS_1] = 0x200,
164 [WM8996_DSP1_RX_FILTERS_2] = 0x10,
165 [WM8996_DSP1_DRC_1] = 0x98,
166 [WM8996_DSP1_DRC_2] = 0x845,
167 [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
168 [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
169 [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
170 [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
171 [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
172 [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
173 [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
174 [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
175 [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
176 [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
177 [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
178 [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
179 [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
180 [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
181 [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
182 [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
183 [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
184 [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
185 [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
186 [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
187 [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
188 [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
189 [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
190 [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
191 [WM8996_DSP2_TX_FILTERS] = 0x2000,
192 [WM8996_DSP2_RX_FILTERS_1] = 0x200,
193 [WM8996_DSP2_RX_FILTERS_2] = 0x10,
194 [WM8996_DSP2_DRC_1] = 0x98,
195 [WM8996_DSP2_DRC_2] = 0x845,
196 [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
197 [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
198 [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
199 [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
200 [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
201 [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
202 [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
203 [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
204 [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
205 [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
206 [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
207 [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
208 [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
209 [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
210 [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
211 [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
212 [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
213 [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
214 [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
215 [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
216 [WM8996_OVERSAMPLING] = 0xd,
217 [WM8996_SIDETONE] = 0x1040,
218 [WM8996_GPIO_1] = 0xa101,
219 [WM8996_GPIO_2] = 0xa101,
220 [WM8996_GPIO_3] = 0xa101,
221 [WM8996_GPIO_4] = 0xa101,
222 [WM8996_GPIO_5] = 0xa101,
223 [WM8996_PULL_CONTROL_2] = 0x140,
224 [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
225 [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
226 [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
227 [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
228 [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
229 [WM8996_WRITE_SEQUENCER_0] = 0x1,
230 [WM8996_WRITE_SEQUENCER_1] = 0x1,
231 [WM8996_WRITE_SEQUENCER_3] = 0x6,
232 [WM8996_WRITE_SEQUENCER_4] = 0x40,
233 [WM8996_WRITE_SEQUENCER_5] = 0x1,
234 [WM8996_WRITE_SEQUENCER_6] = 0xf,
235 [WM8996_WRITE_SEQUENCER_7] = 0x6,
236 [WM8996_WRITE_SEQUENCER_8] = 0x1,
237 [WM8996_WRITE_SEQUENCER_9] = 0x3,
238 [WM8996_WRITE_SEQUENCER_10] = 0x104,
239 [WM8996_WRITE_SEQUENCER_12] = 0x60,
240 [WM8996_WRITE_SEQUENCER_13] = 0x11,
241 [WM8996_WRITE_SEQUENCER_14] = 0x401,
242 [WM8996_WRITE_SEQUENCER_16] = 0x50,
243 [WM8996_WRITE_SEQUENCER_17] = 0x3,
244 [WM8996_WRITE_SEQUENCER_18] = 0x100,
245 [WM8996_WRITE_SEQUENCER_20] = 0x51,
246 [WM8996_WRITE_SEQUENCER_21] = 0x3,
247 [WM8996_WRITE_SEQUENCER_22] = 0x104,
248 [WM8996_WRITE_SEQUENCER_23] = 0xa,
249 [WM8996_WRITE_SEQUENCER_24] = 0x60,
250 [WM8996_WRITE_SEQUENCER_25] = 0x3b,
251 [WM8996_WRITE_SEQUENCER_26] = 0x502,
252 [WM8996_WRITE_SEQUENCER_27] = 0x100,
253 [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
254 [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
255 [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
256 [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
257 [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
258 [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
259 [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
260 [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
261 [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
262 [WM8996_WRITE_SEQUENCER_64] = 0x1,
263 [WM8996_WRITE_SEQUENCER_65] = 0x1,
264 [WM8996_WRITE_SEQUENCER_67] = 0x6,
265 [WM8996_WRITE_SEQUENCER_68] = 0x40,
266 [WM8996_WRITE_SEQUENCER_69] = 0x1,
267 [WM8996_WRITE_SEQUENCER_70] = 0xf,
268 [WM8996_WRITE_SEQUENCER_71] = 0x6,
269 [WM8996_WRITE_SEQUENCER_72] = 0x1,
270 [WM8996_WRITE_SEQUENCER_73] = 0x3,
271 [WM8996_WRITE_SEQUENCER_74] = 0x104,
272 [WM8996_WRITE_SEQUENCER_76] = 0x60,
273 [WM8996_WRITE_SEQUENCER_77] = 0x11,
274 [WM8996_WRITE_SEQUENCER_78] = 0x401,
275 [WM8996_WRITE_SEQUENCER_80] = 0x50,
276 [WM8996_WRITE_SEQUENCER_81] = 0x3,
277 [WM8996_WRITE_SEQUENCER_82] = 0x100,
278 [WM8996_WRITE_SEQUENCER_84] = 0x60,
279 [WM8996_WRITE_SEQUENCER_85] = 0x3b,
280 [WM8996_WRITE_SEQUENCER_86] = 0x502,
281 [WM8996_WRITE_SEQUENCER_87] = 0x100,
282 [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
283 [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
284 [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
285 [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
286 [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
287 [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
288 [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
289 [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
290 [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
291 [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
292 [WM8996_WRITE_SEQUENCER_128] = 0x1,
293 [WM8996_WRITE_SEQUENCER_129] = 0x1,
294 [WM8996_WRITE_SEQUENCER_131] = 0x6,
295 [WM8996_WRITE_SEQUENCER_132] = 0x40,
296 [WM8996_WRITE_SEQUENCER_133] = 0x1,
297 [WM8996_WRITE_SEQUENCER_134] = 0xf,
298 [WM8996_WRITE_SEQUENCER_135] = 0x6,
299 [WM8996_WRITE_SEQUENCER_136] = 0x1,
300 [WM8996_WRITE_SEQUENCER_137] = 0x3,
301 [WM8996_WRITE_SEQUENCER_138] = 0x106,
302 [WM8996_WRITE_SEQUENCER_140] = 0x61,
303 [WM8996_WRITE_SEQUENCER_141] = 0x11,
304 [WM8996_WRITE_SEQUENCER_142] = 0x401,
305 [WM8996_WRITE_SEQUENCER_144] = 0x50,
306 [WM8996_WRITE_SEQUENCER_145] = 0x3,
307 [WM8996_WRITE_SEQUENCER_146] = 0x102,
308 [WM8996_WRITE_SEQUENCER_148] = 0x51,
309 [WM8996_WRITE_SEQUENCER_149] = 0x3,
310 [WM8996_WRITE_SEQUENCER_150] = 0x106,
311 [WM8996_WRITE_SEQUENCER_151] = 0xa,
312 [WM8996_WRITE_SEQUENCER_152] = 0x61,
313 [WM8996_WRITE_SEQUENCER_153] = 0x3b,
314 [WM8996_WRITE_SEQUENCER_154] = 0x502,
315 [WM8996_WRITE_SEQUENCER_155] = 0x100,
316 [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
317 [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
318 [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
319 [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
320 [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
321 [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
322 [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
323 [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
324 [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
325 [WM8996_WRITE_SEQUENCER_192] = 0x1,
326 [WM8996_WRITE_SEQUENCER_193] = 0x1,
327 [WM8996_WRITE_SEQUENCER_195] = 0x6,
328 [WM8996_WRITE_SEQUENCER_196] = 0x40,
329 [WM8996_WRITE_SEQUENCER_197] = 0x1,
330 [WM8996_WRITE_SEQUENCER_198] = 0xf,
331 [WM8996_WRITE_SEQUENCER_199] = 0x6,
332 [WM8996_WRITE_SEQUENCER_200] = 0x1,
333 [WM8996_WRITE_SEQUENCER_201] = 0x3,
334 [WM8996_WRITE_SEQUENCER_202] = 0x106,
335 [WM8996_WRITE_SEQUENCER_204] = 0x61,
336 [WM8996_WRITE_SEQUENCER_205] = 0x11,
337 [WM8996_WRITE_SEQUENCER_206] = 0x401,
338 [WM8996_WRITE_SEQUENCER_208] = 0x50,
339 [WM8996_WRITE_SEQUENCER_209] = 0x3,
340 [WM8996_WRITE_SEQUENCER_210] = 0x102,
341 [WM8996_WRITE_SEQUENCER_212] = 0x61,
342 [WM8996_WRITE_SEQUENCER_213] = 0x3b,
343 [WM8996_WRITE_SEQUENCER_214] = 0x502,
344 [WM8996_WRITE_SEQUENCER_215] = 0x100,
345 [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
346 [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
347 [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
348 [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
349 [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
350 [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
351 [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
352 [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
353 [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
354 [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
355 [WM8996_WRITE_SEQUENCER_256] = 0x60,
356 [WM8996_WRITE_SEQUENCER_258] = 0x601,
357 [WM8996_WRITE_SEQUENCER_260] = 0x50,
358 [WM8996_WRITE_SEQUENCER_262] = 0x100,
359 [WM8996_WRITE_SEQUENCER_264] = 0x1,
360 [WM8996_WRITE_SEQUENCER_266] = 0x104,
361 [WM8996_WRITE_SEQUENCER_267] = 0x100,
362 [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
363 [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
364 [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
365 [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
366 [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
367 [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
368 [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
369 [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
370 [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
371 [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
372 [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
373 [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
374 [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
375 [WM8996_WRITE_SEQUENCER_320] = 0x61,
376 [WM8996_WRITE_SEQUENCER_322] = 0x601,
377 [WM8996_WRITE_SEQUENCER_324] = 0x50,
378 [WM8996_WRITE_SEQUENCER_326] = 0x102,
379 [WM8996_WRITE_SEQUENCER_328] = 0x1,
380 [WM8996_WRITE_SEQUENCER_330] = 0x106,
381 [WM8996_WRITE_SEQUENCER_331] = 0x100,
382 [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
383 [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
384 [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
385 [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
386 [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
387 [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
388 [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
389 [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
390 [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
391 [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
392 [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
393 [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
394 [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
395 [WM8996_WRITE_SEQUENCER_384] = 0x60,
396 [WM8996_WRITE_SEQUENCER_386] = 0x601,
397 [WM8996_WRITE_SEQUENCER_388] = 0x61,
398 [WM8996_WRITE_SEQUENCER_390] = 0x601,
399 [WM8996_WRITE_SEQUENCER_392] = 0x50,
400 [WM8996_WRITE_SEQUENCER_394] = 0x300,
401 [WM8996_WRITE_SEQUENCER_396] = 0x1,
402 [WM8996_WRITE_SEQUENCER_398] = 0x304,
403 [WM8996_WRITE_SEQUENCER_400] = 0x40,
404 [WM8996_WRITE_SEQUENCER_402] = 0xf,
405 [WM8996_WRITE_SEQUENCER_404] = 0x1,
406 [WM8996_WRITE_SEQUENCER_407] = 0x100,
407};
408
409static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
410static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
411static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
412static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
413static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
414static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
415static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700416static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100417
418static const char *sidetone_hpf_text[] = {
419 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
420};
421
422static const struct soc_enum sidetone_hpf =
Mark Brown18036b52011-08-24 16:35:32 +0100423 SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100424
425static const char *hpf_mode_text[] = {
426 "HiFi", "Custom", "Voice"
427};
428
429static const struct soc_enum dsp1tx_hpf_mode =
430 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
431
432static const struct soc_enum dsp2tx_hpf_mode =
433 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
434
435static const char *hpf_cutoff_text[] = {
436 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
437};
438
439static const struct soc_enum dsp1tx_hpf_cutoff =
440 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
441
442static const struct soc_enum dsp2tx_hpf_cutoff =
443 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
444
445static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
446{
447 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
448 struct wm8996_pdata *pdata = &wm8996->pdata;
449 int base, best, best_val, save, i, cfg, iface;
450
451 if (!wm8996->num_retune_mobile_texts)
452 return;
453
454 switch (block) {
455 case 0:
456 base = WM8996_DSP1_RX_EQ_GAINS_1;
457 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
458 WM8996_DSP1RX_SRC)
459 iface = 1;
460 else
461 iface = 0;
462 break;
463 case 1:
464 base = WM8996_DSP1_RX_EQ_GAINS_2;
465 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
466 WM8996_DSP2RX_SRC)
467 iface = 1;
468 else
469 iface = 0;
470 break;
471 default:
472 return;
473 }
474
475 /* Find the version of the currently selected configuration
476 * with the nearest sample rate. */
477 cfg = wm8996->retune_mobile_cfg[block];
478 best = 0;
479 best_val = INT_MAX;
480 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
481 if (strcmp(pdata->retune_mobile_cfgs[i].name,
482 wm8996->retune_mobile_texts[cfg]) == 0 &&
483 abs(pdata->retune_mobile_cfgs[i].rate
484 - wm8996->rx_rate[iface]) < best_val) {
485 best = i;
486 best_val = abs(pdata->retune_mobile_cfgs[i].rate
487 - wm8996->rx_rate[iface]);
488 }
489 }
490
491 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
492 block,
493 pdata->retune_mobile_cfgs[best].name,
494 pdata->retune_mobile_cfgs[best].rate,
495 wm8996->rx_rate[iface]);
496
497 /* The EQ will be disabled while reconfiguring it, remember the
498 * current configuration.
499 */
500 save = snd_soc_read(codec, base);
501 save &= WM8996_DSP1RX_EQ_ENA;
502
503 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
504 snd_soc_update_bits(codec, base + i, 0xffff,
505 pdata->retune_mobile_cfgs[best].regs[i]);
506
507 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
508}
509
510/* Icky as hell but saves code duplication */
511static int wm8996_get_retune_mobile_block(const char *name)
512{
513 if (strcmp(name, "DSP1 EQ Mode") == 0)
514 return 0;
515 if (strcmp(name, "DSP2 EQ Mode") == 0)
516 return 1;
517 return -EINVAL;
518}
519
520static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
521 struct snd_ctl_elem_value *ucontrol)
522{
523 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
524 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
525 struct wm8996_pdata *pdata = &wm8996->pdata;
526 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
527 int value = ucontrol->value.integer.value[0];
528
529 if (block < 0)
530 return block;
531
532 if (value >= pdata->num_retune_mobile_cfgs)
533 return -EINVAL;
534
535 wm8996->retune_mobile_cfg[block] = value;
536
537 wm8996_set_retune_mobile(codec, block);
538
539 return 0;
540}
541
542static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
543 struct snd_ctl_elem_value *ucontrol)
544{
545 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
546 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
547 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
548
549 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
550
551 return 0;
552}
553
554static const struct snd_kcontrol_new wm8996_snd_controls[] = {
555SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
556 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
557SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
558 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
559
560SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
561 0, 5, 24, 0, sidetone_tlv),
562SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
563 0, 5, 24, 0, sidetone_tlv),
564SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
565SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
566SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
567
568SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
569 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
570SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
571 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
572
573SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
574 13, 1, 0),
575SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
576SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
577SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
578
579SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
580 13, 1, 0),
581SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
582SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
583SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
584
585SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
586 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
587SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
588
589SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
590 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
591SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
592
593SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
594 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
595SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
596 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
597
598SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
599 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
600SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
601 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
602
603SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
604SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
605SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
606SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
607
608SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
609SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
610
susan gao18a4eef2011-08-26 12:14:14 -0700611SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
612SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
613
614SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
615 0, threedstereo_tlv),
616SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
617 0, threedstereo_tlv),
618
Mark Browna9ba6152011-06-24 12:10:44 +0100619SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
620 8, 0, out_digital_tlv),
621SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
622 8, 0, out_digital_tlv),
623
624SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
625 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
626SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
627 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
628
629SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
630 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
631SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
632 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
633
634SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
635 spk_tlv),
636SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
637 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
638SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
639 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
640
641SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
642SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
643};
644
645static const struct snd_kcontrol_new wm8996_eq_controls[] = {
646SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
647 eq_tlv),
648SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
649 eq_tlv),
650SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
651 eq_tlv),
652SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
653 eq_tlv),
654SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
655 eq_tlv),
656
657SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
658 eq_tlv),
659SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
660 eq_tlv),
661SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
662 eq_tlv),
663SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
664 eq_tlv),
665SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
666 eq_tlv),
667};
668
669static int cp_event(struct snd_soc_dapm_widget *w,
670 struct snd_kcontrol *kcontrol, int event)
671{
Mark Brownc83495a2011-09-11 10:05:18 +0100672 struct snd_soc_codec *codec = w->codec;
673 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
674 int ret = 0;
675
Mark Browna9ba6152011-06-24 12:10:44 +0100676 switch (event) {
Mark Brownc83495a2011-09-11 10:05:18 +0100677 case SND_SOC_DAPM_PRE_PMU:
678 ret = regulator_enable(wm8996->cpvdd);
679 if (ret != 0)
680 dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
681 ret);
682 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100683 case SND_SOC_DAPM_POST_PMU:
684 msleep(5);
685 break;
Mark Brownc83495a2011-09-11 10:05:18 +0100686 case SND_SOC_DAPM_POST_PMD:
687 regulator_disable_deferred(wm8996->cpvdd, 20);
688 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100689 default:
690 BUG();
Mark Brownc83495a2011-09-11 10:05:18 +0100691 ret = -EINVAL;
Mark Browna9ba6152011-06-24 12:10:44 +0100692 }
693
Mark Brownc83495a2011-09-11 10:05:18 +0100694 return ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100695}
696
697static int rmv_short_event(struct snd_soc_dapm_widget *w,
698 struct snd_kcontrol *kcontrol, int event)
699{
700 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
701
702 /* Record which outputs we enabled */
703 switch (event) {
704 case SND_SOC_DAPM_PRE_PMD:
705 wm8996->hpout_pending &= ~w->shift;
706 break;
707 case SND_SOC_DAPM_PRE_PMU:
708 wm8996->hpout_pending |= w->shift;
709 break;
710 default:
711 BUG();
712 return -EINVAL;
713 }
714
715 return 0;
716}
717
718static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
719{
720 struct i2c_client *i2c = to_i2c_client(codec->dev);
721 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100722 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100723 unsigned long timeout = 200;
724
725 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
726
727 /* Use the interrupt if possible */
728 do {
729 if (i2c->irq) {
730 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
731 msecs_to_jiffies(200));
732 if (timeout == 0)
733 dev_err(codec->dev, "DC servo timed out\n");
734
735 } else {
736 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100737 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100738 }
739
740 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
741 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100742 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100743
744 if (timeout == 0)
745 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
746 else
747 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
748}
749
750static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
751 enum snd_soc_dapm_type event, int subseq)
752{
753 struct snd_soc_codec *codec = container_of(dapm,
754 struct snd_soc_codec, dapm);
755 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
756 u16 val, mask;
757
758 /* Complete any pending DC servo starts */
759 if (wm8996->dcs_pending) {
760 dev_dbg(codec->dev, "Starting DC servo for %x\n",
761 wm8996->dcs_pending);
762
763 /* Trigger a startup sequence */
764 wait_for_dc_servo(codec, wm8996->dcs_pending
765 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
766
767 wm8996->dcs_pending = 0;
768 }
769
770 if (wm8996->hpout_pending != wm8996->hpout_ena) {
771 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
772 wm8996->hpout_ena, wm8996->hpout_pending);
773
774 val = 0;
775 mask = 0;
776 if (wm8996->hpout_pending & HPOUT1L) {
777 val |= WM8996_HPOUT1L_RMV_SHORT;
778 mask |= WM8996_HPOUT1L_RMV_SHORT;
779 } else {
780 mask |= WM8996_HPOUT1L_RMV_SHORT |
781 WM8996_HPOUT1L_OUTP |
782 WM8996_HPOUT1L_DLY;
783 }
784
785 if (wm8996->hpout_pending & HPOUT1R) {
786 val |= WM8996_HPOUT1R_RMV_SHORT;
787 mask |= WM8996_HPOUT1R_RMV_SHORT;
788 } else {
789 mask |= WM8996_HPOUT1R_RMV_SHORT |
790 WM8996_HPOUT1R_OUTP |
791 WM8996_HPOUT1R_DLY;
792 }
793
794 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
795
796 val = 0;
797 mask = 0;
798 if (wm8996->hpout_pending & HPOUT2L) {
799 val |= WM8996_HPOUT2L_RMV_SHORT;
800 mask |= WM8996_HPOUT2L_RMV_SHORT;
801 } else {
802 mask |= WM8996_HPOUT2L_RMV_SHORT |
803 WM8996_HPOUT2L_OUTP |
804 WM8996_HPOUT2L_DLY;
805 }
806
807 if (wm8996->hpout_pending & HPOUT2R) {
808 val |= WM8996_HPOUT2R_RMV_SHORT;
809 mask |= WM8996_HPOUT2R_RMV_SHORT;
810 } else {
811 mask |= WM8996_HPOUT2R_RMV_SHORT |
812 WM8996_HPOUT2R_OUTP |
813 WM8996_HPOUT2R_DLY;
814 }
815
816 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
817
818 wm8996->hpout_ena = wm8996->hpout_pending;
819 }
820}
821
822static int dcs_start(struct snd_soc_dapm_widget *w,
823 struct snd_kcontrol *kcontrol, int event)
824{
825 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
826
827 switch (event) {
828 case SND_SOC_DAPM_POST_PMU:
829 wm8996->dcs_pending |= 1 << w->shift;
830 break;
831 default:
832 BUG();
833 return -EINVAL;
834 }
835
836 return 0;
837}
838
839static const char *sidetone_text[] = {
840 "IN1", "IN2",
841};
842
843static const struct soc_enum left_sidetone_enum =
844 SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
845
846static const struct snd_kcontrol_new left_sidetone =
847 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
848
849static const struct soc_enum right_sidetone_enum =
850 SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
851
852static const struct snd_kcontrol_new right_sidetone =
853 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
854
855static const char *spk_text[] = {
856 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
857};
858
859static const struct soc_enum spkl_enum =
860 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
861
862static const struct snd_kcontrol_new spkl_mux =
863 SOC_DAPM_ENUM("SPKL", spkl_enum);
864
865static const struct soc_enum spkr_enum =
866 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
867
868static const struct snd_kcontrol_new spkr_mux =
869 SOC_DAPM_ENUM("SPKR", spkr_enum);
870
871static const char *dsp1rx_text[] = {
872 "AIF1", "AIF2"
873};
874
875static const struct soc_enum dsp1rx_enum =
876 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
877
878static const struct snd_kcontrol_new dsp1rx =
879 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
880
881static const char *dsp2rx_text[] = {
882 "AIF2", "AIF1"
883};
884
885static const struct soc_enum dsp2rx_enum =
886 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
887
888static const struct snd_kcontrol_new dsp2rx =
889 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
890
891static const char *aif2tx_text[] = {
892 "DSP2", "DSP1", "AIF1"
893};
894
895static const struct soc_enum aif2tx_enum =
896 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
897
898static const struct snd_kcontrol_new aif2tx =
899 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
900
901static const char *inmux_text[] = {
902 "ADC", "DMIC1", "DMIC2"
903};
904
905static const struct soc_enum in1_enum =
906 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
907
908static const struct snd_kcontrol_new in1_mux =
909 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
910
911static const struct soc_enum in2_enum =
912 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
913
914static const struct snd_kcontrol_new in2_mux =
915 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
916
917static const struct snd_kcontrol_new dac2r_mix[] = {
918SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
919 5, 1, 0),
920SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
921 4, 1, 0),
922SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
923SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
924};
925
926static const struct snd_kcontrol_new dac2l_mix[] = {
927SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
928 5, 1, 0),
929SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
930 4, 1, 0),
931SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
932SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
933};
934
935static const struct snd_kcontrol_new dac1r_mix[] = {
936SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
937 5, 1, 0),
938SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
939 4, 1, 0),
940SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
941SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
942};
943
944static const struct snd_kcontrol_new dac1l_mix[] = {
945SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
946 5, 1, 0),
947SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
948 4, 1, 0),
949SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
950SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
951};
952
953static const struct snd_kcontrol_new dsp1txl[] = {
954SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
955 1, 1, 0),
956SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
957 0, 1, 0),
958};
959
960static const struct snd_kcontrol_new dsp1txr[] = {
961SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
962 1, 1, 0),
963SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
964 0, 1, 0),
965};
966
967static const struct snd_kcontrol_new dsp2txl[] = {
968SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
969 1, 1, 0),
970SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
971 0, 1, 0),
972};
973
974static const struct snd_kcontrol_new dsp2txr[] = {
975SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
976 1, 1, 0),
977SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
978 0, 1, 0),
979};
980
981
982static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
983SND_SOC_DAPM_INPUT("IN1LN"),
984SND_SOC_DAPM_INPUT("IN1LP"),
985SND_SOC_DAPM_INPUT("IN1RN"),
986SND_SOC_DAPM_INPUT("IN1RP"),
987
988SND_SOC_DAPM_INPUT("IN2LN"),
989SND_SOC_DAPM_INPUT("IN2LP"),
990SND_SOC_DAPM_INPUT("IN2RN"),
991SND_SOC_DAPM_INPUT("IN2RP"),
992
993SND_SOC_DAPM_INPUT("DMIC1DAT"),
994SND_SOC_DAPM_INPUT("DMIC2DAT"),
995
996SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
997SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
998SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
999SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brownc83495a2011-09-11 10:05:18 +01001000 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1001 SND_SOC_DAPM_POST_PMD),
Mark Browna9ba6152011-06-24 12:10:44 +01001002
1003SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +01001004SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1005SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001006SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1007SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1008
1009SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1010SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1011
Mark Brown7691cd742011-08-20 16:59:27 +01001012SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
1013SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
1014SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
1015SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +01001016
1017SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1018SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1019
1020SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1021SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1022SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1023SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1024
1025SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1026SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1027
1028SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1029SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1030
1031SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1032SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1033SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1034SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1035
1036SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1037 dsp2txl, ARRAY_SIZE(dsp2txl)),
1038SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1039 dsp2txr, ARRAY_SIZE(dsp2txr)),
1040SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1041 dsp1txl, ARRAY_SIZE(dsp1txl)),
1042SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1043 dsp1txr, ARRAY_SIZE(dsp1txr)),
1044
1045SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1046 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1047SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1048 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1049SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1050 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1051SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1052 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1053
1054SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1055SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1056SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1057SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1058
Mark Brown32d2a0c2011-09-10 22:36:17 -07001059SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001060 WM8996_POWER_MANAGEMENT_4, 9, 0),
Mark Brown32d2a0c2011-09-10 22:36:17 -07001061SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001062 WM8996_POWER_MANAGEMENT_4, 8, 0),
1063
Mark Brown32d2a0c2011-09-10 22:36:17 -07001064SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001065 WM8996_POWER_MANAGEMENT_6, 9, 0),
Mark Brown32d2a0c2011-09-10 22:36:17 -07001066SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001067 WM8996_POWER_MANAGEMENT_6, 8, 0),
1068
1069SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1070 WM8996_POWER_MANAGEMENT_4, 5, 0),
1071SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1072 WM8996_POWER_MANAGEMENT_4, 4, 0),
1073SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1074 WM8996_POWER_MANAGEMENT_4, 3, 0),
1075SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1076 WM8996_POWER_MANAGEMENT_4, 2, 0),
1077SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1078 WM8996_POWER_MANAGEMENT_4, 1, 0),
1079SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1080 WM8996_POWER_MANAGEMENT_4, 0, 0),
1081
1082SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1083 WM8996_POWER_MANAGEMENT_6, 5, 0),
1084SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1085 WM8996_POWER_MANAGEMENT_6, 4, 0),
1086SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1087 WM8996_POWER_MANAGEMENT_6, 3, 0),
1088SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1089 WM8996_POWER_MANAGEMENT_6, 2, 0),
1090SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1091 WM8996_POWER_MANAGEMENT_6, 1, 0),
1092SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1093 WM8996_POWER_MANAGEMENT_6, 0, 0),
1094
1095/* We route as stereo pairs so define some dummy widgets to squash
1096 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1097SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1098SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1099SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1100SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1101SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1102
1103SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1104SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1105SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1106
1107SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1108SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1109SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1110SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1111
1112SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1113SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1114SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1115 SND_SOC_DAPM_POST_PMU),
1116SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
1117SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1118 rmv_short_event,
1119 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1120
1121SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1122SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1123SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1124 SND_SOC_DAPM_POST_PMU),
1125SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
1126SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1127 rmv_short_event,
1128 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1129
1130SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1131SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1132SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1133 SND_SOC_DAPM_POST_PMU),
1134SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
1135SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1136 rmv_short_event,
1137 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1138
1139SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1140SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1141SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1142 SND_SOC_DAPM_POST_PMU),
1143SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
1144SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1145 rmv_short_event,
1146 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1147
1148SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1149SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1150SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1151SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1152SND_SOC_DAPM_OUTPUT("SPKDAT"),
1153};
1154
1155static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1156 { "AIFCLK", NULL, "SYSCLK" },
1157 { "SYSDSPCLK", NULL, "SYSCLK" },
1158 { "Charge Pump", NULL, "SYSCLK" },
1159
1160 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001161 { "MICB1", NULL, "MICB1 Audio" },
Mark Browna9ba6152011-06-24 12:10:44 +01001162 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001163 { "MICB2", NULL, "MICB2 Audio" },
Mark Browna9ba6152011-06-24 12:10:44 +01001164
1165 { "IN1L PGA", NULL, "IN2LN" },
1166 { "IN1L PGA", NULL, "IN2LP" },
1167 { "IN1L PGA", NULL, "IN1LN" },
1168 { "IN1L PGA", NULL, "IN1LP" },
1169
1170 { "IN1R PGA", NULL, "IN2RN" },
1171 { "IN1R PGA", NULL, "IN2RP" },
1172 { "IN1R PGA", NULL, "IN1RN" },
1173 { "IN1R PGA", NULL, "IN1RP" },
1174
1175 { "ADCL", NULL, "IN1L PGA" },
1176
1177 { "ADCR", NULL, "IN1R PGA" },
1178
1179 { "DMIC1L", NULL, "DMIC1DAT" },
1180 { "DMIC1R", NULL, "DMIC1DAT" },
1181 { "DMIC2L", NULL, "DMIC2DAT" },
1182 { "DMIC2R", NULL, "DMIC2DAT" },
1183
1184 { "DMIC2L", NULL, "DMIC2" },
1185 { "DMIC2R", NULL, "DMIC2" },
1186 { "DMIC1L", NULL, "DMIC1" },
1187 { "DMIC1R", NULL, "DMIC1" },
1188
1189 { "IN1L Mux", "ADC", "ADCL" },
1190 { "IN1L Mux", "DMIC1", "DMIC1L" },
1191 { "IN1L Mux", "DMIC2", "DMIC2L" },
1192
1193 { "IN1R Mux", "ADC", "ADCR" },
1194 { "IN1R Mux", "DMIC1", "DMIC1R" },
1195 { "IN1R Mux", "DMIC2", "DMIC2R" },
1196
1197 { "IN2L Mux", "ADC", "ADCL" },
1198 { "IN2L Mux", "DMIC1", "DMIC1L" },
1199 { "IN2L Mux", "DMIC2", "DMIC2L" },
1200
1201 { "IN2R Mux", "ADC", "ADCR" },
1202 { "IN2R Mux", "DMIC1", "DMIC1R" },
1203 { "IN2R Mux", "DMIC2", "DMIC2R" },
1204
1205 { "Left Sidetone", "IN1", "IN1L Mux" },
1206 { "Left Sidetone", "IN2", "IN2L Mux" },
1207
1208 { "Right Sidetone", "IN1", "IN1R Mux" },
1209 { "Right Sidetone", "IN2", "IN2R Mux" },
1210
1211 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1212 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1213
1214 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1215 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1216
1217 { "AIF1TX0", NULL, "DSP1TXL" },
1218 { "AIF1TX1", NULL, "DSP1TXR" },
1219 { "AIF1TX2", NULL, "DSP2TXL" },
1220 { "AIF1TX3", NULL, "DSP2TXR" },
1221 { "AIF1TX4", NULL, "AIF2RX0" },
1222 { "AIF1TX5", NULL, "AIF2RX1" },
1223
1224 { "AIF1RX0", NULL, "AIFCLK" },
1225 { "AIF1RX1", NULL, "AIFCLK" },
1226 { "AIF1RX2", NULL, "AIFCLK" },
1227 { "AIF1RX3", NULL, "AIFCLK" },
1228 { "AIF1RX4", NULL, "AIFCLK" },
1229 { "AIF1RX5", NULL, "AIFCLK" },
1230
1231 { "AIF2RX0", NULL, "AIFCLK" },
1232 { "AIF2RX1", NULL, "AIFCLK" },
1233
Mark Brown4f41adf2011-08-20 10:23:38 +01001234 { "AIF1TX0", NULL, "AIFCLK" },
1235 { "AIF1TX1", NULL, "AIFCLK" },
1236 { "AIF1TX2", NULL, "AIFCLK" },
1237 { "AIF1TX3", NULL, "AIFCLK" },
1238 { "AIF1TX4", NULL, "AIFCLK" },
1239 { "AIF1TX5", NULL, "AIFCLK" },
1240
1241 { "AIF2TX0", NULL, "AIFCLK" },
1242 { "AIF2TX1", NULL, "AIFCLK" },
1243
Mark Browna9ba6152011-06-24 12:10:44 +01001244 { "DSP1RXL", NULL, "SYSDSPCLK" },
1245 { "DSP1RXR", NULL, "SYSDSPCLK" },
1246 { "DSP2RXL", NULL, "SYSDSPCLK" },
1247 { "DSP2RXR", NULL, "SYSDSPCLK" },
1248 { "DSP1TXL", NULL, "SYSDSPCLK" },
1249 { "DSP1TXR", NULL, "SYSDSPCLK" },
1250 { "DSP2TXL", NULL, "SYSDSPCLK" },
1251 { "DSP2TXR", NULL, "SYSDSPCLK" },
1252
1253 { "AIF1RXA", NULL, "AIF1RX0" },
1254 { "AIF1RXA", NULL, "AIF1RX1" },
1255 { "AIF1RXB", NULL, "AIF1RX2" },
1256 { "AIF1RXB", NULL, "AIF1RX3" },
1257 { "AIF1RXC", NULL, "AIF1RX4" },
1258 { "AIF1RXC", NULL, "AIF1RX5" },
1259
1260 { "AIF2RX", NULL, "AIF2RX0" },
1261 { "AIF2RX", NULL, "AIF2RX1" },
1262
1263 { "AIF2TX", "DSP2", "DSP2TX" },
1264 { "AIF2TX", "DSP1", "DSP1RX" },
1265 { "AIF2TX", "AIF1", "AIF1RXC" },
1266
1267 { "DSP1RXL", NULL, "DSP1RX" },
1268 { "DSP1RXR", NULL, "DSP1RX" },
1269 { "DSP2RXL", NULL, "DSP2RX" },
1270 { "DSP2RXR", NULL, "DSP2RX" },
1271
1272 { "DSP2TX", NULL, "DSP2TXL" },
1273 { "DSP2TX", NULL, "DSP2TXR" },
1274
1275 { "DSP1RX", "AIF1", "AIF1RXA" },
1276 { "DSP1RX", "AIF2", "AIF2RX" },
1277
1278 { "DSP2RX", "AIF1", "AIF1RXB" },
1279 { "DSP2RX", "AIF2", "AIF2RX" },
1280
1281 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1282 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1283 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1284 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1285
1286 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1287 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1288 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1289 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1290
1291 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1292 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1293 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1294 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1295
1296 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1297 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1298 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1299 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1300
1301 { "DAC1L", NULL, "DAC1L Mixer" },
1302 { "DAC1R", NULL, "DAC1R Mixer" },
1303 { "DAC2L", NULL, "DAC2L Mixer" },
1304 { "DAC2R", NULL, "DAC2R Mixer" },
1305
1306 { "HPOUT2L PGA", NULL, "Charge Pump" },
1307 { "HPOUT2L PGA", NULL, "DAC2L" },
1308 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1309 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1310 { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1311 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1312
1313 { "HPOUT2R PGA", NULL, "Charge Pump" },
1314 { "HPOUT2R PGA", NULL, "DAC2R" },
1315 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1316 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1317 { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1318 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1319
1320 { "HPOUT1L PGA", NULL, "Charge Pump" },
1321 { "HPOUT1L PGA", NULL, "DAC1L" },
1322 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1323 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1324 { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1325 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1326
1327 { "HPOUT1R PGA", NULL, "Charge Pump" },
1328 { "HPOUT1R PGA", NULL, "DAC1R" },
1329 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1330 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1331 { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1332 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1333
1334 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1335 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1336 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1337 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1338
1339 { "SPKL", "DAC1L", "DAC1L" },
1340 { "SPKL", "DAC1R", "DAC1R" },
1341 { "SPKL", "DAC2L", "DAC2L" },
1342 { "SPKL", "DAC2R", "DAC2R" },
1343
1344 { "SPKR", "DAC1L", "DAC1L" },
1345 { "SPKR", "DAC1R", "DAC1R" },
1346 { "SPKR", "DAC2L", "DAC2L" },
1347 { "SPKR", "DAC2R", "DAC2R" },
1348
1349 { "SPKL PGA", NULL, "SPKL" },
1350 { "SPKR PGA", NULL, "SPKR" },
1351
1352 { "SPKDAT", NULL, "SPKL PGA" },
1353 { "SPKDAT", NULL, "SPKR PGA" },
1354};
1355
1356static int wm8996_readable_register(struct snd_soc_codec *codec,
1357 unsigned int reg)
1358{
1359 /* Due to the sparseness of the register map the compiler
1360 * output from an explicit switch statement ends up being much
1361 * more efficient than a table.
1362 */
1363 switch (reg) {
1364 case WM8996_SOFTWARE_RESET:
1365 case WM8996_POWER_MANAGEMENT_1:
1366 case WM8996_POWER_MANAGEMENT_2:
1367 case WM8996_POWER_MANAGEMENT_3:
1368 case WM8996_POWER_MANAGEMENT_4:
1369 case WM8996_POWER_MANAGEMENT_5:
1370 case WM8996_POWER_MANAGEMENT_6:
1371 case WM8996_POWER_MANAGEMENT_7:
1372 case WM8996_POWER_MANAGEMENT_8:
1373 case WM8996_LEFT_LINE_INPUT_VOLUME:
1374 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1375 case WM8996_LINE_INPUT_CONTROL:
1376 case WM8996_DAC1_HPOUT1_VOLUME:
1377 case WM8996_DAC2_HPOUT2_VOLUME:
1378 case WM8996_DAC1_LEFT_VOLUME:
1379 case WM8996_DAC1_RIGHT_VOLUME:
1380 case WM8996_DAC2_LEFT_VOLUME:
1381 case WM8996_DAC2_RIGHT_VOLUME:
1382 case WM8996_OUTPUT1_LEFT_VOLUME:
1383 case WM8996_OUTPUT1_RIGHT_VOLUME:
1384 case WM8996_OUTPUT2_LEFT_VOLUME:
1385 case WM8996_OUTPUT2_RIGHT_VOLUME:
1386 case WM8996_MICBIAS_1:
1387 case WM8996_MICBIAS_2:
1388 case WM8996_LDO_1:
1389 case WM8996_LDO_2:
1390 case WM8996_ACCESSORY_DETECT_MODE_1:
1391 case WM8996_ACCESSORY_DETECT_MODE_2:
1392 case WM8996_HEADPHONE_DETECT_1:
1393 case WM8996_HEADPHONE_DETECT_2:
1394 case WM8996_MIC_DETECT_1:
1395 case WM8996_MIC_DETECT_2:
1396 case WM8996_MIC_DETECT_3:
1397 case WM8996_CHARGE_PUMP_1:
1398 case WM8996_CHARGE_PUMP_2:
1399 case WM8996_DC_SERVO_1:
1400 case WM8996_DC_SERVO_2:
1401 case WM8996_DC_SERVO_3:
1402 case WM8996_DC_SERVO_5:
1403 case WM8996_DC_SERVO_6:
1404 case WM8996_DC_SERVO_7:
1405 case WM8996_DC_SERVO_READBACK_0:
1406 case WM8996_ANALOGUE_HP_1:
1407 case WM8996_ANALOGUE_HP_2:
1408 case WM8996_CHIP_REVISION:
1409 case WM8996_CONTROL_INTERFACE_1:
1410 case WM8996_WRITE_SEQUENCER_CTRL_1:
1411 case WM8996_WRITE_SEQUENCER_CTRL_2:
1412 case WM8996_AIF_CLOCKING_1:
1413 case WM8996_AIF_CLOCKING_2:
1414 case WM8996_CLOCKING_1:
1415 case WM8996_CLOCKING_2:
1416 case WM8996_AIF_RATE:
1417 case WM8996_FLL_CONTROL_1:
1418 case WM8996_FLL_CONTROL_2:
1419 case WM8996_FLL_CONTROL_3:
1420 case WM8996_FLL_CONTROL_4:
1421 case WM8996_FLL_CONTROL_5:
1422 case WM8996_FLL_CONTROL_6:
1423 case WM8996_FLL_EFS_1:
1424 case WM8996_FLL_EFS_2:
1425 case WM8996_AIF1_CONTROL:
1426 case WM8996_AIF1_BCLK:
1427 case WM8996_AIF1_TX_LRCLK_1:
1428 case WM8996_AIF1_TX_LRCLK_2:
1429 case WM8996_AIF1_RX_LRCLK_1:
1430 case WM8996_AIF1_RX_LRCLK_2:
1431 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1432 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1433 case WM8996_AIF1RX_DATA_CONFIGURATION:
1434 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1435 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1436 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1437 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1438 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1439 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1440 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1441 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1442 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1443 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1444 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1445 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1446 case WM8996_AIF1RX_MONO_CONFIGURATION:
1447 case WM8996_AIF1TX_TEST:
1448 case WM8996_AIF2_CONTROL:
1449 case WM8996_AIF2_BCLK:
1450 case WM8996_AIF2_TX_LRCLK_1:
1451 case WM8996_AIF2_TX_LRCLK_2:
1452 case WM8996_AIF2_RX_LRCLK_1:
1453 case WM8996_AIF2_RX_LRCLK_2:
1454 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1455 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1456 case WM8996_AIF2RX_DATA_CONFIGURATION:
1457 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1458 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1459 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1460 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1461 case WM8996_AIF2RX_MONO_CONFIGURATION:
1462 case WM8996_AIF2TX_TEST:
1463 case WM8996_DSP1_TX_LEFT_VOLUME:
1464 case WM8996_DSP1_TX_RIGHT_VOLUME:
1465 case WM8996_DSP1_RX_LEFT_VOLUME:
1466 case WM8996_DSP1_RX_RIGHT_VOLUME:
1467 case WM8996_DSP1_TX_FILTERS:
1468 case WM8996_DSP1_RX_FILTERS_1:
1469 case WM8996_DSP1_RX_FILTERS_2:
1470 case WM8996_DSP1_DRC_1:
1471 case WM8996_DSP1_DRC_2:
1472 case WM8996_DSP1_DRC_3:
1473 case WM8996_DSP1_DRC_4:
1474 case WM8996_DSP1_DRC_5:
1475 case WM8996_DSP1_RX_EQ_GAINS_1:
1476 case WM8996_DSP1_RX_EQ_GAINS_2:
1477 case WM8996_DSP1_RX_EQ_BAND_1_A:
1478 case WM8996_DSP1_RX_EQ_BAND_1_B:
1479 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1480 case WM8996_DSP1_RX_EQ_BAND_2_A:
1481 case WM8996_DSP1_RX_EQ_BAND_2_B:
1482 case WM8996_DSP1_RX_EQ_BAND_2_C:
1483 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1484 case WM8996_DSP1_RX_EQ_BAND_3_A:
1485 case WM8996_DSP1_RX_EQ_BAND_3_B:
1486 case WM8996_DSP1_RX_EQ_BAND_3_C:
1487 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1488 case WM8996_DSP1_RX_EQ_BAND_4_A:
1489 case WM8996_DSP1_RX_EQ_BAND_4_B:
1490 case WM8996_DSP1_RX_EQ_BAND_4_C:
1491 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1492 case WM8996_DSP1_RX_EQ_BAND_5_A:
1493 case WM8996_DSP1_RX_EQ_BAND_5_B:
1494 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1495 case WM8996_DSP2_TX_LEFT_VOLUME:
1496 case WM8996_DSP2_TX_RIGHT_VOLUME:
1497 case WM8996_DSP2_RX_LEFT_VOLUME:
1498 case WM8996_DSP2_RX_RIGHT_VOLUME:
1499 case WM8996_DSP2_TX_FILTERS:
1500 case WM8996_DSP2_RX_FILTERS_1:
1501 case WM8996_DSP2_RX_FILTERS_2:
1502 case WM8996_DSP2_DRC_1:
1503 case WM8996_DSP2_DRC_2:
1504 case WM8996_DSP2_DRC_3:
1505 case WM8996_DSP2_DRC_4:
1506 case WM8996_DSP2_DRC_5:
1507 case WM8996_DSP2_RX_EQ_GAINS_1:
1508 case WM8996_DSP2_RX_EQ_GAINS_2:
1509 case WM8996_DSP2_RX_EQ_BAND_1_A:
1510 case WM8996_DSP2_RX_EQ_BAND_1_B:
1511 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1512 case WM8996_DSP2_RX_EQ_BAND_2_A:
1513 case WM8996_DSP2_RX_EQ_BAND_2_B:
1514 case WM8996_DSP2_RX_EQ_BAND_2_C:
1515 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1516 case WM8996_DSP2_RX_EQ_BAND_3_A:
1517 case WM8996_DSP2_RX_EQ_BAND_3_B:
1518 case WM8996_DSP2_RX_EQ_BAND_3_C:
1519 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1520 case WM8996_DSP2_RX_EQ_BAND_4_A:
1521 case WM8996_DSP2_RX_EQ_BAND_4_B:
1522 case WM8996_DSP2_RX_EQ_BAND_4_C:
1523 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1524 case WM8996_DSP2_RX_EQ_BAND_5_A:
1525 case WM8996_DSP2_RX_EQ_BAND_5_B:
1526 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1527 case WM8996_DAC1_MIXER_VOLUMES:
1528 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1529 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1530 case WM8996_DAC2_MIXER_VOLUMES:
1531 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1532 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1533 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1534 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1535 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1536 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1537 case WM8996_DSP_TX_MIXER_SELECT:
1538 case WM8996_DAC_SOFTMUTE:
1539 case WM8996_OVERSAMPLING:
1540 case WM8996_SIDETONE:
1541 case WM8996_GPIO_1:
1542 case WM8996_GPIO_2:
1543 case WM8996_GPIO_3:
1544 case WM8996_GPIO_4:
1545 case WM8996_GPIO_5:
1546 case WM8996_PULL_CONTROL_1:
1547 case WM8996_PULL_CONTROL_2:
1548 case WM8996_INTERRUPT_STATUS_1:
1549 case WM8996_INTERRUPT_STATUS_2:
1550 case WM8996_INTERRUPT_RAW_STATUS_2:
1551 case WM8996_INTERRUPT_STATUS_1_MASK:
1552 case WM8996_INTERRUPT_STATUS_2_MASK:
1553 case WM8996_INTERRUPT_CONTROL:
1554 case WM8996_LEFT_PDM_SPEAKER:
1555 case WM8996_RIGHT_PDM_SPEAKER:
1556 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1557 case WM8996_PDM_SPEAKER_VOLUME:
1558 return 1;
1559 default:
1560 return 0;
1561 }
1562}
1563
1564static int wm8996_volatile_register(struct snd_soc_codec *codec,
1565 unsigned int reg)
1566{
1567 switch (reg) {
1568 case WM8996_SOFTWARE_RESET:
1569 case WM8996_CHIP_REVISION:
1570 case WM8996_LDO_1:
1571 case WM8996_LDO_2:
1572 case WM8996_INTERRUPT_STATUS_1:
1573 case WM8996_INTERRUPT_STATUS_2:
1574 case WM8996_INTERRUPT_RAW_STATUS_2:
1575 case WM8996_DC_SERVO_READBACK_0:
1576 case WM8996_DC_SERVO_2:
1577 case WM8996_DC_SERVO_6:
1578 case WM8996_DC_SERVO_7:
1579 case WM8996_FLL_CONTROL_6:
1580 case WM8996_MIC_DETECT_3:
1581 case WM8996_HEADPHONE_DETECT_1:
1582 case WM8996_HEADPHONE_DETECT_2:
1583 return 1;
1584 default:
1585 return 0;
1586 }
1587}
1588
1589static int wm8996_reset(struct snd_soc_codec *codec)
1590{
1591 return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
1592}
1593
1594static const int bclk_divs[] = {
1595 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1596};
1597
1598static void wm8996_update_bclk(struct snd_soc_codec *codec)
1599{
1600 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1601 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1602
1603 /* Don't bother if we're in a low frequency idle mode that
1604 * can't support audio.
1605 */
1606 if (wm8996->sysclk < 64000)
1607 return;
1608
1609 for (aif = 0; aif < WM8996_AIFS; aif++) {
1610 switch (aif) {
1611 case 0:
1612 bclk_reg = WM8996_AIF1_BCLK;
1613 break;
1614 case 1:
1615 bclk_reg = WM8996_AIF2_BCLK;
1616 break;
1617 }
1618
1619 bclk_rate = wm8996->bclk_rate[aif];
1620
1621 /* Pick a divisor for BCLK as close as we can get to ideal */
1622 best = 0;
1623 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1624 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1625 if (cur_val < 0) /* BCLK table is sorted */
1626 break;
1627 best = i;
1628 }
1629 bclk_rate = wm8996->sysclk / bclk_divs[best];
1630 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1631 bclk_divs[best], bclk_rate);
1632
1633 snd_soc_update_bits(codec, bclk_reg,
1634 WM8996_AIF1_BCLK_DIV_MASK, best);
1635 }
1636}
1637
1638static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1639 enum snd_soc_bias_level level)
1640{
1641 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1642 int ret;
1643
1644 switch (level) {
1645 case SND_SOC_BIAS_ON:
1646 break;
1647
1648 case SND_SOC_BIAS_PREPARE:
1649 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
1650 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
1651 WM8996_BG_ENA, WM8996_BG_ENA);
1652 msleep(2);
1653 }
1654 break;
1655
1656 case SND_SOC_BIAS_STANDBY:
1657 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1658 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1659 wm8996->supplies);
1660 if (ret != 0) {
1661 dev_err(codec->dev,
1662 "Failed to enable supplies: %d\n",
1663 ret);
1664 return ret;
1665 }
1666
1667 if (wm8996->pdata.ldo_ena >= 0) {
1668 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1669 1);
1670 msleep(5);
1671 }
1672
1673 codec->cache_only = false;
1674 snd_soc_cache_sync(codec);
1675 }
1676
1677 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
1678 WM8996_BG_ENA, 0);
1679 break;
1680
1681 case SND_SOC_BIAS_OFF:
1682 codec->cache_only = true;
1683 if (wm8996->pdata.ldo_ena >= 0)
1684 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1685 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1686 wm8996->supplies);
1687 break;
1688 }
1689
1690 codec->dapm.bias_level = level;
1691
1692 return 0;
1693}
1694
1695static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1696{
1697 struct snd_soc_codec *codec = dai->codec;
1698 int aifctrl = 0;
1699 int bclk = 0;
1700 int lrclk_tx = 0;
1701 int lrclk_rx = 0;
1702 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1703
1704 switch (dai->id) {
1705 case 0:
1706 aifctrl_reg = WM8996_AIF1_CONTROL;
1707 bclk_reg = WM8996_AIF1_BCLK;
1708 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1709 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1710 break;
1711 case 1:
1712 aifctrl_reg = WM8996_AIF2_CONTROL;
1713 bclk_reg = WM8996_AIF2_BCLK;
1714 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1715 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1716 break;
1717 default:
1718 BUG();
1719 return -EINVAL;
1720 }
1721
1722 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1723 case SND_SOC_DAIFMT_NB_NF:
1724 break;
1725 case SND_SOC_DAIFMT_IB_NF:
1726 bclk |= WM8996_AIF1_BCLK_INV;
1727 break;
1728 case SND_SOC_DAIFMT_NB_IF:
1729 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1730 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1731 break;
1732 case SND_SOC_DAIFMT_IB_IF:
1733 bclk |= WM8996_AIF1_BCLK_INV;
1734 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1735 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1736 break;
1737 }
1738
1739 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1740 case SND_SOC_DAIFMT_CBS_CFS:
1741 break;
1742 case SND_SOC_DAIFMT_CBS_CFM:
1743 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1744 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1745 break;
1746 case SND_SOC_DAIFMT_CBM_CFS:
1747 bclk |= WM8996_AIF1_BCLK_MSTR;
1748 break;
1749 case SND_SOC_DAIFMT_CBM_CFM:
1750 bclk |= WM8996_AIF1_BCLK_MSTR;
1751 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1752 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1753 break;
1754 default:
1755 return -EINVAL;
1756 }
1757
1758 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1759 case SND_SOC_DAIFMT_DSP_A:
1760 break;
1761 case SND_SOC_DAIFMT_DSP_B:
1762 aifctrl |= 1;
1763 break;
1764 case SND_SOC_DAIFMT_I2S:
1765 aifctrl |= 2;
1766 break;
1767 case SND_SOC_DAIFMT_LEFT_J:
1768 aifctrl |= 3;
1769 break;
1770 default:
1771 return -EINVAL;
1772 }
1773
1774 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1775 snd_soc_update_bits(codec, bclk_reg,
1776 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1777 bclk);
1778 snd_soc_update_bits(codec, lrclk_tx_reg,
1779 WM8996_AIF1TX_LRCLK_INV |
1780 WM8996_AIF1TX_LRCLK_MSTR,
1781 lrclk_tx);
1782 snd_soc_update_bits(codec, lrclk_rx_reg,
1783 WM8996_AIF1RX_LRCLK_INV |
1784 WM8996_AIF1RX_LRCLK_MSTR,
1785 lrclk_rx);
1786
1787 return 0;
1788}
1789
1790static const int dsp_divs[] = {
1791 48000, 32000, 16000, 8000
1792};
1793
1794static int wm8996_hw_params(struct snd_pcm_substream *substream,
1795 struct snd_pcm_hw_params *params,
1796 struct snd_soc_dai *dai)
1797{
1798 struct snd_soc_codec *codec = dai->codec;
1799 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1800 int bits, i, bclk_rate;
1801 int aifdata = 0;
1802 int lrclk = 0;
1803 int dsp = 0;
1804 int aifdata_reg, lrclk_reg, dsp_shift;
1805
1806 switch (dai->id) {
1807 case 0:
1808 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1809 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1810 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1811 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1812 } else {
1813 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1814 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1815 }
1816 dsp_shift = 0;
1817 break;
1818 case 1:
1819 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1820 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1821 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1822 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1823 } else {
1824 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1825 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1826 }
1827 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1828 break;
1829 default:
1830 BUG();
1831 return -EINVAL;
1832 }
1833
1834 bclk_rate = snd_soc_params_to_bclk(params);
1835 if (bclk_rate < 0) {
1836 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1837 return bclk_rate;
1838 }
1839
1840 wm8996->bclk_rate[dai->id] = bclk_rate;
1841 wm8996->rx_rate[dai->id] = params_rate(params);
1842
1843 /* Needs looking at for TDM */
1844 bits = snd_pcm_format_width(params_format(params));
1845 if (bits < 0)
1846 return bits;
1847 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1848
1849 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1850 if (dsp_divs[i] == params_rate(params))
1851 break;
1852 }
1853 if (i == ARRAY_SIZE(dsp_divs)) {
1854 dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1855 params_rate(params));
1856 return -EINVAL;
1857 }
1858 dsp |= i << dsp_shift;
1859
1860 wm8996_update_bclk(codec);
1861
1862 lrclk = bclk_rate / params_rate(params);
1863 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1864 lrclk, bclk_rate / lrclk);
1865
1866 snd_soc_update_bits(codec, aifdata_reg,
1867 WM8996_AIF1TX_WL_MASK |
1868 WM8996_AIF1TX_SLOT_LEN_MASK,
1869 aifdata);
1870 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1871 lrclk);
1872 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
1873 WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
1874
1875 return 0;
1876}
1877
1878static int wm8996_set_sysclk(struct snd_soc_dai *dai,
1879 int clk_id, unsigned int freq, int dir)
1880{
1881 struct snd_soc_codec *codec = dai->codec;
1882 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1883 int lfclk = 0;
1884 int ratediv = 0;
1885 int src;
1886 int old;
1887
1888 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
1889 return 0;
1890
1891 /* Disable SYSCLK while we reconfigure */
1892 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
1893 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1894 WM8996_SYSCLK_ENA, 0);
1895
1896 switch (clk_id) {
1897 case WM8996_SYSCLK_MCLK1:
1898 wm8996->sysclk = freq;
1899 src = 0;
1900 break;
1901 case WM8996_SYSCLK_MCLK2:
1902 wm8996->sysclk = freq;
1903 src = 1;
1904 break;
1905 case WM8996_SYSCLK_FLL:
1906 wm8996->sysclk = freq;
1907 src = 2;
1908 break;
1909 default:
1910 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
1911 return -EINVAL;
1912 }
1913
1914 switch (wm8996->sysclk) {
1915 case 6144000:
1916 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1917 WM8996_SYSCLK_RATE, 0);
1918 break;
1919 case 24576000:
1920 ratediv = WM8996_SYSCLK_DIV;
1921 case 12288000:
1922 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1923 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
1924 break;
1925 case 32000:
1926 case 32768:
1927 lfclk = WM8996_LFCLK_ENA;
1928 break;
1929 default:
1930 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
1931 wm8996->sysclk);
1932 return -EINVAL;
1933 }
1934
1935 wm8996_update_bclk(codec);
1936
1937 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1938 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
1939 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
1940 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
1941 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1942 WM8996_SYSCLK_ENA, old);
1943
1944 wm8996->sysclk_src = clk_id;
1945
1946 return 0;
1947}
1948
1949struct _fll_div {
1950 u16 fll_fratio;
1951 u16 fll_outdiv;
1952 u16 fll_refclk_div;
1953 u16 fll_loop_gain;
1954 u16 fll_ref_freq;
1955 u16 n;
1956 u16 theta;
1957 u16 lambda;
1958};
1959
1960static struct {
1961 unsigned int min;
1962 unsigned int max;
1963 u16 fll_fratio;
1964 int ratio;
1965} fll_fratios[] = {
1966 { 0, 64000, 4, 16 },
1967 { 64000, 128000, 3, 8 },
1968 { 128000, 256000, 2, 4 },
1969 { 256000, 1000000, 1, 2 },
1970 { 1000000, 13500000, 0, 1 },
1971};
1972
1973static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1974 unsigned int Fout)
1975{
1976 unsigned int target;
1977 unsigned int div;
1978 unsigned int fratio, gcd_fll;
1979 int i;
1980
1981 /* Fref must be <=13.5MHz */
1982 div = 1;
1983 fll_div->fll_refclk_div = 0;
1984 while ((Fref / div) > 13500000) {
1985 div *= 2;
1986 fll_div->fll_refclk_div++;
1987
1988 if (div > 8) {
1989 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1990 Fref);
1991 return -EINVAL;
1992 }
1993 }
1994
1995 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1996
1997 /* Apply the division for our remaining calculations */
1998 Fref /= div;
1999
2000 if (Fref >= 3000000)
2001 fll_div->fll_loop_gain = 5;
2002 else
2003 fll_div->fll_loop_gain = 0;
2004
2005 if (Fref >= 48000)
2006 fll_div->fll_ref_freq = 0;
2007 else
2008 fll_div->fll_ref_freq = 1;
2009
2010 /* Fvco should be 90-100MHz; don't check the upper bound */
2011 div = 2;
2012 while (Fout * div < 90000000) {
2013 div++;
2014 if (div > 64) {
2015 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2016 Fout);
2017 return -EINVAL;
2018 }
2019 }
2020 target = Fout * div;
2021 fll_div->fll_outdiv = div - 1;
2022
2023 pr_debug("FLL Fvco=%dHz\n", target);
2024
2025 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2026 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2027 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2028 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2029 fratio = fll_fratios[i].ratio;
2030 break;
2031 }
2032 }
2033 if (i == ARRAY_SIZE(fll_fratios)) {
2034 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2035 return -EINVAL;
2036 }
2037
2038 fll_div->n = target / (fratio * Fref);
2039
2040 if (target % Fref == 0) {
2041 fll_div->theta = 0;
2042 fll_div->lambda = 0;
2043 } else {
2044 gcd_fll = gcd(target, fratio * Fref);
2045
2046 fll_div->theta = (target - (fll_div->n * fratio * Fref))
2047 / gcd_fll;
2048 fll_div->lambda = (fratio * Fref) / gcd_fll;
2049 }
2050
2051 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2052 fll_div->n, fll_div->theta, fll_div->lambda);
2053 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2054 fll_div->fll_fratio, fll_div->fll_outdiv,
2055 fll_div->fll_refclk_div);
2056
2057 return 0;
2058}
2059
2060static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2061 unsigned int Fref, unsigned int Fout)
2062{
2063 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2064 struct i2c_client *i2c = to_i2c_client(codec->dev);
2065 struct _fll_div fll_div;
2066 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002067 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002068
2069 /* Any change? */
2070 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2071 Fout == wm8996->fll_fout)
2072 return 0;
2073
2074 if (Fout == 0) {
2075 dev_dbg(codec->dev, "FLL disabled\n");
2076
2077 wm8996->fll_fref = 0;
2078 wm8996->fll_fout = 0;
2079
2080 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2081 WM8996_FLL_ENA, 0);
2082
2083 return 0;
2084 }
2085
2086 ret = fll_factors(&fll_div, Fref, Fout);
2087 if (ret != 0)
2088 return ret;
2089
2090 switch (source) {
2091 case WM8996_FLL_MCLK1:
2092 reg = 0;
2093 break;
2094 case WM8996_FLL_MCLK2:
2095 reg = 1;
2096 break;
2097 case WM8996_FLL_DACLRCLK1:
2098 reg = 2;
2099 break;
2100 case WM8996_FLL_BCLK1:
2101 reg = 3;
2102 break;
2103 default:
2104 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2105 return -EINVAL;
2106 }
2107
2108 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2109 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2110
2111 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2112 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2113 WM8996_FLL_REFCLK_SRC_MASK, reg);
2114
2115 reg = 0;
2116 if (fll_div.theta || fll_div.lambda)
2117 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2118 else
2119 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2120 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2121
2122 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2123 WM8996_FLL_OUTDIV_MASK |
2124 WM8996_FLL_FRATIO_MASK,
2125 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2126 (fll_div.fll_fratio));
2127
2128 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2129
2130 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2131 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2132 (fll_div.n << WM8996_FLL_N_SHIFT) |
2133 fll_div.fll_loop_gain);
2134
2135 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2136
Mark Browna4161942011-08-16 16:57:58 +09002137 /* Clear any pending completions (eg, from failed startups) */
2138 try_wait_for_completion(&wm8996->fll_lock);
2139
Mark Browna9ba6152011-06-24 12:10:44 +01002140 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2141 WM8996_FLL_ENA, WM8996_FLL_ENA);
2142
2143 /* The FLL supports live reconfiguration - kick that in case we were
2144 * already enabled.
2145 */
2146 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2147
2148 /* Wait for the FLL to lock, using the interrupt if possible */
2149 if (Fref > 1000000)
2150 timeout = usecs_to_jiffies(300);
2151 else
2152 timeout = msecs_to_jiffies(2);
2153
Mark Brown27b6d922011-09-04 09:35:47 -07002154 /* Allow substantially longer if we've actually got the IRQ, poll
2155 * at a slightly higher rate if we don't.
2156 */
Mark Browna9ba6152011-06-24 12:10:44 +01002157 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002158 timeout *= 10;
2159 else
2160 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002161
Mark Brown27b6d922011-09-04 09:35:47 -07002162 for (retry = 0; retry < 10; retry++) {
2163 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2164 timeout);
2165 if (ret != 0) {
2166 WARN_ON(!i2c->irq);
2167 break;
2168 }
Mark Browna9ba6152011-06-24 12:10:44 +01002169
Mark Brown27b6d922011-09-04 09:35:47 -07002170 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2171 if (ret & WM8996_FLL_LOCK_STS)
2172 break;
2173 }
2174 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002175 dev_err(codec->dev, "Timed out waiting for FLL\n");
2176 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002177 }
2178
2179 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2180
2181 wm8996->fll_fref = Fref;
2182 wm8996->fll_fout = Fout;
2183 wm8996->fll_src = source;
2184
2185 return ret;
2186}
2187
2188#ifdef CONFIG_GPIOLIB
2189static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2190{
2191 return container_of(chip, struct wm8996_priv, gpio_chip);
2192}
2193
2194static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2195{
2196 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2197 struct snd_soc_codec *codec = wm8996->codec;
2198
2199 snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2200 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
2201}
2202
2203static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2204 unsigned offset, int value)
2205{
2206 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2207 struct snd_soc_codec *codec = wm8996->codec;
2208 int val;
2209
2210 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2211
2212 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2213 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2214 WM8996_GP1_LVL, val);
2215}
2216
2217static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2218{
2219 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2220 struct snd_soc_codec *codec = wm8996->codec;
2221 int ret;
2222
2223 ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
2224 if (ret < 0)
2225 return ret;
2226
2227 return (ret & WM8996_GP1_LVL) != 0;
2228}
2229
2230static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2231{
2232 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2233 struct snd_soc_codec *codec = wm8996->codec;
2234
2235 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2236 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2237 (1 << WM8996_GP1_FN_SHIFT) |
2238 (1 << WM8996_GP1_DIR_SHIFT));
2239}
2240
2241static struct gpio_chip wm8996_template_chip = {
2242 .label = "wm8996",
2243 .owner = THIS_MODULE,
2244 .direction_output = wm8996_gpio_direction_out,
2245 .set = wm8996_gpio_set,
2246 .direction_input = wm8996_gpio_direction_in,
2247 .get = wm8996_gpio_get,
2248 .can_sleep = 1,
2249};
2250
2251static void wm8996_init_gpio(struct snd_soc_codec *codec)
2252{
2253 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2254 int ret;
2255
2256 wm8996->gpio_chip = wm8996_template_chip;
2257 wm8996->gpio_chip.ngpio = 5;
2258 wm8996->gpio_chip.dev = codec->dev;
2259
2260 if (wm8996->pdata.gpio_base)
2261 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2262 else
2263 wm8996->gpio_chip.base = -1;
2264
2265 ret = gpiochip_add(&wm8996->gpio_chip);
2266 if (ret != 0)
2267 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
2268}
2269
2270static void wm8996_free_gpio(struct snd_soc_codec *codec)
2271{
2272 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2273 int ret;
2274
2275 ret = gpiochip_remove(&wm8996->gpio_chip);
2276 if (ret != 0)
2277 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
2278}
2279#else
2280static void wm8996_init_gpio(struct snd_soc_codec *codec)
2281{
2282}
2283
2284static void wm8996_free_gpio(struct snd_soc_codec *codec)
2285{
2286}
2287#endif
2288
2289/**
2290 * wm8996_detect - Enable default WM8996 jack detection
2291 *
2292 * The WM8996 has advanced accessory detection support for headsets.
2293 * This function provides a default implementation which integrates
2294 * the majority of this functionality with minimal user configuration.
2295 *
2296 * This will detect headset, headphone and short circuit button and
2297 * will also detect inverted microphone ground connections and update
2298 * the polarity of the connections.
2299 */
2300int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2301 wm8996_polarity_fn polarity_cb)
2302{
2303 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2304
2305 wm8996->jack = jack;
2306 wm8996->detecting = true;
2307 wm8996->polarity_cb = polarity_cb;
2308
2309 if (wm8996->polarity_cb)
2310 wm8996->polarity_cb(codec, 0);
2311
2312 /* Clear discarge to avoid noise during detection */
2313 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2314 WM8996_MICB1_DISCH, 0);
2315 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2316 WM8996_MICB2_DISCH, 0);
2317
2318 /* LDO2 powers the microphones, SYSCLK clocks detection */
2319 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2320 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2321
2322 /* We start off just enabling microphone detection - even a
2323 * plain headphone will trigger detection.
2324 */
2325 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2326 WM8996_MICD_ENA, WM8996_MICD_ENA);
2327
2328 /* Slowest detection rate, gives debounce for initial detection */
2329 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2330 WM8996_MICD_RATE_MASK,
2331 WM8996_MICD_RATE_MASK);
2332
2333 /* Enable interrupts and we're off */
2334 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
2335 WM8996_IM_MICD_EINT, 0);
2336
2337 return 0;
2338}
2339EXPORT_SYMBOL_GPL(wm8996_detect);
2340
2341static void wm8996_micd(struct snd_soc_codec *codec)
2342{
2343 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2344 int val, reg;
2345
2346 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2347
2348 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2349
2350 if (!(val & WM8996_MICD_VALID)) {
2351 dev_warn(codec->dev, "Microphone detection state invalid\n");
2352 return;
2353 }
2354
2355 /* No accessory, reset everything and report removal */
2356 if (!(val & WM8996_MICD_STS)) {
2357 dev_dbg(codec->dev, "Jack removal detected\n");
2358 wm8996->jack_mic = false;
2359 wm8996->detecting = true;
2360 snd_soc_jack_report(wm8996->jack, 0,
2361 SND_JACK_HEADSET | SND_JACK_BTN_0);
2362 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2363 WM8996_MICD_RATE_MASK,
2364 WM8996_MICD_RATE_MASK);
2365 return;
2366 }
2367
2368 /* If the measurement is very high we've got a microphone but
2369 * do a little debounce to account for mechanical issues.
2370 */
2371 if (val & 0x400) {
2372 dev_dbg(codec->dev, "Microphone detected\n");
2373 snd_soc_jack_report(wm8996->jack, SND_JACK_HEADSET,
2374 SND_JACK_HEADSET | SND_JACK_BTN_0);
2375 wm8996->jack_mic = true;
2376 wm8996->detecting = false;
2377
2378 /* Increase poll rate to give better responsiveness
2379 * for buttons */
2380 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2381 WM8996_MICD_RATE_MASK,
2382 5 << WM8996_MICD_RATE_SHIFT);
2383 }
2384
2385 /* If we detected a lower impedence during initial startup
2386 * then we probably have the wrong polarity, flip it. Don't
2387 * do this for the lowest impedences to speed up detection of
2388 * plain headphones.
2389 */
2390 if (wm8996->detecting && (val & 0x3f0)) {
2391 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2392 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2393 WM8996_MICD_BIAS_SRC;
2394 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2395 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2396 WM8996_MICD_BIAS_SRC, reg);
2397
2398 if (wm8996->polarity_cb)
2399 wm8996->polarity_cb(codec,
2400 (reg & WM8996_MICD_SRC) != 0);
2401
2402 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2403 (reg & WM8996_MICD_SRC) != 0);
2404
2405 return;
2406 }
2407
2408 /* Don't distinguish between buttons, just report any low
2409 * impedence as BTN_0.
2410 */
2411 if (val & 0x3fc) {
2412 if (wm8996->jack_mic) {
2413 dev_dbg(codec->dev, "Mic button detected\n");
2414 snd_soc_jack_report(wm8996->jack,
2415 SND_JACK_HEADSET | SND_JACK_BTN_0,
2416 SND_JACK_HEADSET | SND_JACK_BTN_0);
2417 } else {
2418 dev_dbg(codec->dev, "Headphone detected\n");
2419 snd_soc_jack_report(wm8996->jack,
2420 SND_JACK_HEADPHONE,
2421 SND_JACK_HEADSET |
2422 SND_JACK_BTN_0);
2423
2424 /* Increase the detection rate a bit for
2425 * responsiveness.
2426 */
2427 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2428 WM8996_MICD_RATE_MASK,
2429 7 << WM8996_MICD_RATE_SHIFT);
2430
2431 wm8996->detecting = false;
2432 }
2433 }
2434}
2435
2436static irqreturn_t wm8996_irq(int irq, void *data)
2437{
2438 struct snd_soc_codec *codec = data;
2439 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2440 int irq_val;
2441
2442 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2443 if (irq_val < 0) {
2444 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2445 irq_val);
2446 return IRQ_NONE;
2447 }
2448 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2449
Mark Brown2fde6e82011-08-20 19:28:59 +01002450 if (!irq_val)
2451 return IRQ_NONE;
2452
Mark Brown84497092011-07-20 13:49:58 +01002453 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2454
Mark Browna9ba6152011-06-24 12:10:44 +01002455 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2456 dev_dbg(codec->dev, "DC servo IRQ\n");
2457 complete(&wm8996->dcs_done);
2458 }
2459
2460 if (irq_val & WM8996_FIFOS_ERR_EINT)
2461 dev_err(codec->dev, "Digital core FIFO error\n");
2462
2463 if (irq_val & WM8996_FLL_LOCK_EINT) {
2464 dev_dbg(codec->dev, "FLL locked\n");
2465 complete(&wm8996->fll_lock);
2466 }
2467
2468 if (irq_val & WM8996_MICD_EINT)
2469 wm8996_micd(codec);
2470
Mark Brown2fde6e82011-08-20 19:28:59 +01002471 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002472}
2473
2474static irqreturn_t wm8996_edge_irq(int irq, void *data)
2475{
2476 irqreturn_t ret = IRQ_NONE;
2477 irqreturn_t val;
2478
2479 do {
2480 val = wm8996_irq(irq, data);
2481 if (val != IRQ_NONE)
2482 ret = val;
2483 } while (val != IRQ_NONE);
2484
2485 return ret;
2486}
2487
2488static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2489{
2490 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2491 struct wm8996_pdata *pdata = &wm8996->pdata;
2492
2493 struct snd_kcontrol_new controls[] = {
2494 SOC_ENUM_EXT("DSP1 EQ Mode",
2495 wm8996->retune_mobile_enum,
2496 wm8996_get_retune_mobile_enum,
2497 wm8996_put_retune_mobile_enum),
2498 SOC_ENUM_EXT("DSP2 EQ Mode",
2499 wm8996->retune_mobile_enum,
2500 wm8996_get_retune_mobile_enum,
2501 wm8996_put_retune_mobile_enum),
2502 };
2503 int ret, i, j;
2504 const char **t;
2505
2506 /* We need an array of texts for the enum API but the number
2507 * of texts is likely to be less than the number of
2508 * configurations due to the sample rate dependency of the
2509 * configurations. */
2510 wm8996->num_retune_mobile_texts = 0;
2511 wm8996->retune_mobile_texts = NULL;
2512 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2513 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2514 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2515 wm8996->retune_mobile_texts[j]) == 0)
2516 break;
2517 }
2518
2519 if (j != wm8996->num_retune_mobile_texts)
2520 continue;
2521
2522 /* Expand the array... */
2523 t = krealloc(wm8996->retune_mobile_texts,
2524 sizeof(char *) *
2525 (wm8996->num_retune_mobile_texts + 1),
2526 GFP_KERNEL);
2527 if (t == NULL)
2528 continue;
2529
2530 /* ...store the new entry... */
2531 t[wm8996->num_retune_mobile_texts] =
2532 pdata->retune_mobile_cfgs[i].name;
2533
2534 /* ...and remember the new version. */
2535 wm8996->num_retune_mobile_texts++;
2536 wm8996->retune_mobile_texts = t;
2537 }
2538
2539 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2540 wm8996->num_retune_mobile_texts);
2541
2542 wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2543 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2544
2545 ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
2546 if (ret != 0)
2547 dev_err(codec->dev,
2548 "Failed to add ReTune Mobile controls: %d\n", ret);
2549}
2550
2551static int wm8996_probe(struct snd_soc_codec *codec)
2552{
2553 int ret;
2554 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2555 struct i2c_client *i2c = to_i2c_client(codec->dev);
2556 struct snd_soc_dapm_context *dapm = &codec->dapm;
2557 int i, irq_flags;
2558
2559 wm8996->codec = codec;
2560
2561 init_completion(&wm8996->dcs_done);
2562 init_completion(&wm8996->fll_lock);
2563
2564 dapm->idle_bias_off = true;
2565 dapm->bias_level = SND_SOC_BIAS_OFF;
2566
2567 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
2568 if (ret != 0) {
2569 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2570 goto err;
2571 }
2572
2573 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
2574 wm8996->supplies[i].supply = wm8996_supply_names[i];
2575
2576 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
2577 wm8996->supplies);
2578 if (ret != 0) {
2579 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
2580 goto err;
2581 }
2582
2583 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2584 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2585 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
Mark Brownc83495a2011-09-11 10:05:18 +01002586
2587 wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
2588 if (IS_ERR(wm8996->cpvdd)) {
2589 ret = PTR_ERR(wm8996->cpvdd);
2590 dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
2591 goto err_get;
2592 }
Mark Browna9ba6152011-06-24 12:10:44 +01002593
2594 /* This should really be moved into the regulator core */
2595 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2596 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2597 &wm8996->disable_nb[i]);
2598 if (ret != 0) {
2599 dev_err(codec->dev,
2600 "Failed to register regulator notifier: %d\n",
2601 ret);
2602 }
2603 }
2604
2605 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
2606 wm8996->supplies);
2607 if (ret != 0) {
2608 dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
Mark Brownc83495a2011-09-11 10:05:18 +01002609 goto err_cpvdd;
Mark Browna9ba6152011-06-24 12:10:44 +01002610 }
2611
2612 if (wm8996->pdata.ldo_ena >= 0) {
2613 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
2614 msleep(5);
2615 }
2616
2617 ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
2618 if (ret < 0) {
2619 dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
2620 goto err_enable;
2621 }
2622 if (ret != 0x8915) {
2623 dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
2624 ret = -EINVAL;
2625 goto err_enable;
2626 }
2627
2628 ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
2629 if (ret < 0) {
2630 dev_err(codec->dev, "Failed to read device revision: %d\n",
2631 ret);
2632 goto err_enable;
2633 }
2634
2635 dev_info(codec->dev, "revision %c\n",
2636 (ret & WM8996_CHIP_REV_MASK) + 'A');
2637
2638 if (wm8996->pdata.ldo_ena >= 0) {
2639 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
2640 } else {
2641 ret = wm8996_reset(codec);
2642 if (ret < 0) {
2643 dev_err(codec->dev, "Failed to issue reset\n");
2644 goto err_enable;
2645 }
2646 }
2647
2648 codec->cache_only = true;
2649
2650 /* Apply platform data settings */
2651 snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2652 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2653 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2654 wm8996->pdata.inr_mode);
2655
2656 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2657 if (!wm8996->pdata.gpio_default[i])
2658 continue;
2659
2660 snd_soc_write(codec, WM8996_GPIO_1 + i,
2661 wm8996->pdata.gpio_default[i] & 0xffff);
2662 }
2663
2664 if (wm8996->pdata.spkmute_seq)
2665 snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2666 WM8996_SPK_MUTE_ENDIAN |
2667 WM8996_SPK_MUTE_SEQ1_MASK,
2668 wm8996->pdata.spkmute_seq);
2669
2670 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2671 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2672 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2673
2674 /* Latch volume update bits */
2675 snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2676 WM8996_IN1_VU, WM8996_IN1_VU);
2677 snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2678 WM8996_IN1_VU, WM8996_IN1_VU);
2679
2680 snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2681 WM8996_DAC1_VU, WM8996_DAC1_VU);
2682 snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2683 WM8996_DAC1_VU, WM8996_DAC1_VU);
2684 snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2685 WM8996_DAC2_VU, WM8996_DAC2_VU);
2686 snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2687 WM8996_DAC2_VU, WM8996_DAC2_VU);
2688
2689 snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2690 WM8996_DAC1_VU, WM8996_DAC1_VU);
2691 snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2692 WM8996_DAC1_VU, WM8996_DAC1_VU);
2693 snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2694 WM8996_DAC2_VU, WM8996_DAC2_VU);
2695 snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2696 WM8996_DAC2_VU, WM8996_DAC2_VU);
2697
2698 snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2699 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2700 snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2701 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2702 snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2703 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2704 snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2705 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2706
2707 snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2708 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2709 snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2710 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2711 snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2712 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2713 snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2714 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2715
2716 /* No support currently for the underclocked TDM modes and
2717 * pick a default TDM layout with each channel pair working with
2718 * slots 0 and 1. */
2719 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2720 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2721 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2722 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2723 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2724 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2725 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2726 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2727 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2728 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2729 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2730 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2731 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2732 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2733 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2734 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2735 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2736 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2737 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2738 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2739 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2740 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2741 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2742 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2743
2744 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2745 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2746 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2747 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2748 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2749 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2750 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2751 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2752
2753 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2754 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2755 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2756 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2757 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2758 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2759 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2760 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2761 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2762 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2763 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2764 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2765 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2766 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2767 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2768 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2769 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2770 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2771 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2772 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2773 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2774 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2775 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2776 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2777
2778 snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2779 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2780 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2781 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2782 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2783 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2784 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2785 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2786
2787 if (wm8996->pdata.num_retune_mobile_cfgs)
2788 wm8996_retune_mobile_pdata(codec);
2789 else
2790 snd_soc_add_controls(codec, wm8996_eq_controls,
2791 ARRAY_SIZE(wm8996_eq_controls));
2792
2793 /* If the TX LRCLK pins are not in LRCLK mode configure the
2794 * AIFs to source their clocks from the RX LRCLKs.
2795 */
2796 if ((snd_soc_read(codec, WM8996_GPIO_1)))
2797 snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2798 WM8996_AIF1TX_LRCLK_MODE,
2799 WM8996_AIF1TX_LRCLK_MODE);
2800
2801 if ((snd_soc_read(codec, WM8996_GPIO_2)))
2802 snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2803 WM8996_AIF2TX_LRCLK_MODE,
2804 WM8996_AIF2TX_LRCLK_MODE);
2805
2806 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2807
2808 wm8996_init_gpio(codec);
2809
2810 if (i2c->irq) {
2811 if (wm8996->pdata.irq_flags)
2812 irq_flags = wm8996->pdata.irq_flags;
2813 else
2814 irq_flags = IRQF_TRIGGER_LOW;
2815
2816 irq_flags |= IRQF_ONESHOT;
2817
2818 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2819 ret = request_threaded_irq(i2c->irq, NULL,
2820 wm8996_edge_irq,
2821 irq_flags, "wm8996", codec);
2822 else
2823 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
2824 irq_flags, "wm8996", codec);
2825
2826 if (ret == 0) {
2827 /* Unmask the interrupt */
2828 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2829 WM8996_IM_IRQ, 0);
2830
2831 /* Enable error reporting and DC servo status */
2832 snd_soc_update_bits(codec,
2833 WM8996_INTERRUPT_STATUS_2_MASK,
2834 WM8996_IM_DCS_DONE_23_EINT |
2835 WM8996_IM_DCS_DONE_01_EINT |
2836 WM8996_IM_FLL_LOCK_EINT |
2837 WM8996_IM_FIFOS_ERR_EINT,
2838 0);
2839 } else {
2840 dev_err(codec->dev, "Failed to request IRQ: %d\n",
2841 ret);
2842 }
2843 }
2844
2845 return 0;
2846
2847err_enable:
2848 if (wm8996->pdata.ldo_ena >= 0)
2849 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
2850
2851 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Brownc83495a2011-09-11 10:05:18 +01002852err_cpvdd:
2853 regulator_put(wm8996->cpvdd);
Mark Browna9ba6152011-06-24 12:10:44 +01002854err_get:
2855 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2856err:
2857 return ret;
2858}
2859
2860static int wm8996_remove(struct snd_soc_codec *codec)
2861{
2862 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2863 struct i2c_client *i2c = to_i2c_client(codec->dev);
2864 int i;
2865
2866 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2867 WM8996_IM_IRQ, WM8996_IM_IRQ);
2868
2869 if (i2c->irq)
2870 free_irq(i2c->irq, codec);
2871
2872 wm8996_free_gpio(codec);
2873
2874 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
2875 regulator_unregister_notifier(wm8996->supplies[i].consumer,
2876 &wm8996->disable_nb[i]);
Mark Brownc83495a2011-09-11 10:05:18 +01002877 regulator_put(wm8996->cpvdd);
Mark Browna9ba6152011-06-24 12:10:44 +01002878 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2879
2880 return 0;
2881}
2882
2883static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
2884 .probe = wm8996_probe,
2885 .remove = wm8996_remove,
2886 .set_bias_level = wm8996_set_bias_level,
2887 .seq_notifier = wm8996_seq_notifier,
2888 .reg_cache_size = WM8996_MAX_REGISTER + 1,
2889 .reg_word_size = sizeof(u16),
2890 .reg_cache_default = wm8996_reg,
2891 .volatile_register = wm8996_volatile_register,
2892 .readable_register = wm8996_readable_register,
2893 .compress_type = SND_SOC_RBTREE_COMPRESSION,
2894 .controls = wm8996_snd_controls,
2895 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
2896 .dapm_widgets = wm8996_dapm_widgets,
2897 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
2898 .dapm_routes = wm8996_dapm_routes,
2899 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
2900 .set_pll = wm8996_set_fll,
2901};
2902
2903#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
2904 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
2905#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
2906 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
2907 SNDRV_PCM_FMTBIT_S32_LE)
2908
2909static struct snd_soc_dai_ops wm8996_dai_ops = {
2910 .set_fmt = wm8996_set_fmt,
2911 .hw_params = wm8996_hw_params,
2912 .set_sysclk = wm8996_set_sysclk,
2913};
2914
2915static struct snd_soc_dai_driver wm8996_dai[] = {
2916 {
2917 .name = "wm8996-aif1",
2918 .playback = {
2919 .stream_name = "AIF1 Playback",
2920 .channels_min = 1,
2921 .channels_max = 6,
2922 .rates = WM8996_RATES,
2923 .formats = WM8996_FORMATS,
2924 },
2925 .capture = {
2926 .stream_name = "AIF1 Capture",
2927 .channels_min = 1,
2928 .channels_max = 6,
2929 .rates = WM8996_RATES,
2930 .formats = WM8996_FORMATS,
2931 },
2932 .ops = &wm8996_dai_ops,
2933 },
2934 {
2935 .name = "wm8996-aif2",
2936 .playback = {
2937 .stream_name = "AIF2 Playback",
2938 .channels_min = 1,
2939 .channels_max = 2,
2940 .rates = WM8996_RATES,
2941 .formats = WM8996_FORMATS,
2942 },
2943 .capture = {
2944 .stream_name = "AIF2 Capture",
2945 .channels_min = 1,
2946 .channels_max = 2,
2947 .rates = WM8996_RATES,
2948 .formats = WM8996_FORMATS,
2949 },
2950 .ops = &wm8996_dai_ops,
2951 },
2952};
2953
2954static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
2955 const struct i2c_device_id *id)
2956{
2957 struct wm8996_priv *wm8996;
2958 int ret;
2959
2960 wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
2961 if (wm8996 == NULL)
2962 return -ENOMEM;
2963
2964 i2c_set_clientdata(i2c, wm8996);
2965
2966 if (dev_get_platdata(&i2c->dev))
2967 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
2968 sizeof(wm8996->pdata));
2969
2970 if (wm8996->pdata.ldo_ena > 0) {
2971 ret = gpio_request_one(wm8996->pdata.ldo_ena,
2972 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
2973 if (ret < 0) {
2974 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
2975 wm8996->pdata.ldo_ena, ret);
2976 goto err;
2977 }
2978 }
2979
2980 ret = snd_soc_register_codec(&i2c->dev,
2981 &soc_codec_dev_wm8996, wm8996_dai,
2982 ARRAY_SIZE(wm8996_dai));
2983 if (ret < 0)
2984 goto err_gpio;
2985
2986 return ret;
2987
2988err_gpio:
2989 if (wm8996->pdata.ldo_ena > 0)
2990 gpio_free(wm8996->pdata.ldo_ena);
2991err:
2992 kfree(wm8996);
2993
2994 return ret;
2995}
2996
2997static __devexit int wm8996_i2c_remove(struct i2c_client *client)
2998{
2999 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3000
3001 snd_soc_unregister_codec(&client->dev);
3002 if (wm8996->pdata.ldo_ena > 0)
3003 gpio_free(wm8996->pdata.ldo_ena);
3004 kfree(i2c_get_clientdata(client));
3005 return 0;
3006}
3007
3008static const struct i2c_device_id wm8996_i2c_id[] = {
3009 { "wm8996", 0 },
3010 { }
3011};
3012MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3013
3014static struct i2c_driver wm8996_i2c_driver = {
3015 .driver = {
3016 .name = "wm8996",
3017 .owner = THIS_MODULE,
3018 },
3019 .probe = wm8996_i2c_probe,
3020 .remove = __devexit_p(wm8996_i2c_remove),
3021 .id_table = wm8996_i2c_id,
3022};
3023
3024static int __init wm8996_modinit(void)
3025{
3026 int ret;
3027
3028 ret = i2c_add_driver(&wm8996_i2c_driver);
3029 if (ret != 0) {
3030 printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
3031 ret);
3032 }
3033
3034 return ret;
3035}
3036module_init(wm8996_modinit);
3037
3038static void __exit wm8996_exit(void)
3039{
3040 i2c_del_driver(&wm8996_i2c_driver);
3041}
3042module_exit(wm8996_exit);
3043
3044MODULE_DESCRIPTION("ASoC WM8996 driver");
3045MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3046MODULE_LICENSE("GPL");