blob: 432ad7d73cb9b9d2fb8135769d9557f0ae29211e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
Dave Airlie10ebc0b2012-09-17 14:40:31 +100033#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010035#include <drm/drm_plane_helper.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_edid.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
Christian König32167012014-03-28 18:55:10 +010038#include <linux/gcd.h>
39
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040static void avivo_crtc_load_lut(struct drm_crtc *crtc)
41{
42 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
43 struct drm_device *dev = crtc->dev;
44 struct radeon_device *rdev = dev->dev_private;
45 int i;
46
Dave Airlied9fdaaf2010-08-02 10:42:55 +100047 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
49
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
52 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
53
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
56 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
57
58 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
59 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
60 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
61
62 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
63 for (i = 0; i < 256; i++) {
64 WREG32(AVIVO_DC_LUT_30_COLOR,
65 (radeon_crtc->lut_r[i] << 20) |
66 (radeon_crtc->lut_g[i] << 10) |
67 (radeon_crtc->lut_b[i] << 0));
68 }
69
Mario Kleiner4366f3b2014-06-07 03:38:11 +020070 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
71 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072}
73
Alex Deucherfee298f2011-01-06 21:19:30 -050074static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050075{
76 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
77 struct drm_device *dev = crtc->dev;
78 struct radeon_device *rdev = dev->dev_private;
79 int i;
80
Dave Airlied9fdaaf2010-08-02 10:42:55 +100081 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050082 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
83
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
85 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
86 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
87
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
89 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
90 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
91
Alex Deucher677d0762010-04-22 22:58:50 -040092 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
93 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050094
Alex Deucher677d0762010-04-22 22:58:50 -040095 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050096 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -040097 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050098 (radeon_crtc->lut_r[i] << 20) |
99 (radeon_crtc->lut_g[i] << 10) |
100 (radeon_crtc->lut_b[i] << 0));
101 }
102}
103
Alex Deucherfee298f2011-01-06 21:19:30 -0500104static void dce5_crtc_load_lut(struct drm_crtc *crtc)
105{
106 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
107 struct drm_device *dev = crtc->dev;
108 struct radeon_device *rdev = dev->dev_private;
109 int i;
110
111 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
112
Daniel Vetter40ed6302020-01-28 17:09:52 +0100113 msleep(10);
114
Alex Deucherfee298f2011-01-06 21:19:30 -0500115 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
116 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
117 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
118 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
119 NI_GRPH_PRESCALE_BYPASS);
120 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
121 NI_OVL_PRESCALE_BYPASS);
122 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
123 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
124 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
125
126 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
127
128 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
129 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
130 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
131
132 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
133 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
134 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
135
136 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
137 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
138
139 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
140 for (i = 0; i < 256; i++) {
141 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
142 (radeon_crtc->lut_r[i] << 20) |
143 (radeon_crtc->lut_g[i] << 10) |
144 (radeon_crtc->lut_b[i] << 0));
145 }
146
147 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
148 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
149 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
150 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
151 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
152 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
153 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
154 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
155 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
156 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
157 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
158 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
Alex Deucher643b1f52015-02-23 10:59:36 -0500159 (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
Alex Deucherfee298f2011-01-06 21:19:30 -0500160 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
161 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
162 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
Alex Deucher9e05fa12013-01-24 10:06:33 -0500163 if (ASIC_IS_DCE8(rdev)) {
164 /* XXX this only needs to be programmed once per crtc at startup,
165 * not sure where the best place for it is
166 */
167 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
168 CIK_CURSOR_ALPHA_BLND_ENA);
169 }
Alex Deucherfee298f2011-01-06 21:19:30 -0500170}
171
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172static void legacy_crtc_load_lut(struct drm_crtc *crtc)
173{
174 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
175 struct drm_device *dev = crtc->dev;
176 struct radeon_device *rdev = dev->dev_private;
177 int i;
178 uint32_t dac2_cntl;
179
180 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
181 if (radeon_crtc->crtc_id == 0)
182 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
183 else
184 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
185 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
186
187 WREG8(RADEON_PALETTE_INDEX, 0);
188 for (i = 0; i < 256; i++) {
189 WREG32(RADEON_PALETTE_30_DATA,
190 (radeon_crtc->lut_r[i] << 20) |
191 (radeon_crtc->lut_g[i] << 10) |
192 (radeon_crtc->lut_b[i] << 0));
193 }
194}
195
196void radeon_crtc_load_lut(struct drm_crtc *crtc)
197{
198 struct drm_device *dev = crtc->dev;
199 struct radeon_device *rdev = dev->dev_private;
200
201 if (!crtc->enabled)
202 return;
203
Alex Deucherfee298f2011-01-06 21:19:30 -0500204 if (ASIC_IS_DCE5(rdev))
205 dce5_crtc_load_lut(crtc);
206 else if (ASIC_IS_DCE4(rdev))
207 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500208 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209 avivo_crtc_load_lut(crtc);
210 else
211 legacy_crtc_load_lut(crtc);
212}
213
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000214/** Sets the color ramps on behalf of fbcon */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
216 u16 blue, int regno)
217{
218 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
219
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200220 radeon_crtc->lut_r[regno] = red >> 6;
221 radeon_crtc->lut_g[regno] = green >> 6;
222 radeon_crtc->lut_b[regno] = blue >> 6;
223}
224
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000225/** Gets the color ramps on behalf of fbcon */
226void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
227 u16 *blue, int regno)
228{
229 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
230
231 *red = radeon_crtc->lut_r[regno] << 6;
232 *green = radeon_crtc->lut_g[regno] << 6;
233 *blue = radeon_crtc->lut_b[regno] << 6;
234}
235
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200236static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
237 u16 *blue, uint32_t size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238{
239 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200240 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000242 /* userspace palettes are always correct as is */
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200243 for (i = 0; i < size; i++) {
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000244 radeon_crtc->lut_r[i] = red[i] >> 6;
245 radeon_crtc->lut_g[i] = green[i] >> 6;
246 radeon_crtc->lut_b[i] = blue[i] >> 6;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248 radeon_crtc_load_lut(crtc);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200249
250 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251}
252
253static void radeon_crtc_destroy(struct drm_crtc *crtc)
254{
255 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
256
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 drm_crtc_cleanup(crtc);
Christian Königfa7f5172014-06-03 18:13:21 -0400258 destroy_workqueue(radeon_crtc->flip_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 kfree(radeon_crtc);
260}
261
Christian Königfa7f5172014-06-03 18:13:21 -0400262/**
263 * radeon_unpin_work_func - unpin old buffer object
264 *
265 * @__work - kernel work item
266 *
267 * Unpin the old frame buffer object outside of the interrupt handler
Alex Deucher6f34be52010-11-21 10:59:01 -0500268 */
269static void radeon_unpin_work_func(struct work_struct *__work)
270{
Christian Königfa7f5172014-06-03 18:13:21 -0400271 struct radeon_flip_work *work =
272 container_of(__work, struct radeon_flip_work, unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500273 int r;
274
275 /* unpin of the old buffer */
276 r = radeon_bo_reserve(work->old_rbo, false);
277 if (likely(r == 0)) {
278 r = radeon_bo_unpin(work->old_rbo);
279 if (unlikely(r != 0)) {
280 DRM_ERROR("failed to unpin buffer after flip\n");
281 }
282 radeon_bo_unreserve(work->old_rbo);
283 } else
284 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000285
286 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500287 kfree(work);
288}
289
Christian König1a0e7912014-05-27 16:49:21 +0200290void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
Alex Deucher6f34be52010-11-21 10:59:01 -0500291{
292 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -0500293 unsigned long flags;
294 u32 update_pending;
295 int vpos, hpos;
296
Christian Königf5d636d2014-04-23 20:46:06 +0200297 /* can happen during initialization */
298 if (radeon_crtc == NULL)
299 return;
300
Mario Kleiner39dc5452014-07-29 06:21:44 +0200301 /* Skip the pageflip completion check below (based on polling) on
302 * asics which reliably support hw pageflip completion irqs. pflip
303 * irqs are a reliable and race-free method of handling pageflip
304 * completion detection. A use_pflipirq module parameter < 2 allows
305 * to override this in case of asics with faulty pflip irqs.
306 * A module parameter of 0 would only use this polling based path,
307 * a parameter of 1 would use pflip irq only as a backup to this
308 * path, as in Linux 3.16.
309 */
310 if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
311 return;
312
Alex Deucher6f34be52010-11-21 10:59:01 -0500313 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900314 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
315 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
316 "RADEON_FLIP_SUBMITTED(%d)\n",
317 radeon_crtc->flip_status,
318 RADEON_FLIP_SUBMITTED);
Alex Deucher6f34be52010-11-21 10:59:01 -0500319 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
320 return;
321 }
Christian Königfa7f5172014-06-03 18:13:21 -0400322
323 update_pending = radeon_page_flip_pending(rdev, crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500324
325 /* Has the pageflip already completed in crtc, or is it certain
Mario Kleiner73d4c232016-09-17 14:25:38 +0200326 * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides
327 * distance to start of "fudged earlier" vblank in vpos, distance to
328 * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in
329 * the last few scanlines before start of real vblank, where the vblank
330 * irq can fire, so we have sampled update_pending a bit too early and
331 * know the flip will complete at leading edge of the upcoming real
332 * vblank. On pre-AVIVO hardware, flips also complete inside the real
333 * vblank, not only at leading edge, so if update_pending for hpos >= 0
334 * == inside real vblank, the flip will complete almost immediately.
335 * Note that this method of completion handling is still not 100% race
336 * free, as we could execute before the radeon_flip_work_func managed
337 * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op,
338 * but the flip still gets programmed into hw and completed during
339 * vblank, leading to a delayed emission of the flip completion event.
340 * This applies at least to pre-AVIVO hardware, where flips are always
341 * completing inside vblank, not only at leading edge of vblank.
Alex Deucher6f34be52010-11-21 10:59:01 -0500342 */
343 if (update_pending &&
Mario Kleiner73d4c232016-09-17 14:25:38 +0200344 (DRM_SCANOUTPOS_VALID &
345 radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
346 GET_DISTANCE_TO_VBLANKSTART,
347 &vpos, &hpos, NULL, NULL,
348 &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
349 ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) {
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500350 /* crtc didn't flip in this target vblank interval,
351 * but flip is pending in crtc. Based on the current
352 * scanout position we know that the current frame is
353 * (nearly) complete and the flip will (likely)
354 * complete before the start of the next frame.
355 */
356 update_pending = 0;
357 }
Christian Königfa7f5172014-06-03 18:13:21 -0400358 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
359 if (!update_pending)
Christian König1a0e7912014-05-27 16:49:21 +0200360 radeon_crtc_handle_flip(rdev, crtc_id);
Christian König1a0e7912014-05-27 16:49:21 +0200361}
362
363/**
364 * radeon_crtc_handle_flip - page flip completed
365 *
366 * @rdev: radeon device pointer
367 * @crtc_id: crtc number this event is for
368 *
369 * Called when we are sure that a page flip for this crtc is completed.
370 */
371void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
372{
373 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Christian Königfa7f5172014-06-03 18:13:21 -0400374 struct radeon_flip_work *work;
Christian König1a0e7912014-05-27 16:49:21 +0200375 unsigned long flags;
376
377 /* this can happen at init */
378 if (radeon_crtc == NULL)
379 return;
380
381 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Christian Königfa7f5172014-06-03 18:13:21 -0400382 work = radeon_crtc->flip_work;
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900383 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
384 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
385 "RADEON_FLIP_SUBMITTED(%d)\n",
386 radeon_crtc->flip_status,
387 RADEON_FLIP_SUBMITTED);
Christian König1a0e7912014-05-27 16:49:21 +0200388 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
389 return;
Alex Deucher6f34be52010-11-21 10:59:01 -0500390 }
391
Christian Königfa7f5172014-06-03 18:13:21 -0400392 /* Pageflip completed. Clean up. */
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900393 radeon_crtc->flip_status = RADEON_FLIP_NONE;
Christian Königfa7f5172014-06-03 18:13:21 -0400394 radeon_crtc->flip_work = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500395
396 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000397 if (work->event)
Gustavo Padovaneba92812016-04-14 10:48:19 -0700398 drm_crtc_send_vblank_event(&radeon_crtc->base, work->event);
Rob Clark26ae4662012-10-08 19:50:42 +0000399
Alex Deucher6f34be52010-11-21 10:59:01 -0500400 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
401
Gustavo Padovana782bca2016-06-06 11:41:44 -0300402 drm_crtc_vblank_put(&radeon_crtc->base);
Michel Dänzer46889d92014-06-17 19:12:04 +0900403 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
Christian Königfa7f5172014-06-03 18:13:21 -0400404 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500405}
406
Christian Königfa7f5172014-06-03 18:13:21 -0400407/**
408 * radeon_flip_work_func - page flip framebuffer
409 *
410 * @work - kernel work item
411 *
412 * Wait for the buffer object to become idle and do the actual page flip
413 */
414static void radeon_flip_work_func(struct work_struct *__work)
Alex Deucher6f34be52010-11-21 10:59:01 -0500415{
Christian Königfa7f5172014-06-03 18:13:21 -0400416 struct radeon_flip_work *work =
417 container_of(__work, struct radeon_flip_work, flip_work);
418 struct radeon_device *rdev = work->rdev;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900419 struct drm_device *dev = rdev->ddev;
Christian Königfa7f5172014-06-03 18:13:21 -0400420 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
421
422 struct drm_crtc *crtc = &radeon_crtc->base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500423 unsigned long flags;
Alex Deucher6f34be52010-11-21 10:59:01 -0500424 int r;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900425 int vpos, hpos;
Alex Deucher6f34be52010-11-21 10:59:01 -0500426
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100427 down_read(&rdev->exclusive_lock);
Michel Dänzer306f98d2014-07-14 15:58:03 +0900428 if (work->fence) {
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200429 struct radeon_fence *fence;
430
431 fence = to_radeon_fence(work->fence);
432 if (fence && fence->rdev == rdev) {
433 r = radeon_fence_wait(fence, false);
434 if (r == -EDEADLK) {
435 up_read(&rdev->exclusive_lock);
436 do {
437 r = radeon_gpu_reset(rdev);
438 } while (r == -EAGAIN);
439 down_read(&rdev->exclusive_lock);
440 }
441 } else
442 r = fence_wait(work->fence, false);
443
Michel Dänzer306f98d2014-07-14 15:58:03 +0900444 if (r)
445 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
Alex Deucher6f34be52010-11-21 10:59:01 -0500446
Michel Dänzer306f98d2014-07-14 15:58:03 +0900447 /* We continue with the page flip even if we failed to wait on
448 * the fence, otherwise the DRM core and userspace will be
449 * confused about which BO the CRTC is scanning out
450 */
451
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200452 fence_put(work->fence);
453 work->fence = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500454 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500455
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900456 /* Wait until we're out of the vertical blank period before the one
Mario Kleiner363926d2016-09-17 14:25:39 +0200457 * targeted by the flip. Always wait on pre DCE4 to avoid races with
458 * flip completion handling from vblank irq, as these old asics don't
459 * have reliable pageflip completion interrupts.
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900460 */
461 while (radeon_crtc->enabled &&
Mario Kleiner363926d2016-09-17 14:25:39 +0200462 (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0,
463 &vpos, &hpos, NULL, NULL,
464 &crtc->hwmode)
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900465 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
Mario Kleiner363926d2016-09-17 14:25:39 +0200466 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
467 (!ASIC_IS_AVIVO(rdev) ||
468 ((int) (work->target_vblank -
469 dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0)))
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900470 usleep_range(1000, 2000);
471
Michel Dänzerc60381b2014-07-14 15:48:42 +0900472 /* We borrow the event spin lock for protecting flip_status */
473 spin_lock_irqsave(&crtc->dev->event_lock, flags);
474
475 /* set the proper interrupt */
476 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
477
Mario Kleiner5f87e092014-07-17 02:24:45 +0200478 /* do the flip (mmio) */
Michel Dänzerc63dd752016-04-01 18:51:34 +0900479 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async);
Mario Kleiner5f87e092014-07-17 02:24:45 +0200480
Michel Dänzerc60381b2014-07-14 15:48:42 +0900481 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
482 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
483 up_read(&rdev->exclusive_lock);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900484}
485
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900486static int radeon_crtc_page_flip_target(struct drm_crtc *crtc,
487 struct drm_framebuffer *fb,
488 struct drm_pending_vblank_event *event,
489 uint32_t page_flip_flags,
490 uint32_t target)
Michel Dänzerc60381b2014-07-14 15:48:42 +0900491{
492 struct drm_device *dev = crtc->dev;
493 struct radeon_device *rdev = dev->dev_private;
494 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
495 struct radeon_framebuffer *old_radeon_fb;
496 struct radeon_framebuffer *new_radeon_fb;
497 struct drm_gem_object *obj;
498 struct radeon_flip_work *work;
499 struct radeon_bo *new_rbo;
500 uint32_t tiling_flags, pitch_pixels;
501 uint64_t base;
502 unsigned long flags;
503 int r;
504
505 work = kzalloc(sizeof *work, GFP_KERNEL);
506 if (work == NULL)
507 return -ENOMEM;
508
509 INIT_WORK(&work->flip_work, radeon_flip_work_func);
510 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
511
512 work->rdev = rdev;
513 work->crtc_id = radeon_crtc->crtc_id;
514 work->event = event;
Michel Dänzerc63dd752016-04-01 18:51:34 +0900515 work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900516
517 /* schedule unpin of the old buffer */
518 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
519 obj = old_radeon_fb->obj;
520
521 /* take a reference to the old object */
522 drm_gem_object_reference(obj);
523 work->old_rbo = gem_to_radeon_bo(obj);
524
525 new_radeon_fb = to_radeon_framebuffer(fb);
526 obj = new_radeon_fb->obj;
527 new_rbo = gem_to_radeon_bo(obj);
528
Michel Dänzerc60381b2014-07-14 15:48:42 +0900529 /* pin the new buffer */
530 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
531 work->old_rbo, new_rbo);
532
533 r = radeon_bo_reserve(new_rbo, false);
Alex Deucher6f34be52010-11-21 10:59:01 -0500534 if (unlikely(r != 0)) {
535 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400536 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500537 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100538 /* Only 27 bit offset for legacy CRTC */
Michel Dänzerc60381b2014-07-14 15:48:42 +0900539 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
Michel Dänzer0349af72012-03-14 17:12:42 +0100540 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500541 if (unlikely(r != 0)) {
Michel Dänzerc60381b2014-07-14 15:48:42 +0900542 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500543 r = -EINVAL;
544 DRM_ERROR("failed to pin new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400545 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500546 }
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200547 work->fence = fence_get(reservation_object_get_excl(new_rbo->tbo.resv));
Michel Dänzerc60381b2014-07-14 15:48:42 +0900548 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
549 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500550
551 if (!ASIC_IS_AVIVO(rdev)) {
552 /* crtc offset is from display base addr not FB location */
553 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä01f2c772011-12-20 00:06:49 +0200554 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
Alex Deucher6f34be52010-11-21 10:59:01 -0500555
556 if (tiling_flags & RADEON_TILING_MACRO) {
557 if (ASIC_IS_R300(rdev)) {
558 base &= ~0x7ff;
559 } else {
560 int byteshift = fb->bits_per_pixel >> 4;
561 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
562 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
563 }
564 } else {
565 int offset = crtc->y * pitch_pixels + crtc->x;
566 switch (fb->bits_per_pixel) {
567 case 8:
568 default:
569 offset *= 1;
570 break;
571 case 15:
572 case 16:
573 offset *= 2;
574 break;
575 case 24:
576 offset *= 3;
577 break;
578 case 32:
579 offset *= 4;
580 break;
581 }
582 base += offset;
583 }
584 base &= ~7;
585 }
Michel Dänzerc60381b2014-07-14 15:48:42 +0900586 work->base = base;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900587 work->target_vblank = target - drm_crtc_vblank_count(crtc) +
588 dev->driver->get_vblank_counter(dev, work->crtc_id);
Michel Dänzerca721b72014-06-17 19:12:03 +0900589
Christian Königfa7f5172014-06-03 18:13:21 -0400590 /* We borrow the event spin lock for protecting flip_work */
591 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Christian König1aab5512014-05-27 16:49:22 +0200592
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900593 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
Christian Königfa7f5172014-06-03 18:13:21 -0400594 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
595 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900596 r = -EBUSY;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900597 goto pflip_cleanup;
Christian Königfa7f5172014-06-03 18:13:21 -0400598 }
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900599 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
Christian Königfa7f5172014-06-03 18:13:21 -0400600 radeon_crtc->flip_work = work;
601
Michel Dänzer685d54b2014-06-10 10:21:57 +0900602 /* update crtc fb */
603 crtc->primary->fb = fb;
604
Christian Königfa7f5172014-06-03 18:13:21 -0400605 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
606
607 queue_work(radeon_crtc->flip_queue, &work->flip_work);
Christian Königfa7f5172014-06-03 18:13:21 -0400608 return 0;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900609
610pflip_cleanup:
611 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
612 DRM_ERROR("failed to reserve new rbo in error path\n");
613 goto cleanup;
614 }
615 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
616 DRM_ERROR("failed to unpin new rbo in error path\n");
617 }
618 radeon_bo_unreserve(new_rbo);
619
620cleanup:
621 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200622 fence_put(work->fence);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900623 kfree(work);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900624 return r;
Alex Deucher6f34be52010-11-21 10:59:01 -0500625}
626
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000627static int
628radeon_crtc_set_config(struct drm_mode_set *set)
629{
630 struct drm_device *dev;
631 struct radeon_device *rdev;
632 struct drm_crtc *crtc;
633 bool active = false;
634 int ret;
635
636 if (!set || !set->crtc)
637 return -EINVAL;
638
639 dev = set->crtc->dev;
640
641 ret = pm_runtime_get_sync(dev->dev);
642 if (ret < 0)
643 return ret;
644
645 ret = drm_crtc_helper_set_config(set);
646
647 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
648 if (crtc->enabled)
649 active = true;
650
651 pm_runtime_mark_last_busy(dev->dev);
652
653 rdev = dev->dev_private;
654 /* if we have active crtcs and we don't have a power ref,
655 take the current one */
656 if (active && !rdev->have_disp_power_ref) {
657 rdev->have_disp_power_ref = true;
658 return ret;
659 }
660 /* if we have no active crtcs, then drop the power ref
661 we got before */
662 if (!active && rdev->have_disp_power_ref) {
663 pm_runtime_put_autosuspend(dev->dev);
664 rdev->have_disp_power_ref = false;
665 }
666
667 /* drop the power reference we got coming in here */
668 pm_runtime_put_autosuspend(dev->dev);
669 return ret;
670}
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200671
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672static const struct drm_crtc_funcs radeon_crtc_funcs = {
Michel Dänzer78b1a602014-11-18 18:00:08 +0900673 .cursor_set2 = radeon_crtc_cursor_set2,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674 .cursor_move = radeon_crtc_cursor_move,
675 .gamma_set = radeon_crtc_gamma_set,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000676 .set_config = radeon_crtc_set_config,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677 .destroy = radeon_crtc_destroy,
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900678 .page_flip_target = radeon_crtc_page_flip_target,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679};
680
681static void radeon_crtc_init(struct drm_device *dev, int index)
682{
683 struct radeon_device *rdev = dev->dev_private;
684 struct radeon_crtc *radeon_crtc;
685 int i;
686
687 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
688 if (radeon_crtc == NULL)
689 return;
690
691 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
692
693 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
694 radeon_crtc->crtc_id = index;
Bhaktipriya Shridhara37cfa8b2016-07-16 17:00:44 +0530695 radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200696 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697
Alex Deucher9e05fa12013-01-24 10:06:33 -0500698 if (rdev->family >= CHIP_BONAIRE) {
699 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
700 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
701 } else {
702 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
703 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
704 }
Alex Deucherbea61c52014-02-12 12:56:53 -0500705 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
706 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500707
Dave Airlie785b93e2009-08-28 15:46:53 +1000708#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200709 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
710 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
711 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000712#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713
714 for (i = 0; i < 256; i++) {
715 radeon_crtc->lut_r[i] = i << 2;
716 radeon_crtc->lut_g[i] = i << 2;
717 radeon_crtc->lut_b[i] = i << 2;
718 }
719
720 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
721 radeon_atombios_init_crtc(dev, radeon_crtc);
722 else
723 radeon_legacy_init_crtc(dev, radeon_crtc);
724}
725
Alex Deuchere68adef2012-09-06 14:32:06 -0400726static const char *encoder_names[38] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 "NONE",
728 "INTERNAL_LVDS",
729 "INTERNAL_TMDS1",
730 "INTERNAL_TMDS2",
731 "INTERNAL_DAC1",
732 "INTERNAL_DAC2",
733 "INTERNAL_SDVOA",
734 "INTERNAL_SDVOB",
735 "SI170B",
736 "CH7303",
737 "CH7301",
738 "INTERNAL_DVO1",
739 "EXTERNAL_SDVOA",
740 "EXTERNAL_SDVOB",
741 "TITFP513",
742 "INTERNAL_LVTM1",
743 "VT1623",
744 "HDMI_SI1930",
745 "HDMI_INTERNAL",
746 "INTERNAL_KLDSCP_TMDS1",
747 "INTERNAL_KLDSCP_DVO1",
748 "INTERNAL_KLDSCP_DAC1",
749 "INTERNAL_KLDSCP_DAC2",
750 "SI178",
751 "MVPU_FPGA",
752 "INTERNAL_DDI",
753 "VT1625",
754 "HDMI_SI1932",
755 "DP_AN9801",
756 "DP_DP501",
757 "INTERNAL_UNIPHY",
758 "INTERNAL_KLDSCP_LVTMA",
759 "INTERNAL_UNIPHY1",
760 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500761 "NUTMEG",
762 "TRAVIS",
Alex Deuchere68adef2012-09-06 14:32:06 -0400763 "INTERNAL_VCE",
764 "INTERNAL_UNIPHY3",
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765};
766
Alex Deuchercbd46232010-06-07 02:24:54 -0400767static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500768 "HPD1",
769 "HPD2",
770 "HPD3",
771 "HPD4",
772 "HPD5",
773 "HPD6",
774};
775
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776static void radeon_print_display_setup(struct drm_device *dev)
777{
778 struct drm_connector *connector;
779 struct radeon_connector *radeon_connector;
780 struct drm_encoder *encoder;
781 struct radeon_encoder *radeon_encoder;
782 uint32_t devices;
783 int i = 0;
784
785 DRM_INFO("Radeon Display Connectors\n");
786 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
787 radeon_connector = to_radeon_connector(connector);
788 DRM_INFO("Connector %d:\n", i);
Jani Nikula72082092014-06-03 14:56:19 +0300789 DRM_INFO(" %s\n", connector->name);
Alex Deuchereed45b32009-12-04 14:45:27 -0500790 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
791 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000792 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
794 radeon_connector->ddc_bus->rec.mask_clk_reg,
795 radeon_connector->ddc_bus->rec.mask_data_reg,
796 radeon_connector->ddc_bus->rec.a_clk_reg,
797 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500798 radeon_connector->ddc_bus->rec.en_clk_reg,
799 radeon_connector->ddc_bus->rec.en_data_reg,
800 radeon_connector->ddc_bus->rec.y_clk_reg,
801 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000802 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400803 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000804 radeon_connector->router.ddc_mux_control_pin,
805 radeon_connector->router.ddc_mux_state);
806 if (radeon_connector->router.cd_valid)
807 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
808 radeon_connector->router.cd_mux_control_pin,
809 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000810 } else {
811 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
812 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
813 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
814 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
815 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
816 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
817 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
818 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819 DRM_INFO(" Encoders:\n");
820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
821 radeon_encoder = to_radeon_encoder(encoder);
822 devices = radeon_encoder->devices & radeon_connector->devices;
823 if (devices) {
824 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
825 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
826 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
827 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
828 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
829 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
830 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
831 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
832 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
833 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
834 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
835 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
836 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
837 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
838 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
839 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400840 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
841 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842 if (devices & ATOM_DEVICE_TV1_SUPPORT)
843 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
844 if (devices & ATOM_DEVICE_CV_SUPPORT)
845 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
846 }
847 }
848 i++;
849 }
850}
851
Dave Airlie4ce001a2009-08-13 16:32:14 +1000852static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853{
854 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855 bool ret = false;
856
857 if (rdev->bios) {
858 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400859 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
860 if (ret == false)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200861 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500862 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863 ret = radeon_get_legacy_connector_info_from_bios(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500864 if (ret == false)
865 ret = radeon_get_legacy_connector_info_from_table(dev);
866 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867 } else {
868 if (!ASIC_IS_AVIVO(rdev))
869 ret = radeon_get_legacy_connector_info_from_table(dev);
870 }
871 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000872 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 }
875
876 return ret;
877}
878
Alex Deucherf523f742011-01-31 16:48:52 -0500879/* avivo */
Christian König32167012014-03-28 18:55:10 +0100880
881/**
882 * avivo_reduce_ratio - fractional number reduction
883 *
884 * @nom: nominator
885 * @den: denominator
886 * @nom_min: minimum value for nominator
887 * @den_min: minimum value for denominator
888 *
889 * Find the greatest common divisor and apply it on both nominator and
890 * denominator, but make nominator and denominator are at least as large
891 * as their minimum values.
892 */
893static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
894 unsigned nom_min, unsigned den_min)
Alex Deucherf523f742011-01-31 16:48:52 -0500895{
Christian König32167012014-03-28 18:55:10 +0100896 unsigned tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500897
Christian König32167012014-03-28 18:55:10 +0100898 /* reduce the numbers to a simpler ratio */
899 tmp = gcd(*nom, *den);
900 *nom /= tmp;
901 *den /= tmp;
Alex Deuchera4b40d52011-02-14 11:43:10 -0500902
Christian König32167012014-03-28 18:55:10 +0100903 /* make sure nominator is large enough */
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100904 if (*nom < nom_min) {
Christian König3b333c52014-04-24 18:39:59 +0200905 tmp = DIV_ROUND_UP(nom_min, *nom);
Christian König32167012014-03-28 18:55:10 +0100906 *nom *= tmp;
907 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500908 }
909
Christian König32167012014-03-28 18:55:10 +0100910 /* make sure the denominator is large enough */
911 if (*den < den_min) {
Christian König3b333c52014-04-24 18:39:59 +0200912 tmp = DIV_ROUND_UP(den_min, *den);
Christian König32167012014-03-28 18:55:10 +0100913 *nom *= tmp;
914 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500915 }
Alex Deucherf523f742011-01-31 16:48:52 -0500916}
917
Christian König32167012014-03-28 18:55:10 +0100918/**
Christian Königc2fb3092014-04-20 13:24:32 +0200919 * avivo_get_fb_ref_div - feedback and ref divider calculation
920 *
921 * @nom: nominator
922 * @den: denominator
923 * @post_div: post divider
924 * @fb_div_max: feedback divider maximum
925 * @ref_div_max: reference divider maximum
926 * @fb_div: resulting feedback divider
927 * @ref_div: resulting reference divider
928 *
929 * Calculate feedback and reference divider for a given post divider. Makes
930 * sure we stay within the limits.
931 */
932static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
933 unsigned fb_div_max, unsigned ref_div_max,
934 unsigned *fb_div, unsigned *ref_div)
935{
936 /* limit reference * post divider to a maximum */
Christian König4b21ce12014-05-21 15:25:41 +0200937 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
Christian Königc2fb3092014-04-20 13:24:32 +0200938
939 /* get matching reference and feedback divider */
Christian König0fe34f92019-05-06 19:57:52 +0200940 *ref_div = min(max(den/post_div, 1u), ref_div_max);
Christian Königc2fb3092014-04-20 13:24:32 +0200941 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
942
943 /* limit fb divider to its maximum */
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100944 if (*fb_div > fb_div_max) {
Christian König0fe34f92019-05-06 19:57:52 +0200945 *ref_div = (*ref_div * fb_div_max)/(*fb_div);
Christian Königc2fb3092014-04-20 13:24:32 +0200946 *fb_div = fb_div_max;
947 }
948}
949
950/**
Christian König32167012014-03-28 18:55:10 +0100951 * radeon_compute_pll_avivo - compute PLL paramaters
952 *
953 * @pll: information about the PLL
954 * @dot_clock_p: resulting pixel clock
955 * fb_div_p: resulting feedback divider
956 * frac_fb_div_p: fractional part of the feedback divider
957 * ref_div_p: resulting reference divider
958 * post_div_p: resulting reference divider
959 *
960 * Try to calculate the PLL parameters to generate the given frequency:
961 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
962 */
Alex Deucherf523f742011-01-31 16:48:52 -0500963void radeon_compute_pll_avivo(struct radeon_pll *pll,
964 u32 freq,
965 u32 *dot_clock_p,
966 u32 *fb_div_p,
967 u32 *frac_fb_div_p,
968 u32 *ref_div_p,
969 u32 *post_div_p)
970{
Christian Königc2fb3092014-04-20 13:24:32 +0200971 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
972 freq : freq / 10;
973
Christian König32167012014-03-28 18:55:10 +0100974 unsigned fb_div_min, fb_div_max, fb_div;
975 unsigned post_div_min, post_div_max, post_div;
976 unsigned ref_div_min, ref_div_max, ref_div;
977 unsigned post_div_best, diff_best;
Christian Königf8a26452014-04-16 11:54:21 +0200978 unsigned nom, den;
Alex Deucherf523f742011-01-31 16:48:52 -0500979
Christian König32167012014-03-28 18:55:10 +0100980 /* determine allowed feedback divider range */
981 fb_div_min = pll->min_feedback_div;
982 fb_div_max = pll->max_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500983
984 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Christian König32167012014-03-28 18:55:10 +0100985 fb_div_min *= 10;
986 fb_div_max *= 10;
Alex Deucherf523f742011-01-31 16:48:52 -0500987 }
988
Christian König32167012014-03-28 18:55:10 +0100989 /* determine allowed ref divider range */
990 if (pll->flags & RADEON_PLL_USE_REF_DIV)
991 ref_div_min = pll->reference_div;
992 else
993 ref_div_min = pll->min_ref_div;
Christian König24315812014-04-19 18:57:14 +0200994
995 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
996 pll->flags & RADEON_PLL_USE_REF_DIV)
997 ref_div_max = pll->reference_div;
Christian König72edd832015-01-29 16:01:03 +0100998 else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
999 /* fix for problems on RS880 */
1000 ref_div_max = min(pll->max_ref_div, 7u);
Christian König24315812014-04-19 18:57:14 +02001001 else
1002 ref_div_max = pll->max_ref_div;
Christian König32167012014-03-28 18:55:10 +01001003
1004 /* determine allowed post divider range */
1005 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
1006 post_div_min = pll->post_div;
1007 post_div_max = pll->post_div;
1008 } else {
Christian König32167012014-03-28 18:55:10 +01001009 unsigned vco_min, vco_max;
1010
1011 if (pll->flags & RADEON_PLL_IS_LCD) {
1012 vco_min = pll->lcd_pll_out_min;
1013 vco_max = pll->lcd_pll_out_max;
1014 } else {
1015 vco_min = pll->pll_out_min;
1016 vco_max = pll->pll_out_max;
1017 }
1018
Christian Königc2fb3092014-04-20 13:24:32 +02001019 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1020 vco_min *= 10;
1021 vco_max *= 10;
1022 }
1023
Christian König32167012014-03-28 18:55:10 +01001024 post_div_min = vco_min / target_clock;
1025 if ((target_clock * post_div_min) < vco_min)
1026 ++post_div_min;
1027 if (post_div_min < pll->min_post_div)
1028 post_div_min = pll->min_post_div;
1029
1030 post_div_max = vco_max / target_clock;
1031 if ((target_clock * post_div_max) > vco_max)
1032 --post_div_max;
1033 if (post_div_max > pll->max_post_div)
1034 post_div_max = pll->max_post_div;
1035 }
1036
1037 /* represent the searched ratio as fractional number */
Christian Königc2fb3092014-04-20 13:24:32 +02001038 nom = target_clock;
Christian König32167012014-03-28 18:55:10 +01001039 den = pll->reference_freq;
1040
1041 /* reduce the numbers to a simpler ratio */
1042 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1043
1044 /* now search for a post divider */
1045 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1046 post_div_best = post_div_min;
1047 else
1048 post_div_best = post_div_max;
1049 diff_best = ~0;
1050
1051 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
Christian Königc2fb3092014-04-20 13:24:32 +02001052 unsigned diff;
1053 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1054 ref_div_max, &fb_div, &ref_div);
1055 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1056 (ref_div * post_div));
1057
Christian König32167012014-03-28 18:55:10 +01001058 if (diff < diff_best || (diff == diff_best &&
1059 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1060
1061 post_div_best = post_div;
1062 diff_best = diff;
1063 }
1064 }
1065 post_div = post_div_best;
1066
Christian Königc2fb3092014-04-20 13:24:32 +02001067 /* get the feedback and reference divider for the optimal value */
1068 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1069 &fb_div, &ref_div);
Christian König32167012014-03-28 18:55:10 +01001070
1071 /* reduce the numbers to a simpler ratio once more */
1072 /* this also makes sure that the reference divider is large enough */
1073 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1074
Christian König3b333c52014-04-24 18:39:59 +02001075 /* avoid high jitter with small fractional dividers */
1076 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
Christian König74ad54f2014-05-13 12:50:54 +02001077 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
Christian König3b333c52014-04-24 18:39:59 +02001078 if (fb_div < fb_div_min) {
1079 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1080 fb_div *= tmp;
1081 ref_div *= tmp;
1082 }
1083 }
1084
Christian König32167012014-03-28 18:55:10 +01001085 /* and finally save the result */
1086 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1087 *fb_div_p = fb_div / 10;
1088 *frac_fb_div_p = fb_div % 10;
1089 } else {
1090 *fb_div_p = fb_div;
1091 *frac_fb_div_p = 0;
1092 }
1093
1094 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1095 (pll->reference_freq * *frac_fb_div_p)) /
1096 (ref_div * post_div * 10);
Alex Deucherf523f742011-01-31 16:48:52 -05001097 *ref_div_p = ref_div;
1098 *post_div_p = post_div;
Christian König32167012014-03-28 18:55:10 +01001099
1100 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
Christian Königc2fb3092014-04-20 13:24:32 +02001101 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
Christian König32167012014-03-28 18:55:10 +01001102 ref_div, post_div);
Alex Deucherf523f742011-01-31 16:48:52 -05001103}
1104
1105/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1107{
1108 uint64_t mod;
1109
1110 n += d / 2;
1111
1112 mod = do_div(n, d);
1113 return n;
1114}
1115
Alex Deucherf523f742011-01-31 16:48:52 -05001116void radeon_compute_pll_legacy(struct radeon_pll *pll,
1117 uint64_t freq,
1118 uint32_t *dot_clock_p,
1119 uint32_t *fb_div_p,
1120 uint32_t *frac_fb_div_p,
1121 uint32_t *ref_div_p,
1122 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123{
1124 uint32_t min_ref_div = pll->min_ref_div;
1125 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -05001126 uint32_t min_post_div = pll->min_post_div;
1127 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 uint32_t min_fractional_feed_div = 0;
1129 uint32_t max_fractional_feed_div = 0;
1130 uint32_t best_vco = pll->best_vco;
1131 uint32_t best_post_div = 1;
1132 uint32_t best_ref_div = 1;
1133 uint32_t best_feedback_div = 1;
1134 uint32_t best_frac_feedback_div = 0;
1135 uint32_t best_freq = -1;
1136 uint32_t best_error = 0xffffffff;
1137 uint32_t best_vco_diff = 1;
1138 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001139 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001141 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142 freq = freq * 1000;
1143
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001144 if (pll->flags & RADEON_PLL_IS_LCD) {
1145 pll_out_min = pll->lcd_pll_out_min;
1146 pll_out_max = pll->lcd_pll_out_max;
1147 } else {
1148 pll_out_min = pll->pll_out_min;
1149 pll_out_max = pll->pll_out_max;
1150 }
1151
Alex Deucher619efb12011-01-31 16:48:53 -05001152 if (pll_out_min > 64800)
1153 pll_out_min = 64800;
1154
Alex Deucherfc103322010-01-19 17:16:10 -05001155 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156 min_ref_div = max_ref_div = pll->reference_div;
1157 else {
1158 while (min_ref_div < max_ref_div-1) {
1159 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1160 uint32_t pll_in = pll->reference_freq / mid;
1161 if (pll_in < pll->pll_in_min)
1162 max_ref_div = mid;
1163 else if (pll_in > pll->pll_in_max)
1164 min_ref_div = mid;
1165 else
1166 break;
1167 }
1168 }
1169
Alex Deucherfc103322010-01-19 17:16:10 -05001170 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1171 min_post_div = max_post_div = pll->post_div;
1172
1173 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174 min_fractional_feed_div = pll->min_frac_feedback_div;
1175 max_fractional_feed_div = pll->max_frac_feedback_div;
1176 }
1177
Alex Deucherbd6a60a2011-02-21 01:11:59 -05001178 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179 uint32_t ref_div;
1180
Alex Deucherfc103322010-01-19 17:16:10 -05001181 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 continue;
1183
1184 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -05001185 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001186 if ((post_div == 5) ||
1187 (post_div == 7) ||
1188 (post_div == 9) ||
1189 (post_div == 10) ||
1190 (post_div == 11) ||
1191 (post_div == 13) ||
1192 (post_div == 14) ||
1193 (post_div == 15))
1194 continue;
1195 }
1196
1197 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1198 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1199 uint32_t pll_in = pll->reference_freq / ref_div;
1200 uint32_t min_feed_div = pll->min_feedback_div;
1201 uint32_t max_feed_div = pll->max_feedback_div + 1;
1202
1203 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1204 continue;
1205
1206 while (min_feed_div < max_feed_div) {
1207 uint32_t vco;
1208 uint32_t min_frac_feed_div = min_fractional_feed_div;
1209 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1210 uint32_t frac_feedback_div;
1211 uint64_t tmp;
1212
1213 feedback_div = (min_feed_div + max_feed_div) / 2;
1214
1215 tmp = (uint64_t)pll->reference_freq * feedback_div;
1216 vco = radeon_div(tmp, ref_div);
1217
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001218 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219 min_feed_div = feedback_div + 1;
1220 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001221 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001222 max_feed_div = feedback_div;
1223 continue;
1224 }
1225
1226 while (min_frac_feed_div < max_frac_feed_div) {
1227 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1228 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1229 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1230 current_freq = radeon_div(tmp, ref_div * post_div);
1231
Alex Deucherfc103322010-01-19 17:16:10 -05001232 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +02001233 if (freq < current_freq)
1234 error = 0xffffffff;
1235 else
1236 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -04001237 } else
1238 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239 vco_diff = abs(vco - best_vco);
1240
1241 if ((best_vco == 0 && error < best_error) ||
1242 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001243 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001244 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001245 best_post_div = post_div;
1246 best_ref_div = ref_div;
1247 best_feedback_div = feedback_div;
1248 best_frac_feedback_div = frac_feedback_div;
1249 best_freq = current_freq;
1250 best_error = error;
1251 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001252 } else if (current_freq == freq) {
1253 if (best_freq == -1) {
1254 best_post_div = post_div;
1255 best_ref_div = ref_div;
1256 best_feedback_div = feedback_div;
1257 best_frac_feedback_div = frac_feedback_div;
1258 best_freq = current_freq;
1259 best_error = error;
1260 best_vco_diff = vco_diff;
1261 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1262 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1263 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1264 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1265 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1266 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1267 best_post_div = post_div;
1268 best_ref_div = ref_div;
1269 best_feedback_div = feedback_div;
1270 best_frac_feedback_div = frac_feedback_div;
1271 best_freq = current_freq;
1272 best_error = error;
1273 best_vco_diff = vco_diff;
1274 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001275 }
1276 if (current_freq < freq)
1277 min_frac_feed_div = frac_feedback_div + 1;
1278 else
1279 max_frac_feed_div = frac_feedback_div;
1280 }
1281 if (current_freq < freq)
1282 min_feed_div = feedback_div + 1;
1283 else
1284 max_feed_div = feedback_div;
1285 }
1286 }
1287 }
1288
1289 *dot_clock_p = best_freq / 10000;
1290 *fb_div_p = best_feedback_div;
1291 *frac_fb_div_p = best_frac_feedback_div;
1292 *ref_div_p = best_ref_div;
1293 *post_div_p = best_post_div;
Joe Perchesbbb0aef2011-04-17 20:35:52 -07001294 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1295 (long long)freq,
1296 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001297 best_ref_div, best_post_div);
1298
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001299}
1300
1301static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1302{
1303 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304
Markus Elfring00f68722016-07-12 22:00:55 +02001305 drm_gem_object_unreference_unlocked(radeon_fb->obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306 drm_framebuffer_cleanup(fb);
1307 kfree(radeon_fb);
1308}
1309
1310static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1311 struct drm_file *file_priv,
1312 unsigned int *handle)
1313{
1314 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1315
1316 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1317}
1318
1319static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1320 .destroy = radeon_user_framebuffer_destroy,
1321 .create_handle = radeon_user_framebuffer_create_handle,
1322};
1323
Dave Airlieaaefcd42012-03-06 10:44:40 +00001324int
Dave Airlie38651672010-03-30 05:34:13 +00001325radeon_framebuffer_init(struct drm_device *dev,
1326 struct radeon_framebuffer *rfb,
Ville Syrjälä1eb83452015-11-11 19:11:29 +02001327 const struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001328 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001329{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001330 int ret;
Dave Airlie38651672010-03-30 05:34:13 +00001331 rfb->obj = obj;
Daniel Vetterc7d73f62012-12-13 23:38:38 +01001332 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001333 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1334 if (ret) {
1335 rfb->obj = NULL;
1336 return ret;
1337 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001338 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339}
1340
1341static struct drm_framebuffer *
1342radeon_user_framebuffer_create(struct drm_device *dev,
1343 struct drm_file *file_priv,
Ville Syrjälä1eb83452015-11-11 19:11:29 +02001344 const struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345{
1346 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00001347 struct radeon_framebuffer *radeon_fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001348 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001350 obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001351 if (obj == NULL) {
1352 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001353 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001354 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001355 }
Dave Airlie38651672010-03-30 05:34:13 +00001356
Christopher James Halse Rogers7d6140b2017-03-29 15:00:54 +11001357 /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
1358 if (obj->import_attach) {
1359 DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n");
1360 return ERR_PTR(-EINVAL);
1361 }
1362
Dave Airlie38651672010-03-30 05:34:13 +00001363 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001364 if (radeon_fb == NULL) {
1365 drm_gem_object_unreference_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001366 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001367 }
Dave Airlie38651672010-03-30 05:34:13 +00001368
Dave Airlieaaefcd42012-03-06 10:44:40 +00001369 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1370 if (ret) {
1371 kfree(radeon_fb);
1372 drm_gem_object_unreference_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001373 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001374 }
Dave Airlie38651672010-03-30 05:34:13 +00001375
1376 return &radeon_fb->base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377}
1378
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001379static void radeon_output_poll_changed(struct drm_device *dev)
1380{
1381 struct radeon_device *rdev = dev->dev_private;
1382 radeon_fb_output_poll_changed(rdev);
1383}
1384
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001385static const struct drm_mode_config_funcs radeon_mode_funcs = {
1386 .fb_create = radeon_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001387 .output_poll_changed = radeon_output_poll_changed
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001388};
1389
Dave Airlie445282d2009-09-09 17:40:54 +10001390static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1391{ { 0, "driver" },
1392 { 1, "bios" },
1393};
1394
1395static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1396{ { TV_STD_NTSC, "ntsc" },
1397 { TV_STD_PAL, "pal" },
1398 { TV_STD_PAL_M, "pal-m" },
1399 { TV_STD_PAL_60, "pal-60" },
1400 { TV_STD_NTSC_J, "ntsc-j" },
1401 { TV_STD_SCART_PAL, "scart-pal" },
1402 { TV_STD_PAL_CN, "pal-cn" },
1403 { TV_STD_SECAM, "secam" },
1404};
1405
Alex Deucher5b1714d2010-08-03 19:59:20 -04001406static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1407{ { UNDERSCAN_OFF, "off" },
1408 { UNDERSCAN_ON, "on" },
1409 { UNDERSCAN_AUTO, "auto" },
1410};
1411
Alex Deucher8666c072013-09-03 14:58:44 -04001412static struct drm_prop_enum_list radeon_audio_enum_list[] =
1413{ { RADEON_AUDIO_DISABLE, "off" },
1414 { RADEON_AUDIO_ENABLE, "on" },
1415 { RADEON_AUDIO_AUTO, "auto" },
1416};
1417
Alex Deucher6214bb72013-09-24 17:26:26 -04001418/* XXX support different dither options? spatial, temporal, both, etc. */
1419static struct drm_prop_enum_list radeon_dither_enum_list[] =
1420{ { RADEON_FMT_DITHER_DISABLE, "off" },
1421 { RADEON_FMT_DITHER_ENABLE, "on" },
1422};
1423
Alex Deucher67ba31d2015-02-23 10:11:49 -05001424static struct drm_prop_enum_list radeon_output_csc_enum_list[] =
1425{ { RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1426 { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1427 { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1428 { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1429};
1430
Alex Deucherd79766f2009-12-17 19:00:29 -05001431static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001432{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001433 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001434
1435 if (rdev->is_atom_bios) {
1436 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001437 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001438 if (!rdev->mode_info.coherent_mode_property)
1439 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001440 }
1441
1442 if (!ASIC_IS_AVIVO(rdev)) {
1443 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1444 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001445 drm_property_create_enum(rdev->ddev, 0,
1446 "tmds_pll",
1447 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001448 }
1449
1450 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001451 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001452 if (!rdev->mode_info.load_detect_property)
1453 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001454
1455 drm_mode_create_scaling_mode_property(rdev->ddev);
1456
1457 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1458 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001459 drm_property_create_enum(rdev->ddev, 0,
1460 "tv standard",
1461 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001462
Alex Deucher5b1714d2010-08-03 19:59:20 -04001463 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1464 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001465 drm_property_create_enum(rdev->ddev, 0,
1466 "underscan",
1467 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001468
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001469 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001470 drm_property_create_range(rdev->ddev, 0,
1471 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001472 if (!rdev->mode_info.underscan_hborder_property)
1473 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001474
1475 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001476 drm_property_create_range(rdev->ddev, 0,
1477 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001478 if (!rdev->mode_info.underscan_vborder_property)
1479 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001480
Alex Deucher8666c072013-09-03 14:58:44 -04001481 sz = ARRAY_SIZE(radeon_audio_enum_list);
1482 rdev->mode_info.audio_property =
1483 drm_property_create_enum(rdev->ddev, 0,
1484 "audio",
1485 radeon_audio_enum_list, sz);
1486
Alex Deucher6214bb72013-09-24 17:26:26 -04001487 sz = ARRAY_SIZE(radeon_dither_enum_list);
1488 rdev->mode_info.dither_property =
1489 drm_property_create_enum(rdev->ddev, 0,
1490 "dither",
1491 radeon_dither_enum_list, sz);
1492
Alex Deucher67ba31d2015-02-23 10:11:49 -05001493 sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1494 rdev->mode_info.output_csc_property =
1495 drm_property_create_enum(rdev->ddev, 0,
1496 "output_csc",
1497 radeon_output_csc_enum_list, sz);
1498
Dave Airlie445282d2009-09-09 17:40:54 +10001499 return 0;
1500}
1501
Alex Deucherf46c0122010-03-31 00:33:27 -04001502void radeon_update_display_priority(struct radeon_device *rdev)
1503{
1504 /* adjustment options for the display watermarks */
1505 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1506 /* set display priority to high for r3xx, rv515 chips
1507 * this avoids flickering due to underflow to the
1508 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001509 * Don't force high on rs4xx igp chips as it seems to
1510 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001511 */
Alex Deucher45737442010-05-20 11:26:11 -04001512 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1513 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001514 rdev->disp_priority = 2;
1515 else
1516 rdev->disp_priority = 0;
1517 } else
1518 rdev->disp_priority = radeon_disp_priority;
1519
1520}
1521
Alex Deucher07839862012-05-14 16:52:29 +02001522/*
1523 * Allocate hdmi structs and determine register offsets
1524 */
1525static void radeon_afmt_init(struct radeon_device *rdev)
1526{
1527 int i;
1528
1529 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1530 rdev->mode_info.afmt[i] = NULL;
1531
Alex Deucherb5306022013-07-31 16:51:33 -04001532 if (ASIC_IS_NODCE(rdev)) {
1533 /* nothing to do */
Alex Deucher07839862012-05-14 16:52:29 +02001534 } else if (ASIC_IS_DCE4(rdev)) {
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001535 static uint32_t eg_offsets[] = {
1536 EVERGREEN_CRTC0_REGISTER_OFFSET,
1537 EVERGREEN_CRTC1_REGISTER_OFFSET,
1538 EVERGREEN_CRTC2_REGISTER_OFFSET,
1539 EVERGREEN_CRTC3_REGISTER_OFFSET,
1540 EVERGREEN_CRTC4_REGISTER_OFFSET,
1541 EVERGREEN_CRTC5_REGISTER_OFFSET,
Alex Deucherb5306022013-07-31 16:51:33 -04001542 0x13830 - 0x7030,
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001543 };
1544 int num_afmt;
1545
Alex Deucherb5306022013-07-31 16:51:33 -04001546 /* DCE8 has 7 audio blocks tied to DIG encoders */
1547 /* DCE6 has 6 audio blocks tied to DIG encoders */
Alex Deucher07839862012-05-14 16:52:29 +02001548 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1549 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
Alex Deucherb5306022013-07-31 16:51:33 -04001550 if (ASIC_IS_DCE8(rdev))
1551 num_afmt = 7;
1552 else if (ASIC_IS_DCE6(rdev))
1553 num_afmt = 6;
1554 else if (ASIC_IS_DCE5(rdev))
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001555 num_afmt = 6;
1556 else if (ASIC_IS_DCE41(rdev))
1557 num_afmt = 2;
1558 else /* DCE4 */
1559 num_afmt = 6;
1560
1561 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1562 for (i = 0; i < num_afmt; i++) {
1563 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1564 if (rdev->mode_info.afmt[i]) {
1565 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1566 rdev->mode_info.afmt[i]->id = i;
Alex Deucher07839862012-05-14 16:52:29 +02001567 }
1568 }
1569 } else if (ASIC_IS_DCE3(rdev)) {
1570 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1571 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1572 if (rdev->mode_info.afmt[0]) {
1573 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1574 rdev->mode_info.afmt[0]->id = 0;
1575 }
1576 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1577 if (rdev->mode_info.afmt[1]) {
1578 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1579 rdev->mode_info.afmt[1]->id = 1;
1580 }
1581 } else if (ASIC_IS_DCE2(rdev)) {
1582 /* DCE2 has at least 1 routable audio block */
1583 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1584 if (rdev->mode_info.afmt[0]) {
1585 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1586 rdev->mode_info.afmt[0]->id = 0;
1587 }
1588 /* r6xx has 2 routable audio blocks */
1589 if (rdev->family >= CHIP_R600) {
1590 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1591 if (rdev->mode_info.afmt[1]) {
1592 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1593 rdev->mode_info.afmt[1]->id = 1;
1594 }
1595 }
1596 }
1597}
1598
1599static void radeon_afmt_fini(struct radeon_device *rdev)
1600{
1601 int i;
1602
1603 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1604 kfree(rdev->mode_info.afmt[i]);
1605 rdev->mode_info.afmt[i] = NULL;
1606 }
1607}
1608
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609int radeon_modeset_init(struct radeon_device *rdev)
1610{
Alex Deucher18917b62010-02-01 16:02:25 -05001611 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001612 int ret;
1613
1614 drm_mode_config_init(rdev->ddev);
1615 rdev->mode_info.mode_config_initialized = true;
1616
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001617 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618
Michel Dänzerc63dd752016-04-01 18:51:34 +09001619 if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600)
1620 rdev->ddev->mode_config.async_page_flip = true;
1621
Alex Deucher881dd742011-01-06 21:19:14 -05001622 if (ASIC_IS_DCE5(rdev)) {
1623 rdev->ddev->mode_config.max_width = 16384;
1624 rdev->ddev->mode_config.max_height = 16384;
1625 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001626 rdev->ddev->mode_config.max_width = 8192;
1627 rdev->ddev->mode_config.max_height = 8192;
1628 } else {
1629 rdev->ddev->mode_config.max_width = 4096;
1630 rdev->ddev->mode_config.max_height = 4096;
1631 }
1632
Dave Airlie019d96c2011-09-29 16:20:42 +01001633 rdev->ddev->mode_config.preferred_depth = 24;
1634 rdev->ddev->mode_config.prefer_shadow = 1;
1635
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1637
Dave Airlie445282d2009-09-09 17:40:54 +10001638 ret = radeon_modeset_create_props(rdev);
1639 if (ret) {
1640 return ret;
1641 }
Dave Airliedfee5612009-10-02 09:19:09 +10001642
Alex Deucherf376b942010-08-05 21:21:16 -04001643 /* init i2c buses */
1644 radeon_i2c_init(rdev);
1645
Alex Deucher3c537882010-02-05 04:21:19 -05001646 /* check combios for a valid hardcoded EDID - Sun servers */
1647 if (!rdev->is_atom_bios) {
1648 /* check for hardcoded EDID in BIOS */
1649 radeon_combios_check_hardcoded_edid(rdev);
1650 }
1651
Dave Airliedfee5612009-10-02 09:19:09 +10001652 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001653 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001654 radeon_crtc_init(rdev->ddev, i);
1655 }
1656
1657 /* okay we should have all the bios connectors */
1658 ret = radeon_setup_enc_conn(rdev->ddev);
1659 if (!ret) {
1660 return ret;
1661 }
Alex Deucherac89af12011-05-22 13:20:36 -04001662
Alex Deucher3fa47d92012-01-20 14:56:39 -05001663 /* init dig PHYs, disp eng pll */
1664 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001665 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001666 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001667 }
Alex Deucherac89af12011-05-22 13:20:36 -04001668
Alex Deucherd4877cf2009-12-04 16:56:37 -05001669 /* initialize hpd */
1670 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001671
Alex Deucher07839862012-05-14 16:52:29 +02001672 /* setup afmt */
1673 radeon_afmt_init(rdev);
1674
Alex Deuchere5f243b2016-03-10 15:55:26 -05001675 radeon_fbdev_init(rdev);
1676 drm_kms_helper_poll_init(rdev->ddev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001677
Alex Deucher51a47262015-09-30 16:45:52 -04001678 /* do pm late init */
1679 ret = radeon_pm_late_init(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001680
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001681 return 0;
1682}
1683
1684void radeon_modeset_fini(struct radeon_device *rdev)
1685{
Alex Deucher9305ee62016-10-11 10:57:39 -04001686 if (rdev->mode_info.mode_config_initialized) {
1687 drm_kms_helper_poll_fini(rdev->ddev);
1688 radeon_hpd_fini(rdev);
1689 drm_crtc_force_disable_all(rdev->ddev);
1690 radeon_fbdev_fini(rdev);
1691 radeon_afmt_fini(rdev);
1692 drm_mode_config_cleanup(rdev->ddev);
1693 rdev->mode_info.mode_config_initialized = false;
1694 }
1695
Alex Deucher3c537882010-02-05 04:21:19 -05001696 kfree(rdev->mode_info.bios_hardcoded_edid);
1697
Lukas Wunner477d9f02016-01-21 15:10:21 -08001698 /* free i2c buses */
1699 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001700}
1701
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001702static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001703{
1704 /* try and guess if this is a tv or a monitor */
1705 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1706 (mode->vdisplay == 576) || /* 576p */
1707 (mode->vdisplay == 720) || /* 720p */
1708 (mode->vdisplay == 1080)) /* 1080p */
1709 return true;
1710 else
1711 return false;
1712}
1713
Jerome Glissec93bb852009-07-13 21:04:08 +02001714bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001715 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001716 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001717{
Jerome Glissec93bb852009-07-13 21:04:08 +02001718 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001719 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001720 struct drm_encoder *encoder;
1721 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1722 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001723 struct drm_connector *connector;
1724 struct radeon_connector *radeon_connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001725 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001726 u32 src_v = 1, dst_v = 1;
1727 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001728
Alex Deucher5b1714d2010-08-03 19:59:20 -04001729 radeon_crtc->h_border = 0;
1730 radeon_crtc->v_border = 0;
1731
Jerome Glissec93bb852009-07-13 21:04:08 +02001732 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001733 if (encoder->crtc != crtc)
1734 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001735 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001736 connector = radeon_get_connector_for_encoder(encoder);
1737 radeon_connector = to_radeon_connector(connector);
1738
Jerome Glissec93bb852009-07-13 21:04:08 +02001739 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001740 /* set scaling */
1741 if (radeon_encoder->rmx_type == RMX_OFF)
1742 radeon_crtc->rmx_type = RMX_OFF;
1743 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1744 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1745 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1746 else
1747 radeon_crtc->rmx_type = RMX_OFF;
1748 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001749 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001750 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001751 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001752 src_v = crtc->mode.vdisplay;
1753 dst_v = radeon_crtc->native_mode.vdisplay;
1754 src_h = crtc->mode.hdisplay;
1755 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001756
1757 /* fix up for overscan on hdmi */
1758 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001759 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001760 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1761 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher377bd8a2014-07-15 11:00:47 -04001762 drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001763 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001764 if (radeon_encoder->underscan_hborder != 0)
1765 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1766 else
1767 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1768 if (radeon_encoder->underscan_vborder != 0)
1769 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1770 else
1771 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001772 radeon_crtc->rmx_type = RMX_FULL;
1773 src_v = crtc->mode.vdisplay;
1774 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1775 src_h = crtc->mode.hdisplay;
1776 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1777 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001778 first = false;
1779 } else {
1780 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1781 /* WARNING: Right now this can't happen but
1782 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001783 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001784 * (ie all encoder can work with the same
1785 * scaling).
1786 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001787 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001788 return false;
1789 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001790 }
1791 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001792 if (radeon_crtc->rmx_type != RMX_OFF) {
1793 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001794 a.full = dfixed_const(src_v);
1795 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001796 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001797 a.full = dfixed_const(src_h);
1798 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001799 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001800 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001801 radeon_crtc->vsc.full = dfixed_const(1);
1802 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001803 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001804 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001805}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001806
1807/*
Mario Kleinerd47abc52013-10-30 05:13:07 +01001808 * Retrieve current video scanout position of crtc on a given gpu, and
1809 * an optional accurate timestamp of when query happened.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001810 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001811 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001812 * \param crtc Crtc to query.
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001813 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001814 * For driver internal use only also supports these flags:
1815 *
1816 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1817 * of a fudged earlier start of vblank.
1818 *
1819 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1820 * fudged earlier start of vblank in *vpos and the distance
1821 * to true start of vblank in *hpos.
1822 *
Mario Kleiner6383cf72010-10-05 19:57:36 -04001823 * \param *vpos Location where vertical scanout position should be stored.
1824 * \param *hpos Location where horizontal scanout position should go.
Mario Kleinerd47abc52013-10-30 05:13:07 +01001825 * \param *stime Target location for timestamp taken immediately before
1826 * scanout position query. Can be NULL to skip timestamp.
1827 * \param *etime Target location for timestamp taken immediately after
1828 * scanout position query. Can be NULL to skip timestamp.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001829 *
1830 * Returns vpos as a positive number while in active scanout area.
1831 * Returns vpos as a negative number inside vblank, counting the number
1832 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1833 * until start of active scanout / end of vblank."
1834 *
1835 * \return Flags, or'ed together as follows:
1836 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001837 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001838 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1839 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001840 * this flag means that returned position may be offset by a constant but
1841 * unknown small number of scanlines wrt. real scanout position.
1842 *
1843 */
Thierry Reding88e72712015-09-24 18:35:31 +02001844int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1845 unsigned int flags, int *vpos, int *hpos,
1846 ktime_t *stime, ktime_t *etime,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001847 const struct drm_display_mode *mode)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001848{
1849 u32 stat_crtc = 0, vbl = 0, position = 0;
1850 int vbl_start, vbl_end, vtotal, ret = 0;
1851 bool in_vbl = true;
1852
Mario Kleinerf5a80202010-10-23 04:42:17 +02001853 struct radeon_device *rdev = dev->dev_private;
1854
Mario Kleinerd47abc52013-10-30 05:13:07 +01001855 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1856
1857 /* Get optional system timestamp before query. */
1858 if (stime)
1859 *stime = ktime_get();
1860
Mario Kleiner6383cf72010-10-05 19:57:36 -04001861 if (ASIC_IS_DCE4(rdev)) {
Thierry Reding88e72712015-09-24 18:35:31 +02001862 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001863 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1864 EVERGREEN_CRTC0_REGISTER_OFFSET);
1865 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1866 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001867 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001868 }
Thierry Reding88e72712015-09-24 18:35:31 +02001869 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001870 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1871 EVERGREEN_CRTC1_REGISTER_OFFSET);
1872 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1873 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001874 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001875 }
Thierry Reding88e72712015-09-24 18:35:31 +02001876 if (pipe == 2) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001877 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1878 EVERGREEN_CRTC2_REGISTER_OFFSET);
1879 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1880 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001881 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001882 }
Thierry Reding88e72712015-09-24 18:35:31 +02001883 if (pipe == 3) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001884 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1885 EVERGREEN_CRTC3_REGISTER_OFFSET);
1886 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1887 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001888 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001889 }
Thierry Reding88e72712015-09-24 18:35:31 +02001890 if (pipe == 4) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001891 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1892 EVERGREEN_CRTC4_REGISTER_OFFSET);
1893 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1894 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001895 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001896 }
Thierry Reding88e72712015-09-24 18:35:31 +02001897 if (pipe == 5) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001898 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1899 EVERGREEN_CRTC5_REGISTER_OFFSET);
1900 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1901 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001902 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001903 }
1904 } else if (ASIC_IS_AVIVO(rdev)) {
Thierry Reding88e72712015-09-24 18:35:31 +02001905 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001906 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1907 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001908 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001909 }
Thierry Reding88e72712015-09-24 18:35:31 +02001910 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001911 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1912 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001913 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001914 }
1915 } else {
1916 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
Thierry Reding88e72712015-09-24 18:35:31 +02001917 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001918 /* Assume vbl_end == 0, get vbl_start from
1919 * upper 16 bits.
1920 */
1921 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1922 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1923 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1924 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1925 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1926 if (!(stat_crtc & 1))
1927 in_vbl = false;
1928
Mario Kleinerf5a80202010-10-23 04:42:17 +02001929 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001930 }
Thierry Reding88e72712015-09-24 18:35:31 +02001931 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001932 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1933 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1934 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1935 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1936 if (!(stat_crtc & 1))
1937 in_vbl = false;
1938
Mario Kleinerf5a80202010-10-23 04:42:17 +02001939 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001940 }
1941 }
1942
Mario Kleinerd47abc52013-10-30 05:13:07 +01001943 /* Get optional system timestamp after query. */
1944 if (etime)
1945 *etime = ktime_get();
1946
1947 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1948
Mario Kleiner6383cf72010-10-05 19:57:36 -04001949 /* Decode into vertical and horizontal scanout position. */
1950 *vpos = position & 0x1fff;
1951 *hpos = (position >> 16) & 0x1fff;
1952
1953 /* Valid vblank area boundaries from gpu retrieved? */
1954 if (vbl > 0) {
1955 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001956 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001957 vbl_start = vbl & 0x1fff;
1958 vbl_end = (vbl >> 16) & 0x1fff;
1959 }
1960 else {
1961 /* No: Fake something reasonable which gives at least ok results. */
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001962 vbl_start = mode->crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001963 vbl_end = 0;
1964 }
1965
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001966 /* Called from driver internal vblank counter query code? */
1967 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1968 /* Caller wants distance from real vbl_start in *hpos */
1969 *hpos = *vpos - vbl_start;
1970 }
1971
1972 /* Fudge vblank to start a few scanlines earlier to handle the
1973 * problem that vblank irqs fire a few scanlines before start
1974 * of vblank. Some driver internal callers need the true vblank
1975 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1976 *
1977 * The cause of the "early" vblank irq is that the irq is triggered
1978 * by the line buffer logic when the line buffer read position enters
1979 * the vblank, whereas our crtc scanout position naturally lags the
1980 * line buffer read position.
1981 */
1982 if (!(flags & USE_REAL_VBLANKSTART))
1983 vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1984
Mario Kleiner6383cf72010-10-05 19:57:36 -04001985 /* Test scanout position against vblank region. */
1986 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1987 in_vbl = false;
1988
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001989 /* In vblank? */
1990 if (in_vbl)
1991 ret |= DRM_SCANOUTPOS_IN_VBLANK;
1992
1993 /* Called from driver internal vblank counter query code? */
1994 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1995 /* Caller wants distance from fudged earlier vbl_start */
1996 *vpos -= vbl_start;
1997 return ret;
1998 }
1999
Mario Kleiner6383cf72010-10-05 19:57:36 -04002000 /* Check if inside vblank area and apply corrective offsets:
2001 * vpos will then be >=0 in video scanout area, but negative
2002 * within vblank area, counting down the number of lines until
2003 * start of scanout.
2004 */
2005
2006 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
2007 if (in_vbl && (*vpos >= vbl_start)) {
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03002008 vtotal = mode->crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04002009 *vpos = *vpos - vtotal;
2010 }
2011
2012 /* Correct for shifted end of vbl at vbl_end. */
2013 *vpos = *vpos - vbl_end;
2014
Mario Kleiner6383cf72010-10-05 19:57:36 -04002015 return ret;
2016}