blob: 96058a5a4acc3870f63298469e5b22e30601bc25 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __SAA7146__
2#define __SAA7146__
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/delay.h> /* for delay-stuff */
5#include <linux/slab.h> /* for kmalloc/kfree */
6#include <linux/pci.h> /* for pci-config-stuff, vendor ids etc. */
7#include <linux/init.h> /* for "__init" */
8#include <linux/interrupt.h> /* for IMMEDIATE_BH */
9#include <linux/kmod.h> /* for kernel module loader */
10#include <linux/i2c.h> /* for i2c subsystem */
11#include <asm/io.h> /* for accessing devices */
12#include <linux/stringify.h>
Ingo Molnar3593cab2006-02-07 06:49:14 -020013#include <linux/mutex.h>
Ralf Baechle11763602007-10-23 20:42:11 +020014#include <linux/scatterlist.h>
Hans Verkuilef77a262009-02-07 07:23:40 -030015#include <media/v4l2-device.h>
Hans Verkuil6e65ca92012-04-29 16:47:47 -030016#include <media/v4l2-ctrls.h>
Ingo Molnar3593cab2006-02-07 06:49:14 -020017
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/vmalloc.h> /* for vmalloc() */
19#include <linux/mm.h> /* for vmalloc_to_page() */
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define saa7146_write(sxy,adr,dat) writel((dat),(sxy->mem+(adr)))
22#define saa7146_read(sxy,adr) readl(sxy->mem+(adr))
23
24extern unsigned int saa7146_debug;
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifndef DEBUG_VARIABLE
27 #define DEBUG_VARIABLE saa7146_debug
28#endif
29
Joe Perches44d0b802011-08-21 19:56:44 -030030#define ERR(fmt, ...) pr_err("%s: " fmt, __func__, ##__VA_ARGS__)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Joe Perches44d0b802011-08-21 19:56:44 -030032#define _DBG(mask, fmt, ...) \
33do { \
34 if (DEBUG_VARIABLE & mask) \
35 pr_debug("%s(): " fmt, __func__, ##__VA_ARGS__); \
36} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Joe Perches44d0b802011-08-21 19:56:44 -030038/* simple debug messages */
39#define DEB_S(fmt, ...) _DBG(0x01, fmt, ##__VA_ARGS__)
40/* more detailed debug messages */
41#define DEB_D(fmt, ...) _DBG(0x02, fmt, ##__VA_ARGS__)
42/* print enter and exit of functions */
43#define DEB_EE(fmt, ...) _DBG(0x04, fmt, ##__VA_ARGS__)
44/* i2c debug messages */
45#define DEB_I2C(fmt, ...) _DBG(0x08, fmt, ##__VA_ARGS__)
46/* vbi debug messages */
47#define DEB_VBI(fmt, ...) _DBG(0x10, fmt, ##__VA_ARGS__)
48/* interrupt debug messages */
49#define DEB_INT(fmt, ...) _DBG(0x20, fmt, ##__VA_ARGS__)
50/* capture debug messages */
51#define DEB_CAP(fmt, ...) _DBG(0x40, fmt, ##__VA_ARGS__)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define SAA7146_ISR_CLEAR(x,y) \
54 saa7146_write(x, ISR, (y));
55
Paul Gortmakerde477252011-05-26 13:46:22 -040056struct module;
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058struct saa7146_dev;
59struct saa7146_extension;
60struct saa7146_vv;
61
62/* saa7146 page table */
63struct saa7146_pgtable {
64 unsigned int size;
Al Viroa36ef6b2008-06-22 14:19:19 -030065 __le32 *cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 dma_addr_t dma;
67 /* used for offsets for u,v planes for planar capture modes */
68 unsigned long offset;
69 /* used for custom pagetables (used for example by budget dvb cards) */
70 struct scatterlist *slist;
Jon Burgess87c30192007-05-03 12:23:44 -030071 int nents;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072};
73
74struct saa7146_pci_extension_data {
75 struct saa7146_extension *ext;
76 void *ext_priv; /* most likely a name string */
77};
78
79#define MAKE_EXTENSION_PCI(x_var, x_vendor, x_device) \
80 { \
81 .vendor = PCI_VENDOR_ID_PHILIPS, \
82 .device = PCI_DEVICE_ID_PHILIPS_SAA7146, \
83 .subvendor = x_vendor, \
84 .subdevice = x_device, \
85 .driver_data = (unsigned long)& x_var, \
86 }
87
88struct saa7146_extension
89{
90 char name[32]; /* name of the device */
91#define SAA7146_USE_I2C_IRQ 0x1
92#define SAA7146_I2C_SHORT_DELAY 0x2
93 int flags;
94
95 /* pairs of subvendor and subdevice ids for
96 supported devices, last entry 0xffff, 0xfff */
97 struct module *module;
98 struct pci_driver driver;
99 struct pci_device_id *pci_tbl;
100
101 /* extension functions */
102 int (*probe)(struct saa7146_dev *);
103 int (*attach)(struct saa7146_dev *, struct saa7146_pci_extension_data *);
104 int (*detach)(struct saa7146_dev*);
105
106 u32 irq_mask; /* mask to indicate, which irq-events are handled by the extension */
107 void (*irq_func)(struct saa7146_dev*, u32* irq_mask);
108};
109
110struct saa7146_dma
111{
112 dma_addr_t dma_handle;
Al Viroa36ef6b2008-06-22 14:19:19 -0300113 __le32 *cpu_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114};
115
116struct saa7146_dev
117{
118 struct module *module;
119
Hans Verkuilef77a262009-02-07 07:23:40 -0300120 struct v4l2_device v4l2_dev;
Hans Verkuil6e65ca92012-04-29 16:47:47 -0300121 struct v4l2_ctrl_handler ctrl_handler;
Hans Verkuilef77a262009-02-07 07:23:40 -0300122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 /* different device locks */
124 spinlock_t slock;
Hans Verkuil9af39712010-12-18 09:20:59 -0300125 struct mutex v4l2_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
127 unsigned char __iomem *mem; /* pointer to mapped IO memory */
Oliver Endriss804b4452007-07-12 20:37:50 -0300128 u32 revision; /* chip revision; needed for bug-workarounds*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130 /* pci-device & irq stuff*/
131 char name[32];
132 struct pci_dev *pci;
133 u32 int_todo;
134 spinlock_t int_slock;
135
136 /* extension handling */
137 struct saa7146_extension *ext; /* indicates if handled by extension */
138 void *ext_priv; /* pointer for extension private use (most likely some private data) */
139 struct saa7146_ext_vv *ext_vv_data;
140
141 /* per device video/vbi informations (if available) */
142 struct saa7146_vv *vv_data;
143 void (*vv_callback)(struct saa7146_dev *dev, unsigned long status);
144
145 /* i2c-stuff */
Ingo Molnar3593cab2006-02-07 06:49:14 -0200146 struct mutex i2c_lock;
147
148 u32 i2c_bitrate;
149 struct saa7146_dma d_i2c; /* pointer to i2c memory */
150 wait_queue_head_t i2c_wq;
151 int i2c_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* memories */
Ingo Molnar3593cab2006-02-07 06:49:14 -0200154 struct saa7146_dma d_rps0;
155 struct saa7146_dma d_rps1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156};
157
Hans Verkuil45d80942009-02-07 07:38:12 -0300158static inline struct saa7146_dev *to_saa7146_dev(struct v4l2_device *v4l2_dev)
159{
160 return container_of(v4l2_dev, struct saa7146_dev, v4l2_dev);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* from saa7146_i2c.c */
164int saa7146_i2c_adapter_prepare(struct saa7146_dev *dev, struct i2c_adapter *i2c_adapter, u32 bitrate);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166/* from saa7146_core.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167int saa7146_register_extension(struct saa7146_extension*);
168int saa7146_unregister_extension(struct saa7146_extension*);
Mauro Carvalho Chehaba757ee22010-12-02 01:57:03 -0200169struct saa7146_format* saa7146_format_by_fourcc(struct saa7146_dev *dev, int fourcc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170int saa7146_pgtable_alloc(struct pci_dev *pci, struct saa7146_pgtable *pt);
171void saa7146_pgtable_free(struct pci_dev *pci, struct saa7146_pgtable *pt);
172int saa7146_pgtable_build_single(struct pci_dev *pci, struct saa7146_pgtable *pt, struct scatterlist *list, int length );
Oliver Endriss804b4452007-07-12 20:37:50 -0300173void *saa7146_vmalloc_build_pgtable(struct pci_dev *pci, long length, struct saa7146_pgtable *pt);
174void saa7146_vfree_destroy_pgtable(struct pci_dev *pci, void *mem, struct saa7146_pgtable *pt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175void saa7146_setgpio(struct saa7146_dev *dev, int port, u32 data);
176int saa7146_wait_for_debi_done(struct saa7146_dev *dev, int nobusyloop);
177
178/* some memory sizes */
179#define SAA7146_I2C_MEM ( 1*PAGE_SIZE)
180#define SAA7146_RPS_MEM ( 1*PAGE_SIZE)
181
182/* some i2c constants */
183#define SAA7146_I2C_TIMEOUT 100 /* i2c-timeout-value in ms */
184#define SAA7146_I2C_RETRIES 3 /* how many times shall we retry an i2c-operation? */
185#define SAA7146_I2C_DELAY 5 /* time we wait after certain i2c-operations */
186
187/* unsorted defines */
188#define ME1 0x0000000800
189#define PV1 0x0000000008
190
191/* gpio defines */
192#define SAA7146_GPIO_INPUT 0x00
193#define SAA7146_GPIO_IRQHI 0x10
194#define SAA7146_GPIO_IRQLO 0x20
195#define SAA7146_GPIO_IRQHL 0x30
196#define SAA7146_GPIO_OUTLO 0x40
197#define SAA7146_GPIO_OUTHI 0x50
198
199/* debi defines */
200#define DEBINOSWAP 0x000e0000
201
202/* define for the register programming sequencer (rps) */
203#define CMD_NOP 0x00000000 /* No operation */
204#define CMD_CLR_EVENT 0x00000000 /* Clear event */
205#define CMD_SET_EVENT 0x10000000 /* Set signal event */
206#define CMD_PAUSE 0x20000000 /* Pause */
207#define CMD_CHECK_LATE 0x30000000 /* Check late */
208#define CMD_UPLOAD 0x40000000 /* Upload */
209#define CMD_STOP 0x50000000 /* Stop */
210#define CMD_INTERRUPT 0x60000000 /* Interrupt */
211#define CMD_JUMP 0x80000000 /* Jump */
212#define CMD_WR_REG 0x90000000 /* Write (load) register */
213#define CMD_RD_REG 0xa0000000 /* Read (store) register */
214#define CMD_WR_REG_MASK 0xc0000000 /* Write register with mask */
215
216#define CMD_OAN MASK_27
217#define CMD_INV MASK_26
218#define CMD_SIG4 MASK_25
219#define CMD_SIG3 MASK_24
220#define CMD_SIG2 MASK_23
221#define CMD_SIG1 MASK_22
222#define CMD_SIG0 MASK_21
223#define CMD_O_FID_B MASK_14
224#define CMD_E_FID_B MASK_13
225#define CMD_O_FID_A MASK_12
226#define CMD_E_FID_A MASK_11
227
228/* some events and command modifiers for rps1 squarewave generator */
229#define EVT_HS (1<<15) // Source Line Threshold reached
230#define EVT_VBI_B (1<<9) // VSYNC Event
231#define RPS_OAN (1<<27) // 1: OR events, 0: AND events
232#define RPS_INV (1<<26) // Invert (compound) event
233#define GPIO3_MSK 0xFF000000 // GPIO #3 control bits
234
235/* Bit mask constants */
236#define MASK_00 0x00000001 /* Mask value for bit 0 */
237#define MASK_01 0x00000002 /* Mask value for bit 1 */
238#define MASK_02 0x00000004 /* Mask value for bit 2 */
239#define MASK_03 0x00000008 /* Mask value for bit 3 */
240#define MASK_04 0x00000010 /* Mask value for bit 4 */
241#define MASK_05 0x00000020 /* Mask value for bit 5 */
242#define MASK_06 0x00000040 /* Mask value for bit 6 */
243#define MASK_07 0x00000080 /* Mask value for bit 7 */
244#define MASK_08 0x00000100 /* Mask value for bit 8 */
245#define MASK_09 0x00000200 /* Mask value for bit 9 */
246#define MASK_10 0x00000400 /* Mask value for bit 10 */
247#define MASK_11 0x00000800 /* Mask value for bit 11 */
248#define MASK_12 0x00001000 /* Mask value for bit 12 */
249#define MASK_13 0x00002000 /* Mask value for bit 13 */
250#define MASK_14 0x00004000 /* Mask value for bit 14 */
251#define MASK_15 0x00008000 /* Mask value for bit 15 */
252#define MASK_16 0x00010000 /* Mask value for bit 16 */
253#define MASK_17 0x00020000 /* Mask value for bit 17 */
254#define MASK_18 0x00040000 /* Mask value for bit 18 */
255#define MASK_19 0x00080000 /* Mask value for bit 19 */
256#define MASK_20 0x00100000 /* Mask value for bit 20 */
257#define MASK_21 0x00200000 /* Mask value for bit 21 */
258#define MASK_22 0x00400000 /* Mask value for bit 22 */
259#define MASK_23 0x00800000 /* Mask value for bit 23 */
260#define MASK_24 0x01000000 /* Mask value for bit 24 */
261#define MASK_25 0x02000000 /* Mask value for bit 25 */
262#define MASK_26 0x04000000 /* Mask value for bit 26 */
263#define MASK_27 0x08000000 /* Mask value for bit 27 */
264#define MASK_28 0x10000000 /* Mask value for bit 28 */
265#define MASK_29 0x20000000 /* Mask value for bit 29 */
266#define MASK_30 0x40000000 /* Mask value for bit 30 */
267#define MASK_31 0x80000000 /* Mask value for bit 31 */
268
269#define MASK_B0 0x000000ff /* Mask value for byte 0 */
270#define MASK_B1 0x0000ff00 /* Mask value for byte 1 */
271#define MASK_B2 0x00ff0000 /* Mask value for byte 2 */
272#define MASK_B3 0xff000000 /* Mask value for byte 3 */
273
274#define MASK_W0 0x0000ffff /* Mask value for word 0 */
275#define MASK_W1 0xffff0000 /* Mask value for word 1 */
276
277#define MASK_PA 0xfffffffc /* Mask value for physical address */
278#define MASK_PR 0xfffffffe /* Mask value for protection register */
279#define MASK_ER 0xffffffff /* Mask value for the entire register */
280
281#define MASK_NONE 0x00000000 /* No mask */
282
283/* register aliases */
284#define BASE_ODD1 0x00 /* Video DMA 1 registers */
285#define BASE_EVEN1 0x04
286#define PROT_ADDR1 0x08
287#define PITCH1 0x0C
288#define BASE_PAGE1 0x10 /* Video DMA 1 base page */
289#define NUM_LINE_BYTE1 0x14
290
291#define BASE_ODD2 0x18 /* Video DMA 2 registers */
292#define BASE_EVEN2 0x1C
293#define PROT_ADDR2 0x20
294#define PITCH2 0x24
295#define BASE_PAGE2 0x28 /* Video DMA 2 base page */
296#define NUM_LINE_BYTE2 0x2C
297
298#define BASE_ODD3 0x30 /* Video DMA 3 registers */
299#define BASE_EVEN3 0x34
300#define PROT_ADDR3 0x38
301#define PITCH3 0x3C
302#define BASE_PAGE3 0x40 /* Video DMA 3 base page */
303#define NUM_LINE_BYTE3 0x44
304
305#define PCI_BT_V1 0x48 /* Video/FIFO 1 */
306#define PCI_BT_V2 0x49 /* Video/FIFO 2 */
307#define PCI_BT_V3 0x4A /* Video/FIFO 3 */
308#define PCI_BT_DEBI 0x4B /* DEBI */
309#define PCI_BT_A 0x4C /* Audio */
310
311#define DD1_INIT 0x50 /* Init setting of DD1 interface */
312
313#define DD1_STREAM_B 0x54 /* DD1 B video data stream handling */
314#define DD1_STREAM_A 0x56 /* DD1 A video data stream handling */
315
316#define BRS_CTRL 0x58 /* BRS control register */
317#define HPS_CTRL 0x5C /* HPS control register */
318#define HPS_V_SCALE 0x60 /* HPS vertical scale */
319#define HPS_V_GAIN 0x64 /* HPS vertical ACL and gain */
320#define HPS_H_PRESCALE 0x68 /* HPS horizontal prescale */
321#define HPS_H_SCALE 0x6C /* HPS horizontal scale */
322#define BCS_CTRL 0x70 /* BCS control */
323#define CHROMA_KEY_RANGE 0x74
324#define CLIP_FORMAT_CTRL 0x78 /* HPS outputs formats & clipping */
325
326#define DEBI_CONFIG 0x7C
327#define DEBI_COMMAND 0x80
328#define DEBI_PAGE 0x84
329#define DEBI_AD 0x88
330
331#define I2C_TRANSFER 0x8C
332#define I2C_STATUS 0x90
333
334#define BASE_A1_IN 0x94 /* Audio 1 input DMA */
335#define PROT_A1_IN 0x98
336#define PAGE_A1_IN 0x9C
337
338#define BASE_A1_OUT 0xA0 /* Audio 1 output DMA */
339#define PROT_A1_OUT 0xA4
340#define PAGE_A1_OUT 0xA8
341
342#define BASE_A2_IN 0xAC /* Audio 2 input DMA */
343#define PROT_A2_IN 0xB0
344#define PAGE_A2_IN 0xB4
345
346#define BASE_A2_OUT 0xB8 /* Audio 2 output DMA */
347#define PROT_A2_OUT 0xBC
348#define PAGE_A2_OUT 0xC0
349
350#define RPS_PAGE0 0xC4 /* RPS task 0 page register */
351#define RPS_PAGE1 0xC8 /* RPS task 1 page register */
352
353#define RPS_THRESH0 0xCC /* HBI threshold for task 0 */
354#define RPS_THRESH1 0xD0 /* HBI threshold for task 1 */
355
356#define RPS_TOV0 0xD4 /* RPS timeout for task 0 */
357#define RPS_TOV1 0xD8 /* RPS timeout for task 1 */
358
359#define IER 0xDC /* Interrupt enable register */
360
361#define GPIO_CTRL 0xE0 /* GPIO 0-3 register */
362
363#define EC1SSR 0xE4 /* Event cnt set 1 source select */
364#define EC2SSR 0xE8 /* Event cnt set 2 source select */
365#define ECT1R 0xEC /* Event cnt set 1 thresholds */
366#define ECT2R 0xF0 /* Event cnt set 2 thresholds */
367
368#define ACON1 0xF4
369#define ACON2 0xF8
370
371#define MC1 0xFC /* Main control register 1 */
372#define MC2 0x100 /* Main control register 2 */
373
374#define RPS_ADDR0 0x104 /* RPS task 0 address register */
375#define RPS_ADDR1 0x108 /* RPS task 1 address register */
376
377#define ISR 0x10C /* Interrupt status register */
378#define PSR 0x110 /* Primary status register */
379#define SSR 0x114 /* Secondary status register */
380
381#define EC1R 0x118 /* Event counter set 1 register */
382#define EC2R 0x11C /* Event counter set 2 register */
383
384#define PCI_VDP1 0x120 /* Video DMA pointer of FIFO 1 */
385#define PCI_VDP2 0x124 /* Video DMA pointer of FIFO 2 */
386#define PCI_VDP3 0x128 /* Video DMA pointer of FIFO 3 */
387#define PCI_ADP1 0x12C /* Audio DMA pointer of audio out 1 */
388#define PCI_ADP2 0x130 /* Audio DMA pointer of audio in 1 */
389#define PCI_ADP3 0x134 /* Audio DMA pointer of audio out 2 */
390#define PCI_ADP4 0x138 /* Audio DMA pointer of audio in 2 */
391#define PCI_DMA_DDP 0x13C /* DEBI DMA pointer */
392
393#define LEVEL_REP 0x140,
394#define A_TIME_SLOT1 0x180, /* from 180 - 1BC */
395#define A_TIME_SLOT2 0x1C0, /* from 1C0 - 1FC */
396
397/* isr masks */
398#define SPCI_PPEF 0x80000000 /* PCI parity error */
399#define SPCI_PABO 0x40000000 /* PCI access error (target or master abort) */
400#define SPCI_PPED 0x20000000 /* PCI parity error on 'real time data' */
401#define SPCI_RPS_I1 0x10000000 /* Interrupt issued by RPS1 */
402#define SPCI_RPS_I0 0x08000000 /* Interrupt issued by RPS0 */
403#define SPCI_RPS_LATE1 0x04000000 /* RPS task 1 is late */
404#define SPCI_RPS_LATE0 0x02000000 /* RPS task 0 is late */
405#define SPCI_RPS_E1 0x01000000 /* RPS error from task 1 */
406#define SPCI_RPS_E0 0x00800000 /* RPS error from task 0 */
407#define SPCI_RPS_TO1 0x00400000 /* RPS timeout task 1 */
408#define SPCI_RPS_TO0 0x00200000 /* RPS timeout task 0 */
409#define SPCI_UPLD 0x00100000 /* RPS in upload */
410#define SPCI_DEBI_S 0x00080000 /* DEBI status */
411#define SPCI_DEBI_E 0x00040000 /* DEBI error */
412#define SPCI_IIC_S 0x00020000 /* I2C status */
413#define SPCI_IIC_E 0x00010000 /* I2C error */
414#define SPCI_A2_IN 0x00008000 /* Audio 2 input DMA protection / limit */
415#define SPCI_A2_OUT 0x00004000 /* Audio 2 output DMA protection / limit */
416#define SPCI_A1_IN 0x00002000 /* Audio 1 input DMA protection / limit */
417#define SPCI_A1_OUT 0x00001000 /* Audio 1 output DMA protection / limit */
418#define SPCI_AFOU 0x00000800 /* Audio FIFO over- / underflow */
419#define SPCI_V_PE 0x00000400 /* Video protection address */
420#define SPCI_VFOU 0x00000200 /* Video FIFO over- / underflow */
421#define SPCI_FIDA 0x00000100 /* Field ID video port A */
422#define SPCI_FIDB 0x00000080 /* Field ID video port B */
423#define SPCI_PIN3 0x00000040 /* GPIO pin 3 */
424#define SPCI_PIN2 0x00000020 /* GPIO pin 2 */
425#define SPCI_PIN1 0x00000010 /* GPIO pin 1 */
426#define SPCI_PIN0 0x00000008 /* GPIO pin 0 */
427#define SPCI_ECS 0x00000004 /* Event counter 1, 2, 4, 5 */
428#define SPCI_EC3S 0x00000002 /* Event counter 3 */
429#define SPCI_EC0S 0x00000001 /* Event counter 0 */
430
431/* i2c */
432#define SAA7146_I2C_ABORT (1<<7)
433#define SAA7146_I2C_SPERR (1<<6)
434#define SAA7146_I2C_APERR (1<<5)
435#define SAA7146_I2C_DTERR (1<<4)
436#define SAA7146_I2C_DRERR (1<<3)
437#define SAA7146_I2C_AL (1<<2)
438#define SAA7146_I2C_ERR (1<<1)
439#define SAA7146_I2C_BUSY (1<<0)
440
441#define SAA7146_I2C_START (0x3)
442#define SAA7146_I2C_CONT (0x2)
443#define SAA7146_I2C_STOP (0x1)
444#define SAA7146_I2C_NOP (0x0)
445
446#define SAA7146_I2C_BUS_BIT_RATE_6400 (0x500)
447#define SAA7146_I2C_BUS_BIT_RATE_3200 (0x100)
448#define SAA7146_I2C_BUS_BIT_RATE_480 (0x400)
449#define SAA7146_I2C_BUS_BIT_RATE_320 (0x600)
450#define SAA7146_I2C_BUS_BIT_RATE_240 (0x700)
451#define SAA7146_I2C_BUS_BIT_RATE_120 (0x000)
452#define SAA7146_I2C_BUS_BIT_RATE_80 (0x200)
453#define SAA7146_I2C_BUS_BIT_RATE_60 (0x300)
454
Oliver Endriss42077002006-11-03 15:13:52 -0300455static inline void SAA7146_IER_DISABLE(struct saa7146_dev *x, unsigned y)
456{
457 unsigned long flags;
458 spin_lock_irqsave(&x->int_slock, flags);
459 saa7146_write(x, IER, saa7146_read(x, IER) & ~y);
460 spin_unlock_irqrestore(&x->int_slock, flags);
461}
462
463static inline void SAA7146_IER_ENABLE(struct saa7146_dev *x, unsigned y)
464{
465 unsigned long flags;
466 spin_lock_irqsave(&x->int_slock, flags);
467 saa7146_write(x, IER, saa7146_read(x, IER) | y);
468 spin_unlock_irqrestore(&x->int_slock, flags);
469}
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471#endif