blob: 01e398a868bcbf9d0e33456e8fc70c0a2996848d [file] [log] [blame]
Santosh Shilimkar98272662011-08-16 17:31:40 +05301/*
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05302 * OMAP4+ CPU idle Routines
Santosh Shilimkar98272662011-08-16 17:31:40 +05303 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05304 * Copyright (C) 2011-2013 Texas Instruments, Inc.
Santosh Shilimkar98272662011-08-16 17:31:40 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Rajendra Nayak <rnayak@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/sched.h>
14#include <linux/cpuidle.h>
15#include <linux/cpu_pm.h>
16#include <linux/export.h>
Santosh Shilimkar4b353a72014-05-12 17:37:59 -040017#include <linux/clockchips.h>
Santosh Shilimkar98272662011-08-16 17:31:40 +053018
Daniel Lezcano0e9e8b42013-04-23 08:54:39 +000019#include <asm/cpuidle.h>
Santosh Shilimkar98272662011-08-16 17:31:40 +053020#include <asm/proc-fns.h>
21
22#include "common.h"
23#include "pm.h"
24#include "prm.h"
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053025#include "clockdomain.h"
Santosh Shilimkar98272662011-08-16 17:31:40 +053026
Santosh Shilimkar865da012014-02-17 13:22:55 +053027#define MAX_CPUS 2
28
Daniel Lezcano7aeb658d2012-04-24 16:05:27 +020029/* Machine specific information */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053030struct idle_statedata {
Santosh Shilimkar98272662011-08-16 17:31:40 +053031 u32 cpu_state;
32 u32 mpu_logic_state;
33 u32 mpu_state;
Santosh Shilimkar98272662011-08-16 17:31:40 +053034};
35
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053036static struct idle_statedata omap4_idle_data[] = {
Daniel Lezcanod0d133d2012-04-24 16:05:26 +020037 {
38 .cpu_state = PWRDM_POWER_ON,
39 .mpu_state = PWRDM_POWER_ON,
40 .mpu_logic_state = PWRDM_POWER_RET,
41 },
42 {
43 .cpu_state = PWRDM_POWER_OFF,
44 .mpu_state = PWRDM_POWER_RET,
45 .mpu_logic_state = PWRDM_POWER_RET,
46 },
47 {
48 .cpu_state = PWRDM_POWER_OFF,
49 .mpu_state = PWRDM_POWER_RET,
50 .mpu_logic_state = PWRDM_POWER_OFF,
51 },
52};
Santosh Shilimkar98272662011-08-16 17:31:40 +053053
Santosh Shilimkar865da012014-02-17 13:22:55 +053054static struct powerdomain *mpu_pd, *cpu_pd[MAX_CPUS];
55static struct clockdomain *cpu_clkdm[MAX_CPUS];
Santosh Shilimkar98272662011-08-16 17:31:40 +053056
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070057static atomic_t abort_barrier;
Santosh Shilimkar865da012014-02-17 13:22:55 +053058static bool cpu_done[MAX_CPUS];
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053059static struct idle_statedata *state_ptr = &omap4_idle_data[0];
Santosh Shilimkar98272662011-08-16 17:31:40 +053060
Paul Walmsley9db316b2012-12-15 01:39:19 -070061/* Private functions */
62
Santosh Shilimkar98272662011-08-16 17:31:40 +053063/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053064 * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
Santosh Shilimkar98272662011-08-16 17:31:40 +053065 * @dev: cpuidle device
66 * @drv: cpuidle driver
67 * @index: the index of state to be entered
68 *
69 * Called from the CPUidle framework to program the device to the
70 * specified low power state selected by the governor.
71 * Returns the amount of time spent in the low power state.
72 */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053073static int omap_enter_idle_simple(struct cpuidle_device *dev,
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053074 struct cpuidle_driver *drv,
75 int index)
76{
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053077 omap_do_wfi();
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053078 return index;
79}
80
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053081static int omap_enter_idle_coupled(struct cpuidle_device *dev,
Santosh Shilimkar98272662011-08-16 17:31:40 +053082 struct cpuidle_driver *drv,
83 int index)
84{
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053085 struct idle_statedata *cx = state_ptr + index;
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +030086 u32 mpuss_can_lose_context = 0;
Santosh Shilimkar4b353a72014-05-12 17:37:59 -040087 int cpu_id = smp_processor_id();
Santosh Shilimkar98272662011-08-16 17:31:40 +053088
Santosh Shilimkar98272662011-08-16 17:31:40 +053089 /*
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053090 * CPU0 has to wait and stay ON until CPU1 is OFF state.
Santosh Shilimkar98272662011-08-16 17:31:40 +053091 * This is necessary to honour hardware recommondation
92 * of triggeing all the possible low power modes once CPU1 is
93 * out of coherency and in OFF mode.
Santosh Shilimkar98272662011-08-16 17:31:40 +053094 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053095 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070096 while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053097 cpu_relax();
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070098
99 /*
100 * CPU1 could have already entered & exited idle
101 * without hitting off because of a wakeup
102 * or a failed attempt to hit off mode. Check for
103 * that here, otherwise we could spin forever
104 * waiting for CPU1 off.
105 */
106 if (cpu_done[1])
107 goto fail;
108
109 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530110 }
111
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300112 mpuss_can_lose_context = (cx->mpu_state == PWRDM_POWER_RET) &&
113 (cx->mpu_logic_state == PWRDM_POWER_OFF);
114
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400115 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu_id);
116
Santosh Shilimkar98272662011-08-16 17:31:40 +0530117 /*
118 * Call idle CPU PM enter notifier chain so that
119 * VFP and per CPU interrupt context is saved.
120 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530121 cpu_pm_enter();
Santosh Shilimkar98272662011-08-16 17:31:40 +0530122
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530123 if (dev->cpu == 0) {
124 pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
125 omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
Santosh Shilimkar98272662011-08-16 17:31:40 +0530126
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530127 /*
128 * Call idle CPU cluster PM enter notifier chain
129 * to save GIC and wakeupgen context.
130 */
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300131 if (mpuss_can_lose_context)
132 cpu_cluster_pm_enter();
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530133 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530134
135 omap4_enter_lowpower(dev->cpu, cx->cpu_state);
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700136 cpu_done[dev->cpu] = true;
Santosh Shilimkar98272662011-08-16 17:31:40 +0530137
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530138 /* Wakeup CPU1 only if it is not offlined */
139 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300140
141 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
142 mpuss_can_lose_context)
143 gic_dist_disable();
144
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530145 clkdm_wakeup(cpu_clkdm[1]);
Santosh Shilimkarb7806dc2013-02-08 22:50:58 +0530146 omap_set_pwrdm_state(cpu_pd[1], PWRDM_POWER_ON);
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530147 clkdm_allow_idle(cpu_clkdm[1]);
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300148
149 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
150 mpuss_can_lose_context) {
151 while (gic_dist_disabled()) {
152 udelay(1);
153 cpu_relax();
154 }
155 gic_timer_retrigger();
156 }
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530157 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530158
159 /*
160 * Call idle CPU PM exit notifier chain to restore
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530161 * VFP and per CPU IRQ context.
Santosh Shilimkar98272662011-08-16 17:31:40 +0530162 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530163 cpu_pm_exit();
Santosh Shilimkar98272662011-08-16 17:31:40 +0530164
165 /*
166 * Call idle CPU cluster PM exit notifier chain
167 * to restore GIC and wakeupgen context.
168 */
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300169 if (dev->cpu == 0 && mpuss_can_lose_context)
Santosh Shilimkar98272662011-08-16 17:31:40 +0530170 cpu_cluster_pm_exit();
171
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400172 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu_id);
173
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700174fail:
175 cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
176 cpu_done[dev->cpu] = false;
Santosh Shilimkar98be0dd2011-01-16 00:42:31 +0530177
Santosh Shilimkar98272662011-08-16 17:31:40 +0530178 return index;
179}
180
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400181/*
182 * For each cpu, setup the broadcast timer because local timers
183 * stops for the states above C1.
184 */
185static void omap_setup_broadcast_timer(void *arg)
186{
187 int cpu = smp_processor_id();
188 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ON, &cpu);
189}
190
Paul Walmsley9db316b2012-12-15 01:39:19 -0700191static struct cpuidle_driver omap4_idle_driver = {
Robert Leed13e9262012-03-20 15:22:47 -0500192 .name = "omap4_idle",
193 .owner = THIS_MODULE,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200194 .states = {
195 {
196 /* C1 - CPU0 ON + CPU1 ON + MPU ON */
197 .exit_latency = 2 + 2,
198 .target_residency = 5,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530199 .enter = omap_enter_idle_simple,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200200 .name = "C1",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530201 .desc = "CPUx ON, MPUSS ON"
Daniel Lezcano78e90162012-04-24 16:05:23 +0200202 },
203 {
Paul Walmsley9db316b2012-12-15 01:39:19 -0700204 /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
Daniel Lezcano78e90162012-04-24 16:05:23 +0200205 .exit_latency = 328 + 440,
206 .target_residency = 960,
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100207 .flags = CPUIDLE_FLAG_COUPLED,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530208 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200209 .name = "C2",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530210 .desc = "CPUx OFF, MPUSS CSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200211 },
212 {
213 /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
214 .exit_latency = 460 + 518,
215 .target_residency = 1100,
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100216 .flags = CPUIDLE_FLAG_COUPLED,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530217 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200218 .name = "C3",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530219 .desc = "CPUx OFF, MPUSS OSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200220 },
221 },
Daniel Lezcanod0d133d2012-04-24 16:05:26 +0200222 .state_count = ARRAY_SIZE(omap4_idle_data),
Daniel Lezcano78e90162012-04-24 16:05:23 +0200223 .safe_state_index = 0,
Santosh Shilimkar98272662011-08-16 17:31:40 +0530224};
225
Paul Walmsley9db316b2012-12-15 01:39:19 -0700226/* Public functions */
Santosh Shilimkarb93d70a2012-04-17 15:09:20 +0530227
Santosh Shilimkar98272662011-08-16 17:31:40 +0530228/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530229 * omap4_idle_init - Init routine for OMAP4+ idle
Santosh Shilimkar98272662011-08-16 17:31:40 +0530230 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530231 * Registers the OMAP4+ specific cpuidle driver to the cpuidle
Santosh Shilimkar98272662011-08-16 17:31:40 +0530232 * framework with the valid set of states.
233 */
234int __init omap4_idle_init(void)
235{
Santosh Shilimkar98272662011-08-16 17:31:40 +0530236 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530237 cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
238 cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
239 if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
Santosh Shilimkar98272662011-08-16 17:31:40 +0530240 return -ENODEV;
241
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530242 cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
243 cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
244 if (!cpu_clkdm[0] || !cpu_clkdm[1])
245 return -ENODEV;
Santosh Shilimkar98272662011-08-16 17:31:40 +0530246
Santosh Shilimkar4b353a72014-05-12 17:37:59 -0400247 /* Configure the broadcast timer on each cpu */
248 on_each_cpu(omap_setup_broadcast_timer, NULL, 1);
249
Daniel Lezcano0e9e8b42013-04-23 08:54:39 +0000250 return cpuidle_register(&omap4_idle_driver, cpu_online_mask);
Santosh Shilimkar98272662011-08-16 17:31:40 +0530251}