blob: 06f39c126ba4a26e77d125a8b97b459fe1983a23 [file] [log] [blame]
Dylan Reid05e84872014-02-28 15:41:22 -08001/*
2 *
3 * Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 *
21 */
22
23#include <linux/clocksource.h>
24#include <linux/delay.h>
Dylan Reidf0b1df82014-02-28 15:41:29 -080025#include <linux/interrupt.h>
Dylan Reid05e84872014-02-28 15:41:22 -080026#include <linux/kernel.h>
27#include <linux/module.h>
Dylan Reid154867c2014-02-28 15:41:30 -080028#include <linux/pm_runtime.h>
Dylan Reid05e84872014-02-28 15:41:22 -080029#include <linux/slab.h>
Takashi Iwai703c7592014-06-26 17:24:45 +020030#include <linux/reboot.h>
Dylan Reid05e84872014-02-28 15:41:22 -080031#include <sound/core.h>
32#include <sound/initval.h>
33#include "hda_priv.h"
34#include "hda_controller.h"
35
36#define CREATE_TRACE_POINTS
37#include "hda_intel_trace.h"
38
Dylan Reid2b5fd6c2014-02-28 15:41:24 -080039/* DSP lock helpers */
40#ifdef CONFIG_SND_HDA_DSP_LOADER
41#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
42#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
43#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
44#define dsp_is_locked(dev) ((dev)->locked)
45#else
46#define dsp_lock_init(dev) do {} while (0)
47#define dsp_lock(dev) do {} while (0)
48#define dsp_unlock(dev) do {} while (0)
49#define dsp_is_locked(dev) 0
50#endif
51
Dylan Reid05e84872014-02-28 15:41:22 -080052/*
53 * AZX stream operations.
54 */
55
56/* start a stream */
Dylan Reid2b5fd6c2014-02-28 15:41:24 -080057static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Dylan Reid05e84872014-02-28 15:41:22 -080058{
59 /*
60 * Before stream start, initialize parameter
61 */
62 azx_dev->insufficient = 1;
63
64 /* enable SIE */
65 azx_writel(chip, INTCTL,
66 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
67 /* set DMA start and interrupt mask */
68 azx_sd_writeb(chip, azx_dev, SD_CTL,
69 azx_sd_readb(chip, azx_dev, SD_CTL) |
70 SD_CTL_DMA_START | SD_INT_MASK);
71}
Dylan Reid05e84872014-02-28 15:41:22 -080072
73/* stop DMA */
74static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
75{
76 azx_sd_writeb(chip, azx_dev, SD_CTL,
77 azx_sd_readb(chip, azx_dev, SD_CTL) &
78 ~(SD_CTL_DMA_START | SD_INT_MASK));
79 azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
80}
81
82/* stop a stream */
83void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
84{
85 azx_stream_clear(chip, azx_dev);
86 /* disable SIE */
87 azx_writel(chip, INTCTL,
88 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
89}
90EXPORT_SYMBOL_GPL(azx_stream_stop);
91
92/* reset stream */
Dylan Reid2b5fd6c2014-02-28 15:41:24 -080093static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Dylan Reid05e84872014-02-28 15:41:22 -080094{
95 unsigned char val;
96 int timeout;
97
98 azx_stream_clear(chip, azx_dev);
99
100 azx_sd_writeb(chip, azx_dev, SD_CTL,
101 azx_sd_readb(chip, azx_dev, SD_CTL) |
102 SD_CTL_STREAM_RESET);
103 udelay(3);
104 timeout = 300;
105 while (!((val = azx_sd_readb(chip, azx_dev, SD_CTL)) &
106 SD_CTL_STREAM_RESET) && --timeout)
107 ;
108 val &= ~SD_CTL_STREAM_RESET;
109 azx_sd_writeb(chip, azx_dev, SD_CTL, val);
110 udelay(3);
111
112 timeout = 300;
113 /* waiting for hardware to report that the stream is out of reset */
114 while (((val = azx_sd_readb(chip, azx_dev, SD_CTL)) &
115 SD_CTL_STREAM_RESET) && --timeout)
116 ;
117
118 /* reset first position - may not be synced with hw at this time */
119 *azx_dev->posbuf = 0;
120}
Dylan Reid05e84872014-02-28 15:41:22 -0800121
122/*
123 * set up the SD for streaming
124 */
Dylan Reid2b5fd6c2014-02-28 15:41:24 -0800125static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Dylan Reid05e84872014-02-28 15:41:22 -0800126{
127 unsigned int val;
128 /* make sure the run bit is zero for SD */
129 azx_stream_clear(chip, azx_dev);
130 /* program the stream_tag */
131 val = azx_sd_readl(chip, azx_dev, SD_CTL);
132 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
133 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
134 if (!azx_snoop(chip))
135 val |= SD_CTL_TRAFFIC_PRIO;
136 azx_sd_writel(chip, azx_dev, SD_CTL, val);
137
138 /* program the length of samples in cyclic buffer */
139 azx_sd_writel(chip, azx_dev, SD_CBL, azx_dev->bufsize);
140
141 /* program the stream format */
142 /* this value needs to be the same as the one programmed */
143 azx_sd_writew(chip, azx_dev, SD_FORMAT, azx_dev->format_val);
144
145 /* program the stream LVI (last valid index) of the BDL */
146 azx_sd_writew(chip, azx_dev, SD_LVI, azx_dev->frags - 1);
147
148 /* program the BDL address */
149 /* lower BDL address */
150 azx_sd_writel(chip, azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
151 /* upper BDL address */
152 azx_sd_writel(chip, azx_dev, SD_BDLPU,
153 upper_32_bits(azx_dev->bdl.addr));
154
155 /* enable the position buffer */
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200156 if (chip->get_position[0] != azx_get_pos_lpib ||
157 chip->get_position[1] != azx_get_pos_lpib) {
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200158 if (!(azx_readl(chip, DPLBASE) & AZX_DPLBASE_ENABLE))
Dylan Reid05e84872014-02-28 15:41:22 -0800159 azx_writel(chip, DPLBASE,
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200160 (u32)chip->posbuf.addr | AZX_DPLBASE_ENABLE);
Dylan Reid05e84872014-02-28 15:41:22 -0800161 }
162
163 /* set the interrupt enable bits in the descriptor control register */
164 azx_sd_writel(chip, azx_dev, SD_CTL,
165 azx_sd_readl(chip, azx_dev, SD_CTL) | SD_INT_MASK);
166
167 return 0;
168}
Dylan Reid05e84872014-02-28 15:41:22 -0800169
170/* assign a stream for the PCM */
171static inline struct azx_dev *
172azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
173{
174 int dev, i, nums;
175 struct azx_dev *res = NULL;
176 /* make a non-zero unique key for the substream */
177 int key = (substream->pcm->device << 16) | (substream->number << 2) |
178 (substream->stream + 1);
179
180 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
181 dev = chip->playback_index_offset;
182 nums = chip->playback_streams;
183 } else {
184 dev = chip->capture_index_offset;
185 nums = chip->capture_streams;
186 }
187 for (i = 0; i < nums; i++, dev++) {
188 struct azx_dev *azx_dev = &chip->azx_dev[dev];
189 dsp_lock(azx_dev);
190 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
Anssi Hannuladcb32ec2014-04-08 12:36:42 +0300191 if (azx_dev->assigned_key == key) {
192 azx_dev->opened = 1;
193 azx_dev->assigned_key = key;
Dylan Reid05e84872014-02-28 15:41:22 -0800194 dsp_unlock(azx_dev);
195 return azx_dev;
196 }
Anssi Hannuladcb32ec2014-04-08 12:36:42 +0300197 if (!res)
198 res = azx_dev;
Dylan Reid05e84872014-02-28 15:41:22 -0800199 }
200 dsp_unlock(azx_dev);
201 }
202 if (res) {
203 dsp_lock(res);
204 res->opened = 1;
205 res->assigned_key = key;
206 dsp_unlock(res);
207 }
208 return res;
209}
210
211/* release the assigned stream */
212static inline void azx_release_device(struct azx_dev *azx_dev)
213{
214 azx_dev->opened = 0;
215}
216
217static cycle_t azx_cc_read(const struct cyclecounter *cc)
218{
219 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
220 struct snd_pcm_substream *substream = azx_dev->substream;
221 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
222 struct azx *chip = apcm->chip;
223
224 return azx_readl(chip, WALLCLK);
225}
226
227static void azx_timecounter_init(struct snd_pcm_substream *substream,
228 bool force, cycle_t last)
229{
230 struct azx_dev *azx_dev = get_azx_dev(substream);
231 struct timecounter *tc = &azx_dev->azx_tc;
232 struct cyclecounter *cc = &azx_dev->azx_cc;
233 u64 nsec;
234
235 cc->read = azx_cc_read;
236 cc->mask = CLOCKSOURCE_MASK(32);
237
238 /*
239 * Converting from 24 MHz to ns means applying a 125/3 factor.
240 * To avoid any saturation issues in intermediate operations,
241 * the 125 factor is applied first. The division is applied
242 * last after reading the timecounter value.
243 * Applying the 1/3 factor as part of the multiplication
244 * requires at least 20 bits for a decent precision, however
245 * overflows occur after about 4 hours or less, not a option.
246 */
247
248 cc->mult = 125; /* saturation after 195 years */
249 cc->shift = 0;
250
251 nsec = 0; /* audio time is elapsed time since trigger */
252 timecounter_init(tc, cc, nsec);
253 if (force)
254 /*
255 * force timecounter to use predefined value,
256 * used for synchronized starts
257 */
258 tc->cycle_last = last;
259}
260
261static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
262 u64 nsec)
263{
264 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
265 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
266 u64 codec_frames, codec_nsecs;
267
268 if (!hinfo->ops.get_delay)
269 return nsec;
270
271 codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
272 codec_nsecs = div_u64(codec_frames * 1000000000LL,
273 substream->runtime->rate);
274
275 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
276 return nsec + codec_nsecs;
277
278 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
279}
280
281/*
282 * set up a BDL entry
283 */
Dylan Reid2b5fd6c2014-02-28 15:41:24 -0800284static int setup_bdle(struct azx *chip,
285 struct snd_dma_buffer *dmab,
286 struct azx_dev *azx_dev, u32 **bdlp,
287 int ofs, int size, int with_ioc)
Dylan Reid05e84872014-02-28 15:41:22 -0800288{
289 u32 *bdl = *bdlp;
290
291 while (size > 0) {
292 dma_addr_t addr;
293 int chunk;
294
295 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
296 return -EINVAL;
297
298 addr = snd_sgbuf_get_addr(dmab, ofs);
299 /* program the address field of the BDL entry */
300 bdl[0] = cpu_to_le32((u32)addr);
301 bdl[1] = cpu_to_le32(upper_32_bits(addr));
302 /* program the size field of the BDL entry */
303 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
304 /* one BDLE cannot cross 4K boundary on CTHDA chips */
305 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
306 u32 remain = 0x1000 - (ofs & 0xfff);
307 if (chunk > remain)
308 chunk = remain;
309 }
310 bdl[2] = cpu_to_le32(chunk);
311 /* program the IOC to enable interrupt
312 * only when the whole fragment is processed
313 */
314 size -= chunk;
315 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
316 bdl += 4;
317 azx_dev->frags++;
318 ofs += chunk;
319 }
320 *bdlp = bdl;
321 return ofs;
322}
Dylan Reid05e84872014-02-28 15:41:22 -0800323
324/*
325 * set up BDL entries
326 */
327static int azx_setup_periods(struct azx *chip,
328 struct snd_pcm_substream *substream,
329 struct azx_dev *azx_dev)
330{
331 u32 *bdl;
332 int i, ofs, periods, period_bytes;
333 int pos_adj = 0;
334
335 /* reset BDL address */
336 azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
337 azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
338
339 period_bytes = azx_dev->period_bytes;
340 periods = azx_dev->bufsize / period_bytes;
341
342 /* program the initial BDL entries */
343 bdl = (u32 *)azx_dev->bdl.area;
344 ofs = 0;
345 azx_dev->frags = 0;
346
347 if (chip->bdl_pos_adj)
348 pos_adj = chip->bdl_pos_adj[chip->dev_index];
349 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
350 struct snd_pcm_runtime *runtime = substream->runtime;
351 int pos_align = pos_adj;
352 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
353 if (!pos_adj)
354 pos_adj = pos_align;
355 else
356 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
357 pos_align;
358 pos_adj = frames_to_bytes(runtime, pos_adj);
359 if (pos_adj >= period_bytes) {
360 dev_warn(chip->card->dev,"Too big adjustment %d\n",
361 pos_adj);
362 pos_adj = 0;
363 } else {
364 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
365 azx_dev,
366 &bdl, ofs, pos_adj, true);
367 if (ofs < 0)
368 goto error;
369 }
370 } else
371 pos_adj = 0;
372
373 for (i = 0; i < periods; i++) {
374 if (i == periods - 1 && pos_adj)
375 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
376 azx_dev, &bdl, ofs,
377 period_bytes - pos_adj, 0);
378 else
379 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
380 azx_dev, &bdl, ofs,
381 period_bytes,
382 !azx_dev->no_period_wakeup);
383 if (ofs < 0)
384 goto error;
385 }
386 return 0;
387
388 error:
389 dev_err(chip->card->dev, "Too many BDL entries: buffer=%d, period=%d\n",
390 azx_dev->bufsize, period_bytes);
391 return -EINVAL;
392}
393
394/*
395 * PCM ops
396 */
397
398static int azx_pcm_close(struct snd_pcm_substream *substream)
399{
400 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
401 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
402 struct azx *chip = apcm->chip;
403 struct azx_dev *azx_dev = get_azx_dev(substream);
404 unsigned long flags;
405
406 mutex_lock(&chip->open_mutex);
407 spin_lock_irqsave(&chip->reg_lock, flags);
408 azx_dev->substream = NULL;
409 azx_dev->running = 0;
410 spin_unlock_irqrestore(&chip->reg_lock, flags);
411 azx_release_device(azx_dev);
412 hinfo->ops.close(hinfo, apcm->codec, substream);
413 snd_hda_power_down(apcm->codec);
414 mutex_unlock(&chip->open_mutex);
415 return 0;
416}
417
418static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
419 struct snd_pcm_hw_params *hw_params)
420{
421 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
422 struct azx *chip = apcm->chip;
423 int ret;
424
425 dsp_lock(get_azx_dev(substream));
426 if (dsp_is_locked(get_azx_dev(substream))) {
427 ret = -EBUSY;
428 goto unlock;
429 }
430
431 ret = chip->ops->substream_alloc_pages(chip, substream,
432 params_buffer_bytes(hw_params));
433unlock:
434 dsp_unlock(get_azx_dev(substream));
435 return ret;
436}
437
438static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
439{
440 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
441 struct azx_dev *azx_dev = get_azx_dev(substream);
442 struct azx *chip = apcm->chip;
443 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
444 int err;
445
446 /* reset BDL address */
447 dsp_lock(azx_dev);
448 if (!dsp_is_locked(azx_dev)) {
449 azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
450 azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
451 azx_sd_writel(chip, azx_dev, SD_CTL, 0);
452 azx_dev->bufsize = 0;
453 azx_dev->period_bytes = 0;
454 azx_dev->format_val = 0;
455 }
456
457 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
458
459 err = chip->ops->substream_free_pages(chip, substream);
460 azx_dev->prepared = 0;
461 dsp_unlock(azx_dev);
462 return err;
463}
464
465static int azx_pcm_prepare(struct snd_pcm_substream *substream)
466{
467 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
468 struct azx *chip = apcm->chip;
469 struct azx_dev *azx_dev = get_azx_dev(substream);
470 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
471 struct snd_pcm_runtime *runtime = substream->runtime;
472 unsigned int bufsize, period_bytes, format_val, stream_tag;
473 int err;
474 struct hda_spdif_out *spdif =
475 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
476 unsigned short ctls = spdif ? spdif->ctls : 0;
477
478 dsp_lock(azx_dev);
479 if (dsp_is_locked(azx_dev)) {
480 err = -EBUSY;
481 goto unlock;
482 }
483
484 azx_stream_reset(chip, azx_dev);
Takashi Iwai6194b992014-06-06 18:12:16 +0200485 format_val = snd_hda_calc_stream_format(apcm->codec,
486 runtime->rate,
Dylan Reid05e84872014-02-28 15:41:22 -0800487 runtime->channels,
488 runtime->format,
489 hinfo->maxbps,
490 ctls);
491 if (!format_val) {
492 dev_err(chip->card->dev,
493 "invalid format_val, rate=%d, ch=%d, format=%d\n",
494 runtime->rate, runtime->channels, runtime->format);
495 err = -EINVAL;
496 goto unlock;
497 }
498
499 bufsize = snd_pcm_lib_buffer_bytes(substream);
500 period_bytes = snd_pcm_lib_period_bytes(substream);
501
502 dev_dbg(chip->card->dev, "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
503 bufsize, format_val);
504
505 if (bufsize != azx_dev->bufsize ||
506 period_bytes != azx_dev->period_bytes ||
507 format_val != azx_dev->format_val ||
508 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
509 azx_dev->bufsize = bufsize;
510 azx_dev->period_bytes = period_bytes;
511 azx_dev->format_val = format_val;
512 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
513 err = azx_setup_periods(chip, substream, azx_dev);
514 if (err < 0)
515 goto unlock;
516 }
517
518 /* when LPIB delay correction gives a small negative value,
519 * we ignore it; currently set the threshold statically to
520 * 64 frames
521 */
522 if (runtime->period_size > 64)
523 azx_dev->delay_negative_threshold = -frames_to_bytes(runtime, 64);
524 else
525 azx_dev->delay_negative_threshold = 0;
526
527 /* wallclk has 24Mhz clock source */
528 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
529 runtime->rate) * 1000);
530 azx_setup_controller(chip, azx_dev);
531 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
532 azx_dev->fifo_size =
533 azx_sd_readw(chip, azx_dev, SD_FIFOSIZE) + 1;
534 else
535 azx_dev->fifo_size = 0;
536
537 stream_tag = azx_dev->stream_tag;
538 /* CA-IBG chips need the playback stream starting from 1 */
539 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
540 stream_tag > chip->capture_streams)
541 stream_tag -= chip->capture_streams;
542 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
543 azx_dev->format_val, substream);
544
545 unlock:
546 if (!err)
547 azx_dev->prepared = 1;
548 dsp_unlock(azx_dev);
549 return err;
550}
551
552static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
553{
554 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
555 struct azx *chip = apcm->chip;
556 struct azx_dev *azx_dev;
557 struct snd_pcm_substream *s;
558 int rstart = 0, start, nsync = 0, sbits = 0;
559 int nwait, timeout;
560
561 azx_dev = get_azx_dev(substream);
562 trace_azx_pcm_trigger(chip, azx_dev, cmd);
563
564 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
565 return -EPIPE;
566
567 switch (cmd) {
568 case SNDRV_PCM_TRIGGER_START:
569 rstart = 1;
570 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
571 case SNDRV_PCM_TRIGGER_RESUME:
572 start = 1;
573 break;
574 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
575 case SNDRV_PCM_TRIGGER_SUSPEND:
576 case SNDRV_PCM_TRIGGER_STOP:
577 start = 0;
578 break;
579 default:
580 return -EINVAL;
581 }
582
583 snd_pcm_group_for_each_entry(s, substream) {
584 if (s->pcm->card != substream->pcm->card)
585 continue;
586 azx_dev = get_azx_dev(s);
587 sbits |= 1 << azx_dev->index;
588 nsync++;
589 snd_pcm_trigger_done(s, substream);
590 }
591
592 spin_lock(&chip->reg_lock);
593
594 /* first, set SYNC bits of corresponding streams */
595 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
596 azx_writel(chip, OLD_SSYNC,
597 azx_readl(chip, OLD_SSYNC) | sbits);
598 else
599 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
600
601 snd_pcm_group_for_each_entry(s, substream) {
602 if (s->pcm->card != substream->pcm->card)
603 continue;
604 azx_dev = get_azx_dev(s);
605 if (start) {
606 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
607 if (!rstart)
608 azx_dev->start_wallclk -=
609 azx_dev->period_wallclk;
610 azx_stream_start(chip, azx_dev);
611 } else {
612 azx_stream_stop(chip, azx_dev);
613 }
614 azx_dev->running = start;
615 }
616 spin_unlock(&chip->reg_lock);
617 if (start) {
618 /* wait until all FIFOs get ready */
619 for (timeout = 5000; timeout; timeout--) {
620 nwait = 0;
621 snd_pcm_group_for_each_entry(s, substream) {
622 if (s->pcm->card != substream->pcm->card)
623 continue;
624 azx_dev = get_azx_dev(s);
625 if (!(azx_sd_readb(chip, azx_dev, SD_STS) &
626 SD_STS_FIFO_READY))
627 nwait++;
628 }
629 if (!nwait)
630 break;
631 cpu_relax();
632 }
633 } else {
634 /* wait until all RUN bits are cleared */
635 for (timeout = 5000; timeout; timeout--) {
636 nwait = 0;
637 snd_pcm_group_for_each_entry(s, substream) {
638 if (s->pcm->card != substream->pcm->card)
639 continue;
640 azx_dev = get_azx_dev(s);
641 if (azx_sd_readb(chip, azx_dev, SD_CTL) &
642 SD_CTL_DMA_START)
643 nwait++;
644 }
645 if (!nwait)
646 break;
647 cpu_relax();
648 }
649 }
650 spin_lock(&chip->reg_lock);
651 /* reset SYNC bits */
652 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
653 azx_writel(chip, OLD_SSYNC,
654 azx_readl(chip, OLD_SSYNC) & ~sbits);
655 else
656 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
657 if (start) {
658 azx_timecounter_init(substream, 0, 0);
659 if (nsync > 1) {
660 cycle_t cycle_last;
661
662 /* same start cycle for master and group */
663 azx_dev = get_azx_dev(substream);
664 cycle_last = azx_dev->azx_tc.cycle_last;
665
666 snd_pcm_group_for_each_entry(s, substream) {
667 if (s->pcm->card != substream->pcm->card)
668 continue;
669 azx_timecounter_init(s, 1, cycle_last);
670 }
671 }
672 }
673 spin_unlock(&chip->reg_lock);
674 return 0;
675}
676
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200677unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev)
Dylan Reid05e84872014-02-28 15:41:22 -0800678{
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200679 return azx_sd_readl(chip, azx_dev, SD_LPIB);
Dylan Reid05e84872014-02-28 15:41:22 -0800680}
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200681EXPORT_SYMBOL_GPL(azx_get_pos_lpib);
682
683unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev)
684{
685 return le32_to_cpu(*azx_dev->posbuf);
686}
687EXPORT_SYMBOL_GPL(azx_get_pos_posbuf);
Dylan Reid05e84872014-02-28 15:41:22 -0800688
689unsigned int azx_get_position(struct azx *chip,
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200690 struct azx_dev *azx_dev)
Dylan Reid05e84872014-02-28 15:41:22 -0800691{
692 struct snd_pcm_substream *substream = azx_dev->substream;
Dylan Reid05e84872014-02-28 15:41:22 -0800693 unsigned int pos;
694 int stream = substream->stream;
Dylan Reid05e84872014-02-28 15:41:22 -0800695 int delay = 0;
696
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200697 if (chip->get_position[stream])
698 pos = chip->get_position[stream](chip, azx_dev);
699 else /* use the position buffer as default */
700 pos = azx_get_pos_posbuf(chip, azx_dev);
Dylan Reid05e84872014-02-28 15:41:22 -0800701
702 if (pos >= azx_dev->bufsize)
703 pos = 0;
704
Dylan Reid05e84872014-02-28 15:41:22 -0800705 if (substream->runtime) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200706 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
707 struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
708
709 if (chip->get_delay[stream])
710 delay += chip->get_delay[stream](chip, azx_dev, pos);
Dylan Reid05e84872014-02-28 15:41:22 -0800711 if (hinfo->ops.get_delay)
712 delay += hinfo->ops.get_delay(hinfo, apcm->codec,
713 substream);
714 substream->runtime->delay = delay;
715 }
716
717 trace_azx_get_position(chip, azx_dev, pos, delay);
718 return pos;
719}
720EXPORT_SYMBOL_GPL(azx_get_position);
721
722static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
723{
724 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
725 struct azx *chip = apcm->chip;
726 struct azx_dev *azx_dev = get_azx_dev(substream);
727 return bytes_to_frames(substream->runtime,
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200728 azx_get_position(chip, azx_dev));
Dylan Reid05e84872014-02-28 15:41:22 -0800729}
730
731static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
732 struct timespec *ts)
733{
734 struct azx_dev *azx_dev = get_azx_dev(substream);
735 u64 nsec;
736
737 nsec = timecounter_read(&azx_dev->azx_tc);
738 nsec = div_u64(nsec, 3); /* can be optimized */
739 nsec = azx_adjust_codec_delay(substream, nsec);
740
741 *ts = ns_to_timespec(nsec);
742
743 return 0;
744}
745
746static struct snd_pcm_hardware azx_pcm_hw = {
747 .info = (SNDRV_PCM_INFO_MMAP |
748 SNDRV_PCM_INFO_INTERLEAVED |
749 SNDRV_PCM_INFO_BLOCK_TRANSFER |
750 SNDRV_PCM_INFO_MMAP_VALID |
751 /* No full-resume yet implemented */
752 /* SNDRV_PCM_INFO_RESUME |*/
753 SNDRV_PCM_INFO_PAUSE |
754 SNDRV_PCM_INFO_SYNC_START |
755 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
756 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
757 .formats = SNDRV_PCM_FMTBIT_S16_LE,
758 .rates = SNDRV_PCM_RATE_48000,
759 .rate_min = 48000,
760 .rate_max = 48000,
761 .channels_min = 2,
762 .channels_max = 2,
763 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
764 .period_bytes_min = 128,
765 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
766 .periods_min = 2,
767 .periods_max = AZX_MAX_FRAG,
768 .fifo_size = 0,
769};
770
771static int azx_pcm_open(struct snd_pcm_substream *substream)
772{
773 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
774 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
775 struct azx *chip = apcm->chip;
776 struct azx_dev *azx_dev;
777 struct snd_pcm_runtime *runtime = substream->runtime;
778 unsigned long flags;
779 int err;
780 int buff_step;
781
782 mutex_lock(&chip->open_mutex);
783 azx_dev = azx_assign_device(chip, substream);
784 if (azx_dev == NULL) {
785 mutex_unlock(&chip->open_mutex);
786 return -EBUSY;
787 }
788 runtime->hw = azx_pcm_hw;
789 runtime->hw.channels_min = hinfo->channels_min;
790 runtime->hw.channels_max = hinfo->channels_max;
791 runtime->hw.formats = hinfo->formats;
792 runtime->hw.rates = hinfo->rates;
793 snd_pcm_limit_hw_rates(runtime);
794 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
795
796 /* avoid wrap-around with wall-clock */
797 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
798 20,
799 178000000);
800
801 if (chip->align_buffer_size)
802 /* constrain buffer sizes to be multiple of 128
803 bytes. This is more efficient in terms of memory
804 access but isn't required by the HDA spec and
805 prevents users from specifying exact period/buffer
806 sizes. For example for 44.1kHz, a period size set
807 to 20ms will be rounded to 19.59ms. */
808 buff_step = 128;
809 else
810 /* Don't enforce steps on buffer sizes, still need to
811 be multiple of 4 bytes (HDA spec). Tested on Intel
812 HDA controllers, may not work on all devices where
813 option needs to be disabled */
814 buff_step = 4;
815
816 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
817 buff_step);
818 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
819 buff_step);
820 snd_hda_power_up_d3wait(apcm->codec);
821 err = hinfo->ops.open(hinfo, apcm->codec, substream);
822 if (err < 0) {
823 azx_release_device(azx_dev);
824 snd_hda_power_down(apcm->codec);
825 mutex_unlock(&chip->open_mutex);
826 return err;
827 }
828 snd_pcm_limit_hw_rates(runtime);
829 /* sanity check */
830 if (snd_BUG_ON(!runtime->hw.channels_min) ||
831 snd_BUG_ON(!runtime->hw.channels_max) ||
832 snd_BUG_ON(!runtime->hw.formats) ||
833 snd_BUG_ON(!runtime->hw.rates)) {
834 azx_release_device(azx_dev);
835 hinfo->ops.close(hinfo, apcm->codec, substream);
836 snd_hda_power_down(apcm->codec);
837 mutex_unlock(&chip->open_mutex);
838 return -EINVAL;
839 }
840
841 /* disable WALLCLOCK timestamps for capture streams
842 until we figure out how to handle digital inputs */
843 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
844 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
845
846 spin_lock_irqsave(&chip->reg_lock, flags);
847 azx_dev->substream = substream;
848 azx_dev->running = 0;
849 spin_unlock_irqrestore(&chip->reg_lock, flags);
850
851 runtime->private_data = azx_dev;
852 snd_pcm_set_sync(substream);
853 mutex_unlock(&chip->open_mutex);
854 return 0;
855}
856
857static int azx_pcm_mmap(struct snd_pcm_substream *substream,
858 struct vm_area_struct *area)
859{
860 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
861 struct azx *chip = apcm->chip;
862 if (chip->ops->pcm_mmap_prepare)
863 chip->ops->pcm_mmap_prepare(substream, area);
864 return snd_pcm_lib_default_mmap(substream, area);
865}
866
867static struct snd_pcm_ops azx_pcm_ops = {
868 .open = azx_pcm_open,
869 .close = azx_pcm_close,
870 .ioctl = snd_pcm_lib_ioctl,
871 .hw_params = azx_pcm_hw_params,
872 .hw_free = azx_pcm_hw_free,
873 .prepare = azx_pcm_prepare,
874 .trigger = azx_pcm_trigger,
875 .pointer = azx_pcm_pointer,
876 .wall_clock = azx_get_wallclock_tstamp,
877 .mmap = azx_pcm_mmap,
878 .page = snd_pcm_sgbuf_ops_page,
879};
880
881static void azx_pcm_free(struct snd_pcm *pcm)
882{
883 struct azx_pcm *apcm = pcm->private_data;
884 if (apcm) {
885 list_del(&apcm->list);
886 kfree(apcm);
887 }
888}
889
890#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
891
Dylan Reid7c3e4382014-03-02 20:43:59 -0800892static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
893 struct hda_pcm *cpcm)
Dylan Reid05e84872014-02-28 15:41:22 -0800894{
895 struct azx *chip = bus->private_data;
896 struct snd_pcm *pcm;
897 struct azx_pcm *apcm;
898 int pcm_dev = cpcm->device;
899 unsigned int size;
900 int s, err;
901
902 list_for_each_entry(apcm, &chip->pcm_list, list) {
903 if (apcm->pcm->device == pcm_dev) {
904 dev_err(chip->card->dev, "PCM %d already exists\n",
905 pcm_dev);
906 return -EBUSY;
907 }
908 }
909 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
910 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
911 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
912 &pcm);
913 if (err < 0)
914 return err;
915 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
916 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
917 if (apcm == NULL)
918 return -ENOMEM;
919 apcm->chip = chip;
920 apcm->pcm = pcm;
921 apcm->codec = codec;
922 pcm->private_data = apcm;
923 pcm->private_free = azx_pcm_free;
924 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
925 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
926 list_add_tail(&apcm->list, &chip->pcm_list);
927 cpcm->pcm = pcm;
928 for (s = 0; s < 2; s++) {
929 apcm->hinfo[s] = &cpcm->stream[s];
930 if (cpcm->stream[s].substreams)
931 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
932 }
933 /* buffer pre-allocation */
934 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
935 if (size > MAX_PREALLOC_SIZE)
936 size = MAX_PREALLOC_SIZE;
937 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
938 chip->card->dev,
939 size, MAX_PREALLOC_SIZE);
940 /* link to codec */
941 pcm->dev = &codec->dev;
942 return 0;
943}
Dylan Reid05e84872014-02-28 15:41:22 -0800944
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800945/*
946 * CORB / RIRB interface
947 */
Dylan Reidf19c3ec2014-02-28 15:41:26 -0800948static int azx_alloc_cmd_io(struct azx *chip)
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800949{
950 int err;
951
952 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
953 err = chip->ops->dma_alloc_pages(chip, SNDRV_DMA_TYPE_DEV,
954 PAGE_SIZE, &chip->rb);
955 if (err < 0)
956 dev_err(chip->card->dev, "cannot allocate CORB/RIRB\n");
957 return err;
958}
959EXPORT_SYMBOL_GPL(azx_alloc_cmd_io);
960
Dylan Reidf43923f2014-02-28 15:41:27 -0800961static void azx_init_cmd_io(struct azx *chip)
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800962{
963 int timeout;
964
965 spin_lock_irq(&chip->reg_lock);
966 /* CORB set up */
967 chip->corb.addr = chip->rb.addr;
968 chip->corb.buf = (u32 *)chip->rb.area;
969 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
970 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
971
972 /* set the corb size to 256 entries (ULI requires explicitly) */
973 azx_writeb(chip, CORBSIZE, 0x02);
974 /* set the corb write pointer to 0 */
975 azx_writew(chip, CORBWP, 0);
976
977 /* reset the corb hw read pointer */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200978 azx_writew(chip, CORBRP, AZX_CORBRP_RST);
Takashi Iwai6ba736d2014-04-29 18:38:21 +0200979 if (!(chip->driver_caps & AZX_DCAPS_CORBRP_SELF_CLEAR)) {
980 for (timeout = 1000; timeout > 0; timeout--) {
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200981 if ((azx_readw(chip, CORBRP) & AZX_CORBRP_RST) == AZX_CORBRP_RST)
Takashi Iwai6ba736d2014-04-29 18:38:21 +0200982 break;
983 udelay(1);
984 }
985 if (timeout <= 0)
986 dev_err(chip->card->dev, "CORB reset timeout#1, CORBRP = %d\n",
987 azx_readw(chip, CORBRP));
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800988
Takashi Iwai6ba736d2014-04-29 18:38:21 +0200989 azx_writew(chip, CORBRP, 0);
990 for (timeout = 1000; timeout > 0; timeout--) {
991 if (azx_readw(chip, CORBRP) == 0)
992 break;
993 udelay(1);
994 }
995 if (timeout <= 0)
996 dev_err(chip->card->dev, "CORB reset timeout#2, CORBRP = %d\n",
997 azx_readw(chip, CORBRP));
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800998 }
Dylan Reid6e85ddd2014-02-28 15:41:25 -0800999
1000 /* enable corb dma */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001001 azx_writeb(chip, CORBCTL, AZX_CORBCTL_RUN);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001002
1003 /* RIRB set up */
1004 chip->rirb.addr = chip->rb.addr + 2048;
1005 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
1006 chip->rirb.wp = chip->rirb.rp = 0;
1007 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
1008 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
1009 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
1010
1011 /* set the rirb size to 256 entries (ULI requires explicitly) */
1012 azx_writeb(chip, RIRBSIZE, 0x02);
1013 /* reset the rirb hw write pointer */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001014 azx_writew(chip, RIRBWP, AZX_RIRBWP_RST);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001015 /* set N=1, get RIRB response interrupt for new entry */
1016 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
1017 azx_writew(chip, RINTCNT, 0xc0);
1018 else
1019 azx_writew(chip, RINTCNT, 1);
1020 /* enable rirb dma and response irq */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001021 azx_writeb(chip, RIRBCTL, AZX_RBCTL_DMA_EN | AZX_RBCTL_IRQ_EN);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001022 spin_unlock_irq(&chip->reg_lock);
1023}
1024EXPORT_SYMBOL_GPL(azx_init_cmd_io);
1025
Dylan Reidf43923f2014-02-28 15:41:27 -08001026static void azx_free_cmd_io(struct azx *chip)
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001027{
1028 spin_lock_irq(&chip->reg_lock);
1029 /* disable ringbuffer DMAs */
1030 azx_writeb(chip, RIRBCTL, 0);
1031 azx_writeb(chip, CORBCTL, 0);
1032 spin_unlock_irq(&chip->reg_lock);
1033}
1034EXPORT_SYMBOL_GPL(azx_free_cmd_io);
1035
1036static unsigned int azx_command_addr(u32 cmd)
1037{
1038 unsigned int addr = cmd >> 28;
1039
1040 if (addr >= AZX_MAX_CODECS) {
1041 snd_BUG();
1042 addr = 0;
1043 }
1044
1045 return addr;
1046}
1047
1048/* send a command */
1049static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
1050{
1051 struct azx *chip = bus->private_data;
1052 unsigned int addr = azx_command_addr(val);
1053 unsigned int wp, rp;
1054
1055 spin_lock_irq(&chip->reg_lock);
1056
1057 /* add command to corb */
1058 wp = azx_readw(chip, CORBWP);
1059 if (wp == 0xffff) {
1060 /* something wrong, controller likely turned to D3 */
1061 spin_unlock_irq(&chip->reg_lock);
1062 return -EIO;
1063 }
1064 wp++;
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001065 wp %= AZX_MAX_CORB_ENTRIES;
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001066
1067 rp = azx_readw(chip, CORBRP);
1068 if (wp == rp) {
1069 /* oops, it's full */
1070 spin_unlock_irq(&chip->reg_lock);
1071 return -EAGAIN;
1072 }
1073
1074 chip->rirb.cmds[addr]++;
1075 chip->corb.buf[wp] = cpu_to_le32(val);
1076 azx_writew(chip, CORBWP, wp);
1077
1078 spin_unlock_irq(&chip->reg_lock);
1079
1080 return 0;
1081}
1082
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001083#define AZX_RIRB_EX_UNSOL_EV (1<<4)
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001084
1085/* retrieve RIRB entry - called from interrupt handler */
Dylan Reidf0b1df82014-02-28 15:41:29 -08001086static void azx_update_rirb(struct azx *chip)
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001087{
1088 unsigned int rp, wp;
1089 unsigned int addr;
1090 u32 res, res_ex;
1091
1092 wp = azx_readw(chip, RIRBWP);
1093 if (wp == 0xffff) {
1094 /* something wrong, controller likely turned to D3 */
1095 return;
1096 }
1097
1098 if (wp == chip->rirb.wp)
1099 return;
1100 chip->rirb.wp = wp;
1101
1102 while (chip->rirb.rp != wp) {
1103 chip->rirb.rp++;
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001104 chip->rirb.rp %= AZX_MAX_RIRB_ENTRIES;
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001105
1106 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
1107 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
1108 res = le32_to_cpu(chip->rirb.buf[rp]);
1109 addr = res_ex & 0xf;
1110 if ((addr >= AZX_MAX_CODECS) || !(chip->codec_mask & (1 << addr))) {
1111 dev_err(chip->card->dev, "spurious response %#x:%#x, rp = %d, wp = %d",
1112 res, res_ex,
1113 chip->rirb.rp, wp);
1114 snd_BUG();
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001115 } else if (res_ex & AZX_RIRB_EX_UNSOL_EV)
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001116 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
1117 else if (chip->rirb.cmds[addr]) {
1118 chip->rirb.res[addr] = res;
1119 smp_wmb();
1120 chip->rirb.cmds[addr]--;
1121 } else if (printk_ratelimit()) {
1122 dev_err(chip->card->dev, "spurious response %#x:%#x, last cmd=%#08x\n",
1123 res, res_ex,
1124 chip->last_cmd[addr]);
1125 }
1126 }
1127}
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001128
1129/* receive a response */
1130static unsigned int azx_rirb_get_response(struct hda_bus *bus,
1131 unsigned int addr)
1132{
1133 struct azx *chip = bus->private_data;
1134 unsigned long timeout;
1135 unsigned long loopcounter;
1136 int do_poll = 0;
1137
1138 again:
1139 timeout = jiffies + msecs_to_jiffies(1000);
1140
1141 for (loopcounter = 0;; loopcounter++) {
1142 if (chip->polling_mode || do_poll) {
1143 spin_lock_irq(&chip->reg_lock);
1144 azx_update_rirb(chip);
1145 spin_unlock_irq(&chip->reg_lock);
1146 }
1147 if (!chip->rirb.cmds[addr]) {
1148 smp_rmb();
1149 bus->rirb_error = 0;
1150
1151 if (!do_poll)
1152 chip->poll_count = 0;
1153 return chip->rirb.res[addr]; /* the last value */
1154 }
1155 if (time_after(jiffies, timeout))
1156 break;
1157 if (bus->needs_damn_long_delay || loopcounter > 3000)
1158 msleep(2); /* temporary workaround */
1159 else {
1160 udelay(10);
1161 cond_resched();
1162 }
1163 }
1164
1165 if (!bus->no_response_fallback)
1166 return -1;
1167
1168 if (!chip->polling_mode && chip->poll_count < 2) {
1169 dev_dbg(chip->card->dev,
1170 "azx_get_response timeout, polling the codec once: last cmd=0x%08x\n",
1171 chip->last_cmd[addr]);
1172 do_poll = 1;
1173 chip->poll_count++;
1174 goto again;
1175 }
1176
1177
1178 if (!chip->polling_mode) {
1179 dev_warn(chip->card->dev,
1180 "azx_get_response timeout, switching to polling mode: last cmd=0x%08x\n",
1181 chip->last_cmd[addr]);
1182 chip->polling_mode = 1;
1183 goto again;
1184 }
1185
1186 if (chip->msi) {
1187 dev_warn(chip->card->dev,
1188 "No response from codec, disabling MSI: last cmd=0x%08x\n",
1189 chip->last_cmd[addr]);
1190 if (chip->ops->disable_msi_reset_irq(chip) &&
1191 chip->ops->disable_msi_reset_irq(chip) < 0) {
1192 bus->rirb_error = 1;
1193 return -1;
1194 }
1195 goto again;
1196 }
1197
1198 if (chip->probing) {
1199 /* If this critical timeout happens during the codec probing
1200 * phase, this is likely an access to a non-existing codec
1201 * slot. Better to return an error and reset the system.
1202 */
1203 return -1;
1204 }
1205
1206 /* a fatal communication error; need either to reset or to fallback
1207 * to the single_cmd mode
1208 */
1209 bus->rirb_error = 1;
1210 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
1211 bus->response_reset = 1;
1212 return -1; /* give a chance to retry */
1213 }
1214
1215 dev_err(chip->card->dev,
1216 "azx_get_response timeout, switching to single_cmd mode: last cmd=0x%08x\n",
1217 chip->last_cmd[addr]);
1218 chip->single_cmd = 1;
1219 bus->response_reset = 0;
1220 /* release CORB/RIRB */
1221 azx_free_cmd_io(chip);
1222 /* disable unsolicited responses */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001223 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~AZX_GCTL_UNSOL);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001224 return -1;
1225}
1226
1227/*
1228 * Use the single immediate command instead of CORB/RIRB for simplicity
1229 *
1230 * Note: according to Intel, this is not preferred use. The command was
1231 * intended for the BIOS only, and may get confused with unsolicited
1232 * responses. So, we shouldn't use it for normal operation from the
1233 * driver.
1234 * I left the codes, however, for debugging/testing purposes.
1235 */
1236
1237/* receive a response */
1238static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
1239{
1240 int timeout = 50;
1241
1242 while (timeout--) {
1243 /* check IRV busy bit */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001244 if (azx_readw(chip, IRS) & AZX_IRS_VALID) {
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001245 /* reuse rirb.res as the response return value */
1246 chip->rirb.res[addr] = azx_readl(chip, IR);
1247 return 0;
1248 }
1249 udelay(1);
1250 }
1251 if (printk_ratelimit())
1252 dev_dbg(chip->card->dev, "get_response timeout: IRS=0x%x\n",
1253 azx_readw(chip, IRS));
1254 chip->rirb.res[addr] = -1;
1255 return -EIO;
1256}
1257
1258/* send a command */
1259static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
1260{
1261 struct azx *chip = bus->private_data;
1262 unsigned int addr = azx_command_addr(val);
1263 int timeout = 50;
1264
1265 bus->rirb_error = 0;
1266 while (timeout--) {
1267 /* check ICB busy bit */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001268 if (!((azx_readw(chip, IRS) & AZX_IRS_BUSY))) {
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001269 /* Clear IRV valid bit */
1270 azx_writew(chip, IRS, azx_readw(chip, IRS) |
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001271 AZX_IRS_VALID);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001272 azx_writel(chip, IC, val);
1273 azx_writew(chip, IRS, azx_readw(chip, IRS) |
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001274 AZX_IRS_BUSY);
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001275 return azx_single_wait_for_response(chip, addr);
1276 }
1277 udelay(1);
1278 }
1279 if (printk_ratelimit())
1280 dev_dbg(chip->card->dev,
1281 "send_cmd timeout: IRS=0x%x, val=0x%x\n",
1282 azx_readw(chip, IRS), val);
1283 return -EIO;
1284}
1285
1286/* receive a response */
1287static unsigned int azx_single_get_response(struct hda_bus *bus,
1288 unsigned int addr)
1289{
1290 struct azx *chip = bus->private_data;
1291 return chip->rirb.res[addr];
1292}
1293
1294/*
1295 * The below are the main callbacks from hda_codec.
1296 *
1297 * They are just the skeleton to call sub-callbacks according to the
1298 * current setting of chip->single_cmd.
1299 */
1300
1301/* send a command */
Dylan Reid154867c2014-02-28 15:41:30 -08001302static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001303{
1304 struct azx *chip = bus->private_data;
1305
1306 if (chip->disabled)
1307 return 0;
1308 chip->last_cmd[azx_command_addr(val)] = val;
1309 if (chip->single_cmd)
1310 return azx_single_send_cmd(bus, val);
1311 else
1312 return azx_corb_send_cmd(bus, val);
1313}
1314EXPORT_SYMBOL_GPL(azx_send_cmd);
1315
1316/* get a response */
Dylan Reid154867c2014-02-28 15:41:30 -08001317static unsigned int azx_get_response(struct hda_bus *bus,
Dylan Reid6e85ddd2014-02-28 15:41:25 -08001318 unsigned int addr)
1319{
1320 struct azx *chip = bus->private_data;
1321 if (chip->disabled)
1322 return 0;
1323 if (chip->single_cmd)
1324 return azx_single_get_response(bus, addr);
1325 else
1326 return azx_rirb_get_response(bus, addr);
1327}
1328EXPORT_SYMBOL_GPL(azx_get_response);
1329
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001330#ifdef CONFIG_SND_HDA_DSP_LOADER
1331/*
1332 * DSP loading code (e.g. for CA0132)
1333 */
1334
1335/* use the first stream for loading DSP */
1336static struct azx_dev *
1337azx_get_dsp_loader_dev(struct azx *chip)
1338{
1339 return &chip->azx_dev[chip->playback_index_offset];
1340}
1341
Dylan Reid154867c2014-02-28 15:41:30 -08001342static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1343 unsigned int byte_size,
1344 struct snd_dma_buffer *bufp)
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001345{
1346 u32 *bdl;
1347 struct azx *chip = bus->private_data;
1348 struct azx_dev *azx_dev;
1349 int err;
1350
1351 azx_dev = azx_get_dsp_loader_dev(chip);
1352
1353 dsp_lock(azx_dev);
1354 spin_lock_irq(&chip->reg_lock);
1355 if (azx_dev->running || azx_dev->locked) {
1356 spin_unlock_irq(&chip->reg_lock);
1357 err = -EBUSY;
1358 goto unlock;
1359 }
1360 azx_dev->prepared = 0;
1361 chip->saved_azx_dev = *azx_dev;
1362 azx_dev->locked = 1;
1363 spin_unlock_irq(&chip->reg_lock);
1364
1365 err = chip->ops->dma_alloc_pages(chip, SNDRV_DMA_TYPE_DEV_SG,
1366 byte_size, bufp);
1367 if (err < 0)
1368 goto err_alloc;
1369
1370 azx_dev->bufsize = byte_size;
1371 azx_dev->period_bytes = byte_size;
1372 azx_dev->format_val = format;
1373
1374 azx_stream_reset(chip, azx_dev);
1375
1376 /* reset BDL address */
1377 azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
1378 azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
1379
1380 azx_dev->frags = 0;
1381 bdl = (u32 *)azx_dev->bdl.area;
1382 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
1383 if (err < 0)
1384 goto error;
1385
1386 azx_setup_controller(chip, azx_dev);
1387 dsp_unlock(azx_dev);
1388 return azx_dev->stream_tag;
1389
1390 error:
1391 chip->ops->dma_free_pages(chip, bufp);
1392 err_alloc:
1393 spin_lock_irq(&chip->reg_lock);
1394 if (azx_dev->opened)
1395 *azx_dev = chip->saved_azx_dev;
1396 azx_dev->locked = 0;
1397 spin_unlock_irq(&chip->reg_lock);
1398 unlock:
1399 dsp_unlock(azx_dev);
1400 return err;
1401}
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001402
Dylan Reid154867c2014-02-28 15:41:30 -08001403static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001404{
1405 struct azx *chip = bus->private_data;
1406 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
1407
1408 if (start)
1409 azx_stream_start(chip, azx_dev);
1410 else
1411 azx_stream_stop(chip, azx_dev);
1412 azx_dev->running = start;
1413}
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001414
Dylan Reid154867c2014-02-28 15:41:30 -08001415static void azx_load_dsp_cleanup(struct hda_bus *bus,
1416 struct snd_dma_buffer *dmab)
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001417{
1418 struct azx *chip = bus->private_data;
1419 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
1420
1421 if (!dmab->area || !azx_dev->locked)
1422 return;
1423
1424 dsp_lock(azx_dev);
1425 /* reset BDL address */
1426 azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
1427 azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
1428 azx_sd_writel(chip, azx_dev, SD_CTL, 0);
1429 azx_dev->bufsize = 0;
1430 azx_dev->period_bytes = 0;
1431 azx_dev->format_val = 0;
1432
1433 chip->ops->dma_free_pages(chip, dmab);
1434 dmab->area = NULL;
1435
1436 spin_lock_irq(&chip->reg_lock);
1437 if (azx_dev->opened)
1438 *azx_dev = chip->saved_azx_dev;
1439 azx_dev->locked = 0;
1440 spin_unlock_irq(&chip->reg_lock);
1441 dsp_unlock(azx_dev);
1442}
Dylan Reid2b5fd6c2014-02-28 15:41:24 -08001443#endif /* CONFIG_SND_HDA_DSP_LOADER */
1444
Dylan Reid67908992014-02-28 15:41:23 -08001445int azx_alloc_stream_pages(struct azx *chip)
1446{
1447 int i, err;
1448 struct snd_card *card = chip->card;
1449
1450 for (i = 0; i < chip->num_streams; i++) {
1451 dsp_lock_init(&chip->azx_dev[i]);
1452 /* allocate memory for the BDL for each stream */
1453 err = chip->ops->dma_alloc_pages(chip, SNDRV_DMA_TYPE_DEV,
1454 BDL_SIZE,
1455 &chip->azx_dev[i].bdl);
1456 if (err < 0) {
1457 dev_err(card->dev, "cannot allocate BDL\n");
1458 return -ENOMEM;
1459 }
1460 }
1461 /* allocate memory for the position buffer */
1462 err = chip->ops->dma_alloc_pages(chip, SNDRV_DMA_TYPE_DEV,
1463 chip->num_streams * 8, &chip->posbuf);
1464 if (err < 0) {
1465 dev_err(card->dev, "cannot allocate posbuf\n");
1466 return -ENOMEM;
1467 }
Dylan Reidf19c3ec2014-02-28 15:41:26 -08001468
1469 /* allocate CORB/RIRB */
1470 err = azx_alloc_cmd_io(chip);
1471 if (err < 0)
1472 return err;
Dylan Reid67908992014-02-28 15:41:23 -08001473 return 0;
1474}
1475EXPORT_SYMBOL_GPL(azx_alloc_stream_pages);
1476
1477void azx_free_stream_pages(struct azx *chip)
1478{
1479 int i;
1480 if (chip->azx_dev) {
1481 for (i = 0; i < chip->num_streams; i++)
1482 if (chip->azx_dev[i].bdl.area)
1483 chip->ops->dma_free_pages(
1484 chip, &chip->azx_dev[i].bdl);
1485 }
1486 if (chip->rb.area)
1487 chip->ops->dma_free_pages(chip, &chip->rb);
1488 if (chip->posbuf.area)
1489 chip->ops->dma_free_pages(chip, &chip->posbuf);
1490}
1491EXPORT_SYMBOL_GPL(azx_free_stream_pages);
1492
Dylan Reidf43923f2014-02-28 15:41:27 -08001493/*
1494 * Lowlevel interface
1495 */
1496
1497/* enter link reset */
1498void azx_enter_link_reset(struct azx *chip)
1499{
1500 unsigned long timeout;
1501
1502 /* reset controller */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001503 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~AZX_GCTL_RESET);
Dylan Reidf43923f2014-02-28 15:41:27 -08001504
1505 timeout = jiffies + msecs_to_jiffies(100);
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001506 while ((azx_readb(chip, GCTL) & AZX_GCTL_RESET) &&
Dylan Reidf43923f2014-02-28 15:41:27 -08001507 time_before(jiffies, timeout))
1508 usleep_range(500, 1000);
1509}
1510EXPORT_SYMBOL_GPL(azx_enter_link_reset);
1511
1512/* exit link reset */
1513static void azx_exit_link_reset(struct azx *chip)
1514{
1515 unsigned long timeout;
1516
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001517 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | AZX_GCTL_RESET);
Dylan Reidf43923f2014-02-28 15:41:27 -08001518
1519 timeout = jiffies + msecs_to_jiffies(100);
1520 while (!azx_readb(chip, GCTL) &&
1521 time_before(jiffies, timeout))
1522 usleep_range(500, 1000);
1523}
1524
1525/* reset codec link */
Thierry Reding17c3ad02014-04-09 12:30:57 +02001526static int azx_reset(struct azx *chip, bool full_reset)
Dylan Reidf43923f2014-02-28 15:41:27 -08001527{
1528 if (!full_reset)
1529 goto __skip;
1530
1531 /* clear STATESTS */
1532 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
1533
1534 /* reset controller */
1535 azx_enter_link_reset(chip);
1536
1537 /* delay for >= 100us for codec PLL to settle per spec
1538 * Rev 0.9 section 5.5.1
1539 */
1540 usleep_range(500, 1000);
1541
1542 /* Bring controller out of reset */
1543 azx_exit_link_reset(chip);
1544
1545 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
1546 usleep_range(1000, 1200);
1547
1548 __skip:
1549 /* check to see if controller is ready */
1550 if (!azx_readb(chip, GCTL)) {
1551 dev_dbg(chip->card->dev, "azx_reset: controller not ready!\n");
1552 return -EBUSY;
1553 }
1554
1555 /* Accept unsolicited responses */
1556 if (!chip->single_cmd)
1557 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001558 AZX_GCTL_UNSOL);
Dylan Reidf43923f2014-02-28 15:41:27 -08001559
1560 /* detect codecs */
1561 if (!chip->codec_mask) {
1562 chip->codec_mask = azx_readw(chip, STATESTS);
1563 dev_dbg(chip->card->dev, "codec_mask = 0x%x\n",
1564 chip->codec_mask);
1565 }
1566
1567 return 0;
1568}
1569
1570/* enable interrupts */
1571static void azx_int_enable(struct azx *chip)
1572{
1573 /* enable controller CIE and GIE */
1574 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001575 AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN);
Dylan Reidf43923f2014-02-28 15:41:27 -08001576}
1577
1578/* disable interrupts */
1579static void azx_int_disable(struct azx *chip)
1580{
1581 int i;
1582
1583 /* disable interrupts in stream descriptor */
1584 for (i = 0; i < chip->num_streams; i++) {
1585 struct azx_dev *azx_dev = &chip->azx_dev[i];
1586 azx_sd_writeb(chip, azx_dev, SD_CTL,
1587 azx_sd_readb(chip, azx_dev, SD_CTL) &
1588 ~SD_INT_MASK);
1589 }
1590
1591 /* disable SIE for all streams */
1592 azx_writeb(chip, INTCTL, 0);
1593
1594 /* disable controller CIE and GIE */
1595 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001596 ~(AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN));
Dylan Reidf43923f2014-02-28 15:41:27 -08001597}
1598
1599/* clear interrupts */
1600static void azx_int_clear(struct azx *chip)
1601{
1602 int i;
1603
1604 /* clear stream status */
1605 for (i = 0; i < chip->num_streams; i++) {
1606 struct azx_dev *azx_dev = &chip->azx_dev[i];
1607 azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK);
1608 }
1609
1610 /* clear STATESTS */
1611 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
1612
1613 /* clear rirb status */
1614 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1615
1616 /* clear int status */
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001617 azx_writel(chip, INTSTS, AZX_INT_CTRL_EN | AZX_INT_ALL_STREAM);
Dylan Reidf43923f2014-02-28 15:41:27 -08001618}
1619
1620/*
1621 * reset and start the controller registers
1622 */
Thierry Reding17c3ad02014-04-09 12:30:57 +02001623void azx_init_chip(struct azx *chip, bool full_reset)
Dylan Reidf43923f2014-02-28 15:41:27 -08001624{
1625 if (chip->initialized)
1626 return;
1627
1628 /* reset controller */
1629 azx_reset(chip, full_reset);
1630
1631 /* initialize interrupts */
1632 azx_int_clear(chip);
1633 azx_int_enable(chip);
1634
1635 /* initialize the codec command I/O */
1636 if (!chip->single_cmd)
1637 azx_init_cmd_io(chip);
1638
1639 /* program the position buffer */
1640 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
1641 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1642
1643 chip->initialized = 1;
1644}
1645EXPORT_SYMBOL_GPL(azx_init_chip);
1646
1647void azx_stop_chip(struct azx *chip)
1648{
1649 if (!chip->initialized)
1650 return;
1651
1652 /* disable interrupts */
1653 azx_int_disable(chip);
1654 azx_int_clear(chip);
1655
1656 /* disable CORB/RIRB */
1657 azx_free_cmd_io(chip);
1658
1659 /* disable position buffer */
1660 azx_writel(chip, DPLBASE, 0);
1661 azx_writel(chip, DPUBASE, 0);
1662
1663 chip->initialized = 0;
1664}
Dylan Reid154867c2014-02-28 15:41:30 -08001665EXPORT_SYMBOL_GPL(azx_stop_chip);
Dylan Reidf43923f2014-02-28 15:41:27 -08001666
Dylan Reidf0b1df82014-02-28 15:41:29 -08001667/*
1668 * interrupt handler
1669 */
1670irqreturn_t azx_interrupt(int irq, void *dev_id)
1671{
1672 struct azx *chip = dev_id;
1673 struct azx_dev *azx_dev;
1674 u32 status;
1675 u8 sd_status;
1676 int i;
1677
1678#ifdef CONFIG_PM_RUNTIME
1679 if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
Dylan Reid7b0a48f2014-04-08 12:06:18 -07001680 if (!pm_runtime_active(chip->card->dev))
Dylan Reidf0b1df82014-02-28 15:41:29 -08001681 return IRQ_NONE;
1682#endif
1683
1684 spin_lock(&chip->reg_lock);
1685
1686 if (chip->disabled) {
1687 spin_unlock(&chip->reg_lock);
1688 return IRQ_NONE;
1689 }
1690
1691 status = azx_readl(chip, INTSTS);
1692 if (status == 0 || status == 0xffffffff) {
1693 spin_unlock(&chip->reg_lock);
1694 return IRQ_NONE;
1695 }
1696
1697 for (i = 0; i < chip->num_streams; i++) {
1698 azx_dev = &chip->azx_dev[i];
1699 if (status & azx_dev->sd_int_sta_mask) {
1700 sd_status = azx_sd_readb(chip, azx_dev, SD_STS);
1701 azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK);
1702 if (!azx_dev->substream || !azx_dev->running ||
1703 !(sd_status & SD_INT_COMPLETE))
1704 continue;
1705 /* check whether this IRQ is really acceptable */
1706 if (!chip->ops->position_check ||
1707 chip->ops->position_check(chip, azx_dev)) {
1708 spin_unlock(&chip->reg_lock);
1709 snd_pcm_period_elapsed(azx_dev->substream);
1710 spin_lock(&chip->reg_lock);
1711 }
1712 }
1713 }
1714
1715 /* clear rirb int */
1716 status = azx_readb(chip, RIRBSTS);
1717 if (status & RIRB_INT_MASK) {
1718 if (status & RIRB_INT_RESPONSE) {
1719 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1720 udelay(80);
1721 azx_update_rirb(chip);
1722 }
1723 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1724 }
1725
1726 spin_unlock(&chip->reg_lock);
1727
1728 return IRQ_HANDLED;
1729}
1730EXPORT_SYMBOL_GPL(azx_interrupt);
1731
Dylan Reid154867c2014-02-28 15:41:30 -08001732/*
1733 * Codec initerface
1734 */
1735
1736/*
1737 * Probe the given codec address
1738 */
1739static int probe_codec(struct azx *chip, int addr)
1740{
1741 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1742 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1743 unsigned int res;
1744
1745 mutex_lock(&chip->bus->cmd_mutex);
1746 chip->probing = 1;
1747 azx_send_cmd(chip->bus, cmd);
1748 res = azx_get_response(chip->bus, addr);
1749 chip->probing = 0;
1750 mutex_unlock(&chip->bus->cmd_mutex);
1751 if (res == -1)
1752 return -EIO;
1753 dev_dbg(chip->card->dev, "codec #%d probed OK\n", addr);
1754 return 0;
1755}
1756
1757static void azx_bus_reset(struct hda_bus *bus)
1758{
1759 struct azx *chip = bus->private_data;
1760
1761 bus->in_reset = 1;
1762 azx_stop_chip(chip);
Thierry Reding17c3ad02014-04-09 12:30:57 +02001763 azx_init_chip(chip, true);
Dylan Reid154867c2014-02-28 15:41:30 -08001764#ifdef CONFIG_PM
1765 if (chip->initialized) {
1766 struct azx_pcm *p;
1767 list_for_each_entry(p, &chip->pcm_list, list)
1768 snd_pcm_suspend_all(p->pcm);
1769 snd_hda_suspend(chip->bus);
1770 snd_hda_resume(chip->bus);
1771 }
1772#endif
1773 bus->in_reset = 0;
1774}
1775
1776#ifdef CONFIG_PM
1777/* power-up/down the controller */
1778static void azx_power_notify(struct hda_bus *bus, bool power_up)
1779{
1780 struct azx *chip = bus->private_data;
1781
1782 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
1783 return;
1784
1785 if (power_up)
1786 pm_runtime_get_sync(chip->card->dev);
1787 else
1788 pm_runtime_put_sync(chip->card->dev);
1789}
1790#endif
1791
1792static int get_jackpoll_interval(struct azx *chip)
1793{
1794 int i;
1795 unsigned int j;
1796
1797 if (!chip->jackpoll_ms)
1798 return 0;
1799
1800 i = chip->jackpoll_ms[chip->dev_index];
1801 if (i == 0)
1802 return 0;
1803 if (i < 50 || i > 60000)
1804 j = 0;
1805 else
1806 j = msecs_to_jiffies(i);
1807 if (j == 0)
1808 dev_warn(chip->card->dev,
1809 "jackpoll_ms value out of range: %d\n", i);
1810 return j;
1811}
1812
1813/* Codec initialization */
1814int azx_codec_create(struct azx *chip, const char *model,
1815 unsigned int max_slots,
1816 int *power_save_to)
1817{
1818 struct hda_bus_template bus_temp;
1819 int c, codecs, err;
1820
1821 memset(&bus_temp, 0, sizeof(bus_temp));
1822 bus_temp.private_data = chip;
1823 bus_temp.modelname = model;
1824 bus_temp.pci = chip->pci;
1825 bus_temp.ops.command = azx_send_cmd;
1826 bus_temp.ops.get_response = azx_get_response;
1827 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1828 bus_temp.ops.bus_reset = azx_bus_reset;
1829#ifdef CONFIG_PM
1830 bus_temp.power_save = power_save_to;
1831 bus_temp.ops.pm_notify = azx_power_notify;
1832#endif
1833#ifdef CONFIG_SND_HDA_DSP_LOADER
1834 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1835 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1836 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1837#endif
1838
1839 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1840 if (err < 0)
1841 return err;
1842
1843 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1844 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1845 chip->bus->needs_damn_long_delay = 1;
1846 }
1847
1848 codecs = 0;
1849 if (!max_slots)
1850 max_slots = AZX_DEFAULT_CODECS;
1851
1852 /* First try to probe all given codec slots */
1853 for (c = 0; c < max_slots; c++) {
1854 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1855 if (probe_codec(chip, c) < 0) {
1856 /* Some BIOSen give you wrong codec addresses
1857 * that don't exist
1858 */
1859 dev_warn(chip->card->dev,
1860 "Codec #%d probe error; disabling it...\n", c);
1861 chip->codec_mask &= ~(1 << c);
1862 /* More badly, accessing to a non-existing
1863 * codec often screws up the controller chip,
1864 * and disturbs the further communications.
1865 * Thus if an error occurs during probing,
1866 * better to reset the controller chip to
1867 * get back to the sanity state.
1868 */
1869 azx_stop_chip(chip);
Thierry Reding17c3ad02014-04-09 12:30:57 +02001870 azx_init_chip(chip, true);
Dylan Reid154867c2014-02-28 15:41:30 -08001871 }
1872 }
1873 }
1874
1875 /* AMD chipsets often cause the communication stalls upon certain
1876 * sequence like the pin-detection. It seems that forcing the synced
1877 * access works around the stall. Grrr...
1878 */
1879 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1880 dev_dbg(chip->card->dev, "Enable sync_write for stable communication\n");
1881 chip->bus->sync_write = 1;
1882 chip->bus->allow_bus_reset = 1;
1883 }
1884
1885 /* Then create codec instances */
1886 for (c = 0; c < max_slots; c++) {
1887 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1888 struct hda_codec *codec;
1889 err = snd_hda_codec_new(chip->bus, c, &codec);
1890 if (err < 0)
1891 continue;
1892 codec->jackpoll_interval = get_jackpoll_interval(chip);
1893 codec->beep_mode = chip->beep_mode;
1894 codecs++;
1895 }
1896 }
1897 if (!codecs) {
1898 dev_err(chip->card->dev, "no codecs initialized\n");
1899 return -ENXIO;
1900 }
1901 return 0;
1902}
1903EXPORT_SYMBOL_GPL(azx_codec_create);
1904
1905/* configure each codec instance */
1906int azx_codec_configure(struct azx *chip)
1907{
1908 struct hda_codec *codec;
1909 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1910 snd_hda_codec_configure(codec);
1911 }
1912 return 0;
1913}
1914EXPORT_SYMBOL_GPL(azx_codec_configure);
1915
1916/* mixer creation - all stuff is implemented in hda module */
1917int azx_mixer_create(struct azx *chip)
1918{
1919 return snd_hda_build_controls(chip->bus);
1920}
1921EXPORT_SYMBOL_GPL(azx_mixer_create);
1922
1923
1924/* initialize SD streams */
1925int azx_init_stream(struct azx *chip)
1926{
1927 int i;
1928
1929 /* initialize each stream (aka device)
1930 * assign the starting bdl address to each stream (device)
1931 * and initialize
1932 */
1933 for (i = 0; i < chip->num_streams; i++) {
1934 struct azx_dev *azx_dev = &chip->azx_dev[i];
1935 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
1936 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1937 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1938 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1939 azx_dev->sd_int_sta_mask = 1 << i;
1940 /* stream tag: must be non-zero and unique */
1941 azx_dev->index = i;
1942 azx_dev->stream_tag = i + 1;
1943 }
1944
1945 return 0;
1946}
1947EXPORT_SYMBOL_GPL(azx_init_stream);
1948
Takashi Iwai703c7592014-06-26 17:24:45 +02001949/*
1950 * reboot notifier for hang-up problem at power-down
1951 */
1952static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
1953{
1954 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
1955 snd_hda_bus_reboot_notify(chip->bus);
1956 azx_stop_chip(chip);
1957 return NOTIFY_OK;
1958}
1959
1960void azx_notifier_register(struct azx *chip)
1961{
1962 chip->reboot_notifier.notifier_call = azx_halt;
1963 register_reboot_notifier(&chip->reboot_notifier);
1964}
1965EXPORT_SYMBOL_GPL(azx_notifier_register);
1966
1967void azx_notifier_unregister(struct azx *chip)
1968{
1969 if (chip->reboot_notifier.notifier_call)
1970 unregister_reboot_notifier(&chip->reboot_notifier);
1971}
1972EXPORT_SYMBOL_GPL(azx_notifier_unregister);
1973
Dylan Reid05e84872014-02-28 15:41:22 -08001974MODULE_LICENSE("GPL");
1975MODULE_DESCRIPTION("Common HDA driver funcitons");