blob: 834868b9fdc99af91b802fa0d51580ca6375e5ae [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * SMP support for power macintosh.
3 *
4 * We support both the old "powersurge" SMP architecture
5 * and the current Core99 (G4 PowerMac) machines.
6 *
7 * Note that we don't support the very first rev. of
8 * Apple/DayStar 2 CPUs board, the one with the funky
9 * watchdog. Hopefully, none of these should be there except
10 * maybe internally to Apple. I should probably still add some
11 * code to detect this card though and disable SMP. --BenH.
12 *
13 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
14 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
15 *
16 * Support for DayStar quad CPU cards
17 * Copyright (C) XLR8, Inc. 1994-2000
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
23 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/kernel.h>
25#include <linux/sched.h>
26#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/interrupt.h>
28#include <linux/kernel_stat.h>
29#include <linux/delay.h>
30#include <linux/init.h>
31#include <linux/spinlock.h>
32#include <linux/errno.h>
33#include <linux/hardirq.h>
34#include <linux/cpu.h>
Paul Mackerras54c4e6b2005-11-19 21:24:55 +110035#include <linux/compiler.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100036
37#include <asm/ptrace.h>
Arun Sharma600634972011-07-26 16:09:06 -070038#include <linux/atomic.h>
Michael Ellermanaaddd3e2008-06-24 11:32:21 +100039#include <asm/code-patching.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100040#include <asm/irq.h>
41#include <asm/page.h>
42#include <asm/pgtable.h>
43#include <asm/sections.h>
44#include <asm/io.h>
45#include <asm/prom.h>
46#include <asm/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/machdep.h>
48#include <asm/pmac_feature.h>
49#include <asm/time.h>
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100050#include <asm/mpic.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100051#include <asm/cacheflush.h>
52#include <asm/keylargo.h>
Paul Mackerras35499c02005-10-22 16:02:39 +100053#include <asm/pmac_low_i2c.h>
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +110054#include <asm/pmac_pfunc.h>
Paul Mackerras35499c02005-10-22 16:02:39 +100055
Milton Millerabb17f92010-05-19 02:56:29 +000056#include "pmac.h"
57
Benjamin Herrenschmidtc478b582009-01-11 19:03:45 +000058#undef DEBUG
Paul Mackerras35499c02005-10-22 16:02:39 +100059
60#ifdef DEBUG
61#define DBG(fmt...) udbg_printf(fmt)
62#else
63#define DBG(fmt...)
64#endif
65
66extern void __secondary_start_pmac_0(void);
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +110067extern int pmac_pfunc_base_install(void);
Paul Mackerras35499c02005-10-22 16:02:39 +100068
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +000069static void (*pmac_tb_freeze)(int freeze);
70static u64 timebase;
71static int tb_req;
Paul Mackerras35499c02005-10-22 16:02:39 +100072
Milton Miller1ece3552011-05-10 19:29:42 +000073#ifdef CONFIG_PPC_PMAC32_PSURGE
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074
75/*
76 * Powersurge (old powermac SMP) support.
77 */
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079/* Addresses for powersurge registers */
80#define HAMMERHEAD_BASE 0xf8000000
81#define HHEAD_CONFIG 0x90
82#define HHEAD_SEC_INTR 0xc0
83
84/* register for interrupting the primary processor on the powersurge */
85/* N.B. this is actually the ethernet ROM! */
86#define PSURGE_PRI_INTR 0xf3019000
87
88/* register for storing the start address for the secondary processor */
89/* N.B. this is the PCI config space address register for the 1st bridge */
90#define PSURGE_START 0xf2800000
91
92/* Daystar/XLR8 4-CPU card */
93#define PSURGE_QUAD_REG_ADDR 0xf8800000
94
95#define PSURGE_QUAD_IRQ_SET 0
96#define PSURGE_QUAD_IRQ_CLR 1
97#define PSURGE_QUAD_IRQ_PRIMARY 2
98#define PSURGE_QUAD_CKSTOP_CTL 3
99#define PSURGE_QUAD_PRIMARY_ARB 4
100#define PSURGE_QUAD_BOARD_ID 6
101#define PSURGE_QUAD_WHICH_CPU 7
102#define PSURGE_QUAD_CKSTOP_RDBK 8
103#define PSURGE_QUAD_RESET_CTL 11
104
105#define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
106#define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
107#define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
108#define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
109
110/* virtual addresses for the above */
111static volatile u8 __iomem *hhead_base;
112static volatile u8 __iomem *quad_base;
113static volatile u32 __iomem *psurge_pri_intr;
114static volatile u8 __iomem *psurge_sec_intr;
115static volatile u32 __iomem *psurge_start;
116
117/* values for psurge_type */
118#define PSURGE_NONE -1
119#define PSURGE_DUAL 0
120#define PSURGE_QUAD_OKEE 1
121#define PSURGE_QUAD_COTTON 2
122#define PSURGE_QUAD_ICEGRASS 3
123
124/* what sort of powersurge board we have */
125static int psurge_type = PSURGE_NONE;
126
Milton Miller23f73a52011-05-10 19:30:22 +0000127/* irq for secondary cpus to report */
Grant Likelybae1d8f2012-02-14 14:06:50 -0700128static struct irq_domain *psurge_host;
Milton Miller23f73a52011-05-10 19:30:22 +0000129int psurge_secondary_virq;
130
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000131/*
132 * Set and clear IPIs for powersurge.
133 */
134static inline void psurge_set_ipi(int cpu)
135{
136 if (psurge_type == PSURGE_NONE)
137 return;
138 if (cpu == 0)
139 in_be32(psurge_pri_intr);
140 else if (psurge_type == PSURGE_DUAL)
141 out_8(psurge_sec_intr, 0);
142 else
143 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
144}
145
146static inline void psurge_clr_ipi(int cpu)
147{
148 if (cpu > 0) {
149 switch(psurge_type) {
150 case PSURGE_DUAL:
151 out_8(psurge_sec_intr, ~0);
152 case PSURGE_NONE:
153 break;
154 default:
155 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
156 }
157 }
158}
159
160/*
161 * On powersurge (old SMP powermac architecture) we don't have
162 * separate IPIs for separate messages like openpic does. Instead
Milton Miller23d72bf2011-05-10 19:29:39 +0000163 * use the generic demux helpers
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000164 * -- paulus.
165 */
Milton Miller23f73a52011-05-10 19:30:22 +0000166static irqreturn_t psurge_ipi_intr(int irq, void *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167{
Milton Miller23d72bf2011-05-10 19:29:39 +0000168 psurge_clr_ipi(smp_processor_id());
169 smp_ipi_demux();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000170
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171 return IRQ_HANDLED;
172}
173
Milton Miller23d72bf2011-05-10 19:29:39 +0000174static void smp_psurge_cause_ipi(int cpu, unsigned long data)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175{
Milton Millerf1072932011-05-10 19:29:10 +0000176 psurge_set_ipi(cpu);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000177}
178
Grant Likelybae1d8f2012-02-14 14:06:50 -0700179static int psurge_host_map(struct irq_domain *h, unsigned int virq,
Milton Miller23f73a52011-05-10 19:30:22 +0000180 irq_hw_number_t hw)
181{
182 irq_set_chip_and_handler(virq, &dummy_irq_chip, handle_percpu_irq);
183
184 return 0;
185}
186
Grant Likely9f70b8e2012-01-26 12:24:34 -0700187static const struct irq_domain_ops psurge_host_ops = {
Milton Miller23f73a52011-05-10 19:30:22 +0000188 .map = psurge_host_map,
189};
190
191static int psurge_secondary_ipi_init(void)
192{
193 int rc = -ENOMEM;
194
Grant Likelyfa40f372013-06-08 12:57:40 +0100195 psurge_host = irq_domain_add_nomap(NULL, ~0, &psurge_host_ops, NULL);
Milton Miller23f73a52011-05-10 19:30:22 +0000196
197 if (psurge_host)
198 psurge_secondary_virq = irq_create_direct_mapping(psurge_host);
199
200 if (psurge_secondary_virq)
201 rc = request_irq(psurge_secondary_virq, psurge_ipi_intr,
Thomas Gleixner3b5e16d2011-10-05 02:30:50 +0000202 IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL);
Milton Miller23f73a52011-05-10 19:30:22 +0000203
204 if (rc)
205 pr_err("Failed to setup secondary cpu IPI\n");
206
207 return rc;
208}
209
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210/*
211 * Determine a quad card presence. We read the board ID register, we
212 * force the data bus to change to something else, and we read it again.
213 * It it's stable, then the register probably exist (ugh !)
214 */
215static int __init psurge_quad_probe(void)
216{
217 int type;
218 unsigned int i;
219
220 type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
221 if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
222 || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
223 return PSURGE_DUAL;
224
225 /* looks OK, try a slightly more rigorous test */
226 /* bogus is not necessarily cacheline-aligned,
227 though I don't suppose that really matters. -- paulus */
228 for (i = 0; i < 100; i++) {
229 volatile u32 bogus[8];
230 bogus[(0+i)%8] = 0x00000000;
231 bogus[(1+i)%8] = 0x55555555;
232 bogus[(2+i)%8] = 0xFFFFFFFF;
233 bogus[(3+i)%8] = 0xAAAAAAAA;
234 bogus[(4+i)%8] = 0x33333333;
235 bogus[(5+i)%8] = 0xCCCCCCCC;
236 bogus[(6+i)%8] = 0xCCCCCCCC;
237 bogus[(7+i)%8] = 0x33333333;
238 wmb();
239 asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
240 mb();
241 if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
242 return PSURGE_DUAL;
243 }
244 return type;
245}
246
247static void __init psurge_quad_init(void)
248{
249 int procbits;
250
251 if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
252 procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
253 if (psurge_type == PSURGE_QUAD_ICEGRASS)
254 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
255 else
256 PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
257 mdelay(33);
258 out_8(psurge_sec_intr, ~0);
259 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
260 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
261 if (psurge_type != PSURGE_QUAD_ICEGRASS)
262 PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
263 PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
264 mdelay(33);
265 PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
266 mdelay(33);
267 PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
268 mdelay(33);
269}
270
Michael Ellermana7f4ee12015-04-04 19:28:50 +1100271static void __init smp_psurge_probe(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000272{
273 int i, ncpus;
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000274 struct device_node *dn;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275
276 /* We don't do SMP on the PPC601 -- paulus */
277 if (PVR_VER(mfspr(SPRN_PVR)) == 1)
Guenter Roeck2fe07532015-04-14 12:52:50 -0700278 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279
280 /*
281 * The powersurge cpu board can be used in the generation
282 * of powermacs that have a socket for an upgradeable cpu card,
283 * including the 7500, 8500, 9500, 9600.
284 * The device tree doesn't tell you if you have 2 cpus because
285 * OF doesn't know anything about the 2nd processor.
286 * Instead we look for magic bits in magic registers,
287 * in the hammerhead memory controller in the case of the
288 * dual-cpu powersurge board. -- paulus.
289 */
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000290 dn = of_find_node_by_name(NULL, "hammerhead");
291 if (dn == NULL)
Guenter Roeck2fe07532015-04-14 12:52:50 -0700292 return;
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000293 of_node_put(dn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294
295 hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
296 quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
297 psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
298
299 psurge_type = psurge_quad_probe();
300 if (psurge_type != PSURGE_DUAL) {
301 psurge_quad_init();
302 /* All released cards using this HW design have 4 CPUs */
303 ncpus = 4;
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000304 /* No sure how timebase sync works on those, let's use SW */
305 smp_ops->give_timebase = smp_generic_give_timebase;
306 smp_ops->take_timebase = smp_generic_take_timebase;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000307 } else {
308 iounmap(quad_base);
309 if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
310 /* not a dual-cpu card */
311 iounmap(hhead_base);
312 psurge_type = PSURGE_NONE;
Guenter Roeck2fe07532015-04-14 12:52:50 -0700313 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000314 }
315 ncpus = 2;
316 }
317
Milton Miller23f73a52011-05-10 19:30:22 +0000318 if (psurge_secondary_ipi_init())
Guenter Roeck2fe07532015-04-14 12:52:50 -0700319 return;
Milton Miller23f73a52011-05-10 19:30:22 +0000320
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000321 psurge_start = ioremap(PSURGE_START, 4);
322 psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
323
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000324 /* This is necessary because OF doesn't know about the
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100325 * secondary cpu(s), and thus there aren't nodes in the
326 * device tree for them, and smp_setup_cpu_maps hasn't
Anton Blanchard828a6982010-04-26 15:32:44 +0000327 * set their bits in cpu_present_mask.
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100328 */
329 if (ncpus > NR_CPUS)
330 ncpus = NR_CPUS;
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000331 for (i = 1; i < ncpus ; ++i)
Rusty Russellea0f1ca2009-09-24 09:34:48 -0600332 set_cpu_present(i, true);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000333
334 if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335}
336
Michael Ellermande300972011-04-11 21:46:19 +0000337static int __init smp_psurge_kick_cpu(int nr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338{
339 unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000340 unsigned long a, flags;
341 int i, j;
342
343 /* Defining this here is evil ... but I prefer hiding that
344 * crap to avoid giving people ideas that they can do the
345 * same.
346 */
347 extern volatile unsigned int cpu_callin_map[NR_CPUS];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000348
349 /* may need to flush here if secondary bats aren't setup */
350 for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
351 asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
352 asm volatile("sync");
353
354 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
355
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000356 /* This is going to freeze the timeebase, we disable interrupts */
357 local_irq_save(flags);
358
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359 out_be32(psurge_start, start);
360 mb();
361
362 psurge_set_ipi(nr);
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000363
Paul Mackerrasd6a29252006-10-10 13:51:00 +1000364 /*
365 * We can't use udelay here because the timebase is now frozen.
366 */
367 for (i = 0; i < 2000; ++i)
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000368 asm volatile("nop" : : : "memory");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369 psurge_clr_ipi(nr);
370
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000371 /*
372 * Also, because the timebase is frozen, we must not return to the
373 * caller which will try to do udelay's etc... Instead, we wait -here-
374 * for the CPU to callin.
375 */
376 for (i = 0; i < 100000 && !cpu_callin_map[nr]; ++i) {
377 for (j = 1; j < 10000; j++)
378 asm volatile("nop" : : : "memory");
379 asm volatile("sync" : : : "memory");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000380 }
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000381 if (!cpu_callin_map[nr])
382 goto stuck;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000383
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000384 /* And we do the TB sync here too for standard dual CPU cards */
385 if (psurge_type == PSURGE_DUAL) {
386 while(!tb_req)
387 barrier();
388 tb_req = 0;
389 mb();
390 timebase = get_tb();
391 mb();
392 while (timebase)
393 barrier();
394 mb();
395 }
396 stuck:
397 /* now interrupt the secondary, restarting both TBs */
398 if (psurge_type == PSURGE_DUAL)
399 psurge_set_ipi(1);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000400
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000401 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
Michael Ellermande300972011-04-11 21:46:19 +0000402
403 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404}
405
406static struct irqaction psurge_irqaction = {
Milton Miller23f73a52011-05-10 19:30:22 +0000407 .handler = psurge_ipi_intr,
Thomas Gleixner3b5e16d2011-10-05 02:30:50 +0000408 .flags = IRQF_PERCPU | IRQF_NO_THREAD,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000409 .name = "primary IPI",
410};
411
412static void __init smp_psurge_setup_cpu(int cpu_nr)
413{
Benjamin Herrenschmidt78c5c682011-12-09 15:06:18 +1100414 if (cpu_nr != 0 || !psurge_start)
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000415 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000416
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000417 /* reset the entry point so if we get another intr we won't
418 * try to startup again */
419 out_be32(psurge_start, 0x100);
Benjamin Herrenschmidt527b3632009-07-14 20:56:58 +0000420 if (setup_irq(irq_create_mapping(NULL, 30), &psurge_irqaction))
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000421 printk(KERN_ERR "Couldn't get primary IPI interrupt");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422}
423
424void __init smp_psurge_take_timebase(void)
425{
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000426 if (psurge_type != PSURGE_DUAL)
427 return;
428
429 tb_req = 1;
430 mb();
431 while (!timebase)
432 barrier();
433 mb();
434 set_tb(timebase >> 32, timebase & 0xffffffff);
435 timebase = 0;
436 mb();
437 set_dec(tb_ticks_per_jiffy/2);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000438}
439
440void __init smp_psurge_give_timebase(void)
441{
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000442 /* Nothing to do here */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000443}
444
Paul Mackerras35499c02005-10-22 16:02:39 +1000445/* PowerSurge-style Macs */
446struct smp_ops_t psurge_smp_ops = {
Paul Mackerras9ca980d2011-05-25 23:34:12 +0000447 .message_pass = NULL, /* Use smp_muxed_ipi_message_pass */
Milton Miller23d72bf2011-05-10 19:29:39 +0000448 .cause_ipi = smp_psurge_cause_ipi,
Paul Mackerras35499c02005-10-22 16:02:39 +1000449 .probe = smp_psurge_probe,
450 .kick_cpu = smp_psurge_kick_cpu,
451 .setup_cpu = smp_psurge_setup_cpu,
452 .give_timebase = smp_psurge_give_timebase,
453 .take_timebase = smp_psurge_take_timebase,
454};
Milton Miller1ece3552011-05-10 19:29:42 +0000455#endif /* CONFIG_PPC_PMAC32_PSURGE */
Paul Mackerras35499c02005-10-22 16:02:39 +1000456
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100457/*
458 * Core 99 and later support
459 */
460
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100461
462static void smp_core99_give_timebase(void)
463{
464 unsigned long flags;
465
466 local_irq_save(flags);
467
468 while(!tb_req)
469 barrier();
470 tb_req = 0;
471 (*pmac_tb_freeze)(1);
472 mb();
473 timebase = get_tb();
474 mb();
475 while (timebase)
476 barrier();
477 mb();
478 (*pmac_tb_freeze)(0);
479 mb();
480
481 local_irq_restore(flags);
482}
483
484
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800485static void smp_core99_take_timebase(void)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100486{
487 unsigned long flags;
488
489 local_irq_save(flags);
490
491 tb_req = 1;
492 mb();
493 while (!timebase)
494 barrier();
495 mb();
496 set_tb(timebase >> 32, timebase & 0xffffffff);
497 timebase = 0;
498 mb();
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100499
500 local_irq_restore(flags);
501}
502
Paul Mackerras35499c02005-10-22 16:02:39 +1000503#ifdef CONFIG_PPC64
504/*
505 * G5s enable/disable the timebase via an i2c-connected clock chip.
506 */
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100507static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
Paul Mackerras35499c02005-10-22 16:02:39 +1000508static u8 pmac_tb_pulsar_addr;
Paul Mackerras35499c02005-10-22 16:02:39 +1000509
510static void smp_core99_cypress_tb_freeze(int freeze)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511{
Paul Mackerras35499c02005-10-22 16:02:39 +1000512 u8 data;
513 int rc;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000514
Paul Mackerras35499c02005-10-22 16:02:39 +1000515 /* Strangely, the device-tree says address is 0xd2, but darwin
516 * accesses 0xd0 ...
517 */
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100518 pmac_i2c_setmode(pmac_tb_clock_chip_host,
519 pmac_i2c_mode_combined);
520 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
521 0xd0 | pmac_i2c_read,
522 1, 0x81, &data, 1);
Paul Mackerras35499c02005-10-22 16:02:39 +1000523 if (rc != 0)
524 goto bail;
525
526 data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
527
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100528 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
529 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
530 0xd0 | pmac_i2c_write,
531 1, 0x81, &data, 1);
Paul Mackerras35499c02005-10-22 16:02:39 +1000532
533 bail:
534 if (rc != 0) {
535 printk("Cypress Timebase %s rc: %d\n",
536 freeze ? "freeze" : "unfreeze", rc);
537 panic("Timebase freeze failed !\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000538 }
Paul Mackerras35499c02005-10-22 16:02:39 +1000539}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541
Paul Mackerras35499c02005-10-22 16:02:39 +1000542static void smp_core99_pulsar_tb_freeze(int freeze)
543{
544 u8 data;
545 int rc;
546
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100547 pmac_i2c_setmode(pmac_tb_clock_chip_host,
548 pmac_i2c_mode_combined);
549 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
550 pmac_tb_pulsar_addr | pmac_i2c_read,
551 1, 0x2e, &data, 1);
Paul Mackerras35499c02005-10-22 16:02:39 +1000552 if (rc != 0)
553 goto bail;
554
555 data = (data & 0x88) | (freeze ? 0x11 : 0x22);
556
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100557 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
558 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
559 pmac_tb_pulsar_addr | pmac_i2c_write,
560 1, 0x2e, &data, 1);
Paul Mackerras35499c02005-10-22 16:02:39 +1000561 bail:
562 if (rc != 0) {
563 printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
564 freeze ? "freeze" : "unfreeze", rc);
565 panic("Timebase freeze failed !\n");
566 }
567}
568
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100569static void __init smp_core99_setup_i2c_hwsync(int ncpus)
Paul Mackerras35499c02005-10-22 16:02:39 +1000570{
571 struct device_node *cc = NULL;
572 struct device_node *p;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100573 const char *name = NULL;
Jeremy Kerr018a3d12006-07-12 15:40:29 +1000574 const u32 *reg;
Paul Mackerras35499c02005-10-22 16:02:39 +1000575 int ok;
576
Paul Mackerras35499c02005-10-22 16:02:39 +1000577 /* Look for the clock chip */
Grant Likelyccdb8ed2014-06-04 16:42:26 +0100578 for_each_node_by_name(cc, "i2c-hwclock") {
Paul Mackerras35499c02005-10-22 16:02:39 +1000579 p = of_get_parent(cc);
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000580 ok = p && of_device_is_compatible(p, "uni-n-i2c");
Paul Mackerras35499c02005-10-22 16:02:39 +1000581 of_node_put(p);
582 if (!ok)
583 continue;
584
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100585 pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
586 if (pmac_tb_clock_chip_host == NULL)
587 continue;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000588 reg = of_get_property(cc, "reg", NULL);
Paul Mackerras35499c02005-10-22 16:02:39 +1000589 if (reg == NULL)
590 continue;
Paul Mackerras35499c02005-10-22 16:02:39 +1000591 switch (*reg) {
592 case 0xd2:
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000593 if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
Paul Mackerras35499c02005-10-22 16:02:39 +1000594 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
595 pmac_tb_pulsar_addr = 0xd2;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100596 name = "Pulsar";
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000597 } else if (of_device_is_compatible(cc, "cy28508")) {
Paul Mackerras35499c02005-10-22 16:02:39 +1000598 pmac_tb_freeze = smp_core99_cypress_tb_freeze;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100599 name = "Cypress";
Paul Mackerras35499c02005-10-22 16:02:39 +1000600 }
601 break;
602 case 0xd4:
603 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
604 pmac_tb_pulsar_addr = 0xd4;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100605 name = "Pulsar";
Paul Mackerras35499c02005-10-22 16:02:39 +1000606 break;
607 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100608 if (pmac_tb_freeze != NULL)
Paul Mackerras35499c02005-10-22 16:02:39 +1000609 break;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100610 }
611 if (pmac_tb_freeze != NULL) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100612 /* Open i2c bus for synchronous access */
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100613 if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
614 printk(KERN_ERR "Failed top open i2c bus for clock"
615 " sync, fallback to software sync !\n");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100616 goto no_i2c_sync;
617 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100618 printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
619 name);
620 return;
Paul Mackerras35499c02005-10-22 16:02:39 +1000621 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100622 no_i2c_sync:
623 pmac_tb_freeze = NULL;
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100624 pmac_tb_clock_chip_host = NULL;
Paul Mackerras35499c02005-10-22 16:02:39 +1000625}
626
Paul Mackerras35499c02005-10-22 16:02:39 +1000627
Paul Mackerras35499c02005-10-22 16:02:39 +1000628
629/*
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100630 * Newer G5s uses a platform function
631 */
632
633static void smp_core99_pfunc_tb_freeze(int freeze)
634{
635 struct device_node *cpus;
636 struct pmf_args args;
637
638 cpus = of_find_node_by_path("/cpus");
639 BUG_ON(cpus == NULL);
640 args.count = 1;
641 args.u[0].v = !freeze;
642 pmf_call_function(cpus, "cpu-timebase", &args);
643 of_node_put(cpus);
644}
645
646#else /* CONFIG_PPC64 */
647
648/*
649 * SMP G4 use a GPIO to enable/disable the timebase.
Paul Mackerras35499c02005-10-22 16:02:39 +1000650 */
651
652static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
653
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100654static void smp_core99_gpio_tb_freeze(int freeze)
Paul Mackerras35499c02005-10-22 16:02:39 +1000655{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100656 if (freeze)
657 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
658 else
659 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
Paul Mackerras35499c02005-10-22 16:02:39 +1000660 pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
Paul Mackerras35499c02005-10-22 16:02:39 +1000661}
662
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100663
664#endif /* !CONFIG_PPC64 */
665
Paul Mackerras35499c02005-10-22 16:02:39 +1000666/* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
667volatile static long int core99_l2_cache;
668volatile static long int core99_l3_cache;
669
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800670static void core99_init_caches(int cpu)
Paul Mackerras35499c02005-10-22 16:02:39 +1000671{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100672#ifndef CONFIG_PPC64
Paul Mackerras35499c02005-10-22 16:02:39 +1000673 if (!cpu_has_feature(CPU_FTR_L2CR))
674 return;
675
676 if (cpu == 0) {
677 core99_l2_cache = _get_L2CR();
678 printk("CPU0: L2CR is %lx\n", core99_l2_cache);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 } else {
Paul Mackerras35499c02005-10-22 16:02:39 +1000680 printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
681 _set_L2CR(0);
682 _set_L2CR(core99_l2_cache);
683 printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
684 }
685
686 if (!cpu_has_feature(CPU_FTR_L3CR))
687 return;
688
689 if (cpu == 0){
690 core99_l3_cache = _get_L3CR();
691 printk("CPU0: L3CR is %lx\n", core99_l3_cache);
692 } else {
693 printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
694 _set_L3CR(0);
695 _set_L3CR(core99_l3_cache);
696 printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
697 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100698#endif /* !CONFIG_PPC64 */
Paul Mackerras35499c02005-10-22 16:02:39 +1000699}
700
701static void __init smp_core99_setup(int ncpus)
702{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100703#ifdef CONFIG_PPC64
Paul Mackerras35499c02005-10-22 16:02:39 +1000704
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100705 /* i2c based HW sync on some G5s */
Grant Likely71a157e2010-02-01 21:34:14 -0700706 if (of_machine_is_compatible("PowerMac7,2") ||
707 of_machine_is_compatible("PowerMac7,3") ||
708 of_machine_is_compatible("RackMac3,1"))
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100709 smp_core99_setup_i2c_hwsync(ncpus);
710
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100711 /* pfunc based HW sync on recent G5s */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100712 if (pmac_tb_freeze == NULL) {
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100713 struct device_node *cpus =
714 of_find_node_by_path("/cpus");
715 if (cpus &&
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000716 of_get_property(cpus, "platform-cpu-timebase", NULL)) {
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100717 pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100718 printk(KERN_INFO "Processor timebase sync using"
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100719 " platform function\n");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100720 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721 }
722
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100723#else /* CONFIG_PPC64 */
724
725 /* GPIO based HW sync on ppc32 Core99 */
Grant Likely71a157e2010-02-01 21:34:14 -0700726 if (pmac_tb_freeze == NULL && !of_machine_is_compatible("MacRISC4")) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100727 struct device_node *cpu;
Al Viro13b5aec2006-09-23 16:44:58 +0100728 const u32 *tbprop = NULL;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100729
730 core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
731 cpu = of_find_node_by_type(NULL, "cpu");
732 if (cpu != NULL) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000733 tbprop = of_get_property(cpu, "timebase-enable", NULL);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100734 if (tbprop)
735 core99_tb_gpio = *tbprop;
736 of_node_put(cpu);
737 }
738 pmac_tb_freeze = smp_core99_gpio_tb_freeze;
739 printk(KERN_INFO "Processor timebase sync using"
740 " GPIO 0x%02x\n", core99_tb_gpio);
741 }
742
743#endif /* CONFIG_PPC64 */
744
745 /* No timebase sync, fallback to software */
746 if (pmac_tb_freeze == NULL) {
747 smp_ops->give_timebase = smp_generic_give_timebase;
748 smp_ops->take_timebase = smp_generic_take_timebase;
749 printk(KERN_INFO "Processor timebase sync using software\n");
750 }
751
752#ifndef CONFIG_PPC64
753 {
754 int i;
755
756 /* XXX should get this from reg properties */
757 for (i = 1; i < ncpus; ++i)
Nathan Lynch6ff04c52008-12-10 14:28:42 +0000758 set_hard_smp_processor_id(i, i);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100759 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000760#endif
Paul Mackerras35499c02005-10-22 16:02:39 +1000761
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100762 /* 32 bits SMP can't NAP */
Grant Likely71a157e2010-02-01 21:34:14 -0700763 if (!of_machine_is_compatible("MacRISC4"))
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100764 powersave_nap = 0;
765}
766
Michael Ellermana7f4ee12015-04-04 19:28:50 +1100767static void __init smp_core99_probe(void)
Paul Mackerras35499c02005-10-22 16:02:39 +1000768{
769 struct device_node *cpus;
770 int ncpus = 0;
771
772 if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
773
774 /* Count CPUs in the device-tree */
775 for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
776 ++ncpus;
777
778 printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
779
780 /* Nothing more to do if less than 2 of them */
781 if (ncpus <= 1)
Michael Ellermana7f4ee12015-04-04 19:28:50 +1100782 return;
Paul Mackerras35499c02005-10-22 16:02:39 +1000783
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100784 /* We need to perform some early initialisations before we can start
785 * setting up SMP as we are running before initcalls
786 */
Benjamin Herrenschmidt5b9ca522006-01-07 11:41:02 +1100787 pmac_pfunc_base_install();
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100788 pmac_i2c_init();
789
790 /* Setup various bits like timebase sync method, ability to nap, ... */
Paul Mackerras35499c02005-10-22 16:02:39 +1000791 smp_core99_setup(ncpus);
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100792
793 /* Install IPIs */
Paul Mackerras35499c02005-10-22 16:02:39 +1000794 mpic_request_ipis();
Benjamin Herrenschmidt730745a2006-01-07 11:30:44 +1100795
796 /* Collect l2cr and l3cr values from CPU 0 */
Paul Mackerras35499c02005-10-22 16:02:39 +1000797 core99_init_caches(0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000798}
799
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800800static int smp_core99_kick_cpu(int nr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801{
Paul Mackerras35499c02005-10-22 16:02:39 +1000802 unsigned int save_vector;
Michael Ellerman758438a2005-12-05 15:49:00 -0600803 unsigned long target, flags;
Paul Mackerras549e8152008-08-30 11:43:47 +1000804 unsigned int *vector = (unsigned int *)(PAGE_OFFSET+0x100);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000805
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000806 if (nr < 0 || nr > 3)
Michael Ellermande300972011-04-11 21:46:19 +0000807 return -ENOENT;
Michael Ellerman758438a2005-12-05 15:49:00 -0600808
809 if (ppc_md.progress)
810 ppc_md.progress("smp_core99_kick_cpu", 0x346);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000811
812 local_irq_save(flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000813
814 /* Save reset vector */
815 save_vector = *vector;
816
Michael Ellerman758438a2005-12-05 15:49:00 -0600817 /* Setup fake reset vector that does
Paul Mackerras549e8152008-08-30 11:43:47 +1000818 * b __secondary_start_pmac_0 + nr*8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000819 */
Michael Ellerman758438a2005-12-05 15:49:00 -0600820 target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
Michael Ellermane7a57272008-06-24 11:32:22 +1000821 patch_branch(vector, target, BRANCH_SET_LINK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822
823 /* Put some life in our friend */
824 pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
825
826 /* FIXME: We wait a bit for the CPU to take the exception, I should
827 * instead wait for the entry code to set something for me. Well,
828 * ideally, all that crap will be done in prom.c and the CPU left
829 * in a RAM-based wait loop like CHRP.
830 */
831 mdelay(1);
832
833 /* Restore our exception vector */
834 *vector = save_vector;
835 flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
836
837 local_irq_restore(flags);
838 if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
Michael Ellermande300972011-04-11 21:46:19 +0000839
840 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000841}
842
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800843static void smp_core99_setup_cpu(int cpu_nr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000844{
845 /* Setup L2/L3 */
846 if (cpu_nr != 0)
847 core99_init_caches(cpu_nr);
848
849 /* Setup openpic */
850 mpic_setup_this_cpu();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000851}
852
Benjamin Herrenschmidt7b84b292011-04-18 15:46:35 +1000853#ifdef CONFIG_PPC64
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100854#ifdef CONFIG_HOTPLUG_CPU
855static int smp_core99_cpu_notify(struct notifier_block *self,
856 unsigned long action, void *hcpu)
857{
858 int rc;
859
Anna-Maria Gleixnerc011926f2016-04-04 11:30:01 +0200860 switch(action & ~CPU_TASKS_FROZEN) {
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100861 case CPU_UP_PREPARE:
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100862 /* Open i2c bus if it was used for tb sync */
863 if (pmac_tb_clock_chip_host) {
864 rc = pmac_i2c_open(pmac_tb_clock_chip_host, 1);
865 if (rc) {
866 pr_err("Failed to open i2c bus for time sync\n");
867 return notifier_from_errno(rc);
868 }
869 }
870 break;
871 case CPU_ONLINE:
872 case CPU_UP_CANCELED:
873 /* Close i2c bus if it was used for tb sync */
874 if (pmac_tb_clock_chip_host)
875 pmac_i2c_close(pmac_tb_clock_chip_host);
876 break;
877 default:
878 break;
879 }
880 return NOTIFY_OK;
881}
882
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400883static struct notifier_block smp_core99_cpu_nb = {
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100884 .notifier_call = smp_core99_cpu_notify,
885};
886#endif /* CONFIG_HOTPLUG_CPU */
887
888static void __init smp_core99_bringup_done(void)
889{
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100890 extern void g5_phy_disable_cpu1(void);
891
892 /* Close i2c bus if it was used for tb sync */
893 if (pmac_tb_clock_chip_host)
894 pmac_i2c_close(pmac_tb_clock_chip_host);
895
896 /* If we didn't start the second CPU, we must take
897 * it off the bus.
898 */
899 if (of_machine_is_compatible("MacRISC4") &&
900 num_online_cpus() < 2) {
901 set_cpu_present(1, false);
902 g5_phy_disable_cpu1();
903 }
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100904#ifdef CONFIG_HOTPLUG_CPU
905 register_cpu_notifier(&smp_core99_cpu_nb);
906#endif
Benjamin Herrenschmidt7b84b292011-04-18 15:46:35 +1000907
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100908 if (ppc_md.progress)
909 ppc_md.progress("smp_core99_bringup_done", 0x349);
910}
Benjamin Herrenschmidt7b84b292011-04-18 15:46:35 +1000911#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000912
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100913#ifdef CONFIG_HOTPLUG_CPU
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000914
Benjamin Herrenschmidt45e07fd2011-02-21 16:31:49 +1100915static int smp_core99_cpu_disable(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000916{
Benjamin Herrenschmidt45e07fd2011-02-21 16:31:49 +1100917 int rc = generic_cpu_disable();
918 if (rc)
919 return rc;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000920
Paul Mackerrasc0c0d992005-10-01 13:49:08 +1000921 mpic_cpu_set_priority(0xf);
Benjamin Herrenschmidt45e07fd2011-02-21 16:31:49 +1100922
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000923 return 0;
924}
925
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100926#ifdef CONFIG_PPC32
927
928static void pmac_cpu_die(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000929{
Benjamin Herrenschmidt105765f2011-04-01 09:23:37 +1100930 int cpu = smp_processor_id();
931
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000932 local_irq_disable();
Benjamin Herrenschmidtfb49f862011-02-11 14:09:32 +1100933 idle_task_exit();
Benjamin Herrenschmidt105765f2011-04-01 09:23:37 +1100934 pr_debug("CPU%d offline\n", cpu);
935 generic_set_cpu_dead(cpu);
Benjamin Herrenschmidtfb49f862011-02-11 14:09:32 +1100936 smp_wmb();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000937 mb();
938 low_cpu_die();
939}
940
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100941#else /* CONFIG_PPC32 */
942
943static void pmac_cpu_die(void)
944{
Benjamin Herrenschmidt105765f2011-04-01 09:23:37 +1100945 int cpu = smp_processor_id();
946
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100947 local_irq_disable();
948 idle_task_exit();
949
950 /*
951 * turn off as much as possible, we'll be
952 * kicked out as this will only be invoked
953 * on core99 platforms for now ...
954 */
955
Benjamin Herrenschmidt105765f2011-04-01 09:23:37 +1100956 printk(KERN_INFO "CPU#%d offline\n", cpu);
957 generic_set_cpu_dead(cpu);
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100958 smp_wmb();
959
960 /*
Benjamin Herrenschmidt62cc67b2011-02-21 16:49:58 +1100961 * Re-enable interrupts. The NAP code needs to enable them
962 * anyways, do it now so we deal with the case where one already
963 * happened while soft-disabled.
964 * We shouldn't get any external interrupts, only decrementer, and the
965 * decrementer handler is safe for use on offline CPUs
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100966 */
Benjamin Herrenschmidt62cc67b2011-02-21 16:49:58 +1100967 local_irq_enable();
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100968
969 while (1) {
970 /* let's not take timer interrupts too often ... */
971 set_dec(0x7fffffff);
972
Benjamin Herrenschmidt62cc67b2011-02-21 16:49:58 +1100973 /* Enter NAP mode */
974 power4_idle();
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +1100975 }
976}
977
978#endif /* else CONFIG_PPC32 */
979#endif /* CONFIG_HOTPLUG_CPU */
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100980
981/* Core99 Macs (dual G4s and G5s) */
982struct smp_ops_t core99_smp_ops = {
983 .message_pass = smp_mpic_message_pass,
984 .probe = smp_core99_probe,
Benjamin Herrenschmidt7b84b292011-04-18 15:46:35 +1000985#ifdef CONFIG_PPC64
Benjamin Herrenschmidt734796f2011-03-08 13:54:50 +1100986 .bringup_done = smp_core99_bringup_done,
Benjamin Herrenschmidt7b84b292011-04-18 15:46:35 +1000987#endif
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100988 .kick_cpu = smp_core99_kick_cpu,
989 .setup_cpu = smp_core99_setup_cpu,
990 .give_timebase = smp_core99_give_timebase,
991 .take_timebase = smp_core99_take_timebase,
Johannes Bergd9333af2007-05-03 06:33:51 +1000992#if defined(CONFIG_HOTPLUG_CPU)
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100993 .cpu_disable = smp_core99_cpu_disable,
Benjamin Herrenschmidtfb49f862011-02-11 14:09:32 +1100994 .cpu_die = generic_cpu_die,
Paul Mackerras094fe2e2005-11-10 14:26:12 +1100995#endif
996};
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +0000997
998void __init pmac_setup_smp(void)
999{
1000 struct device_node *np;
1001
1002 /* Check for Core99 */
1003 np = of_find_node_by_name(NULL, "uni-n");
1004 if (!np)
1005 np = of_find_node_by_name(NULL, "u3");
1006 if (!np)
1007 np = of_find_node_by_name(NULL, "u4");
1008 if (np) {
1009 of_node_put(np);
1010 smp_ops = &core99_smp_ops;
1011 }
Milton Miller1ece3552011-05-10 19:29:42 +00001012#ifdef CONFIG_PPC_PMAC32_PSURGE
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +00001013 else {
Anton Blanchard828a6982010-04-26 15:32:44 +00001014 /* We have to set bits in cpu_possible_mask here since the
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +00001015 * secondary CPU(s) aren't in the device tree. Various
1016 * things won't be initialized for CPUs not in the possible
1017 * map, so we really need to fix it up here.
1018 */
1019 int cpu;
1020
1021 for (cpu = 1; cpu < 4 && cpu < NR_CPUS; ++cpu)
Rusty Russellea0f1ca2009-09-24 09:34:48 -06001022 set_cpu_possible(cpu, true);
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +00001023 smp_ops = &psurge_smp_ops;
1024 }
Milton Miller1ece3552011-05-10 19:29:42 +00001025#endif /* CONFIG_PPC_PMAC32_PSURGE */
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +11001026
1027#ifdef CONFIG_HOTPLUG_CPU
1028 ppc_md.cpu_die = pmac_cpu_die;
1029#endif
Benjamin Herrenschmidt7ccbe502009-06-18 23:30:07 +00001030}
1031
Benjamin Herrenschmidt4c6130d92011-02-11 14:03:20 +11001032