blob: 430a83e142aa3c4ab1582837d51702a7376320bc [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HTT_H_
19#define _HTT_H_
20
21#include <linux/bug.h>
Michal Kazior6e712d42013-09-24 10:18:36 +020022#include <linux/interrupt.h>
Michal Kaziora16942e2014-02-27 18:50:04 +020023#include <linux/dmapool.h>
Michal Kaziorc5450702015-01-24 12:14:48 +020024#include <linux/hashtable.h>
Rajkumar Manoharan59465fe2016-03-22 17:22:11 +053025#include <linux/kfifo.h>
Janusz Dziedzic8f739db2014-03-24 21:23:17 +010026#include <net/mac80211.h>
Kalle Valo5e3dd152013-06-12 20:52:10 +030027
Kalle Valo5e3dd152013-06-12 20:52:10 +030028#include "htc.h"
Michal Kazior6aa4cf12015-03-30 09:51:55 +030029#include "hw.h"
Kalle Valo5e3dd152013-06-12 20:52:10 +030030#include "rx_desc.h"
Rajkumar Manoharan8348db22015-03-25 13:12:27 +020031#include "hw.h"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032
Kalle Valo5e3dd152013-06-12 20:52:10 +030033enum htt_dbg_stats_type {
34 HTT_DBG_STATS_WAL_PDEV_TXRX = 1 << 0,
35 HTT_DBG_STATS_RX_REORDER = 1 << 1,
36 HTT_DBG_STATS_RX_RATE_INFO = 1 << 2,
37 HTT_DBG_STATS_TX_PPDU_LOG = 1 << 3,
38 HTT_DBG_STATS_TX_RATE_INFO = 1 << 4,
39 /* bits 5-23 currently reserved */
40
41 HTT_DBG_NUM_STATS /* keep this last */
42};
43
44enum htt_h2t_msg_type { /* host-to-target */
45 HTT_H2T_MSG_TYPE_VERSION_REQ = 0,
46 HTT_H2T_MSG_TYPE_TX_FRM = 1,
47 HTT_H2T_MSG_TYPE_RX_RING_CFG = 2,
48 HTT_H2T_MSG_TYPE_STATS_REQ = 3,
49 HTT_H2T_MSG_TYPE_SYNC = 4,
50 HTT_H2T_MSG_TYPE_AGGR_CFG = 5,
51 HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 6,
Michal Kazior961d4c32013-08-09 10:13:34 +020052
53 /* This command is used for sending management frames in HTT < 3.0.
54 * HTT >= 3.0 uses TX_FRM for everything. */
Kalle Valo5e3dd152013-06-12 20:52:10 +030055 HTT_H2T_MSG_TYPE_MGMT_TX = 7,
Michal Kazior22e6b3b2016-01-21 14:13:24 +010056 HTT_H2T_MSG_TYPE_TX_FETCH_RESP = 11,
Kalle Valo5e3dd152013-06-12 20:52:10 +030057
58 HTT_H2T_NUM_MSGS /* keep this last */
59};
60
61struct htt_cmd_hdr {
62 u8 msg_type;
63} __packed;
64
65struct htt_ver_req {
66 u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
67} __packed;
68
69/*
70 * HTT tx MSDU descriptor
71 *
72 * The HTT tx MSDU descriptor is created by the host HTT SW for each
73 * tx MSDU. The HTT tx MSDU descriptor contains the information that
74 * the target firmware needs for the FW's tx processing, particularly
75 * for creating the HW msdu descriptor.
76 * The same HTT tx descriptor is used for HL and LL systems, though
77 * a few fields within the tx descriptor are used only by LL or
78 * only by HL.
79 * The HTT tx descriptor is defined in two manners: by a struct with
80 * bitfields, and by a series of [dword offset, bit mask, bit shift]
81 * definitions.
82 * The target should use the struct def, for simplicitly and clarity,
83 * but the host shall use the bit-mast + bit-shift defs, to be endian-
84 * neutral. Specifically, the host shall use the get/set macros built
85 * around the mask + shift defs.
86 */
87struct htt_data_tx_desc_frag {
Peter Ohfbc03a42015-07-15 19:01:19 -070088 union {
89 struct double_word_addr {
90 __le32 paddr;
91 __le32 len;
92 } __packed dword_addr;
93 struct triple_word_addr {
94 __le32 paddr_lo;
95 __le16 paddr_hi;
96 __le16 len_16;
97 } __packed tword_addr;
98 } __packed;
Kalle Valo5e3dd152013-06-12 20:52:10 +030099} __packed;
100
Raja Manid9156b52015-06-22 20:22:27 +0530101struct htt_msdu_ext_desc {
Manikanta Pubbisettyb9635192015-07-20 17:56:12 +0530102 __le32 tso_flag[3];
103 __le16 ip_identification;
104 u8 flags;
105 u8 reserved;
Raja Manid9156b52015-06-22 20:22:27 +0530106 struct htt_data_tx_desc_frag frags[6];
107};
108
Manikanta Pubbisettyb9635192015-07-20 17:56:12 +0530109#define HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE BIT(0)
110#define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE BIT(1)
111#define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE BIT(2)
112#define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE BIT(3)
113#define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE BIT(4)
114
115#define HTT_MSDU_CHECKSUM_ENABLE (HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE \
116 | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE \
117 | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE \
118 | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE \
119 | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE)
120
Kalle Valo5e3dd152013-06-12 20:52:10 +0300121enum htt_data_tx_desc_flags0 {
122 HTT_DATA_TX_DESC_FLAGS0_MAC_HDR_PRESENT = 1 << 0,
123 HTT_DATA_TX_DESC_FLAGS0_NO_AGGR = 1 << 1,
124 HTT_DATA_TX_DESC_FLAGS0_NO_ENCRYPT = 1 << 2,
125 HTT_DATA_TX_DESC_FLAGS0_NO_CLASSIFY = 1 << 3,
126 HTT_DATA_TX_DESC_FLAGS0_RSVD0 = 1 << 4
127#define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_MASK 0xE0
128#define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_LSB 5
129};
130
131enum htt_data_tx_desc_flags1 {
132#define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_BITS 6
133#define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_MASK 0x003F
134#define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_LSB 0
135#define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_BITS 5
136#define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_MASK 0x07C0
137#define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_LSB 6
138 HTT_DATA_TX_DESC_FLAGS1_POSTPONED = 1 << 11,
139 HTT_DATA_TX_DESC_FLAGS1_MORE_IN_BATCH = 1 << 12,
140 HTT_DATA_TX_DESC_FLAGS1_CKSUM_L3_OFFLOAD = 1 << 13,
141 HTT_DATA_TX_DESC_FLAGS1_CKSUM_L4_OFFLOAD = 1 << 14,
142 HTT_DATA_TX_DESC_FLAGS1_RSVD1 = 1 << 15
143};
144
145enum htt_data_tx_ext_tid {
146 HTT_DATA_TX_EXT_TID_NON_QOS_MCAST_BCAST = 16,
147 HTT_DATA_TX_EXT_TID_MGMT = 17,
148 HTT_DATA_TX_EXT_TID_INVALID = 31
149};
150
151#define HTT_INVALID_PEERID 0xFFFF
152
153/*
154 * htt_data_tx_desc - used for data tx path
155 *
156 * Note: vdev_id irrelevant for pkt_type == raw and no_classify == 1.
157 * ext_tid: for qos-data frames (0-15), see %HTT_DATA_TX_EXT_TID_
158 * for special kinds of tids
159 * postponed: only for HL hosts. indicates if this is a resend
160 * (HL hosts manage queues on the host )
161 * more_in_batch: only for HL hosts. indicates if more packets are
162 * pending. this allows target to wait and aggregate
Michal Kazior8d6d3622014-11-24 14:58:31 +0100163 * freq: 0 means home channel of given vdev. intended for offchannel
Kalle Valo5e3dd152013-06-12 20:52:10 +0300164 */
165struct htt_data_tx_desc {
166 u8 flags0; /* %HTT_DATA_TX_DESC_FLAGS0_ */
167 __le16 flags1; /* %HTT_DATA_TX_DESC_FLAGS1_ */
168 __le16 len;
169 __le16 id;
170 __le32 frags_paddr;
Vasanthakumar Thiagarajand39de992015-11-05 11:34:00 +0530171 union {
172 __le32 peerid;
173 struct {
174 __le16 peerid;
175 __le16 freq;
176 } __packed offchan_tx;
177 } __packed;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300178 u8 prefetch[0]; /* start of frame, for FW classification engine */
179} __packed;
180
181enum htt_rx_ring_flags {
182 HTT_RX_RING_FLAGS_MAC80211_HDR = 1 << 0,
183 HTT_RX_RING_FLAGS_MSDU_PAYLOAD = 1 << 1,
184 HTT_RX_RING_FLAGS_PPDU_START = 1 << 2,
185 HTT_RX_RING_FLAGS_PPDU_END = 1 << 3,
186 HTT_RX_RING_FLAGS_MPDU_START = 1 << 4,
187 HTT_RX_RING_FLAGS_MPDU_END = 1 << 5,
188 HTT_RX_RING_FLAGS_MSDU_START = 1 << 6,
189 HTT_RX_RING_FLAGS_MSDU_END = 1 << 7,
190 HTT_RX_RING_FLAGS_RX_ATTENTION = 1 << 8,
191 HTT_RX_RING_FLAGS_FRAG_INFO = 1 << 9,
192 HTT_RX_RING_FLAGS_UNICAST_RX = 1 << 10,
193 HTT_RX_RING_FLAGS_MULTICAST_RX = 1 << 11,
194 HTT_RX_RING_FLAGS_CTRL_RX = 1 << 12,
195 HTT_RX_RING_FLAGS_MGMT_RX = 1 << 13,
196 HTT_RX_RING_FLAGS_NULL_RX = 1 << 14,
197 HTT_RX_RING_FLAGS_PHY_DATA_RX = 1 << 15
198};
199
Michal Kaziorfe2407a2014-11-27 11:12:43 +0100200#define HTT_RX_RING_SIZE_MIN 128
201#define HTT_RX_RING_SIZE_MAX 2048
202
Kalle Valo5e3dd152013-06-12 20:52:10 +0300203struct htt_rx_ring_setup_ring {
204 __le32 fw_idx_shadow_reg_paddr;
205 __le32 rx_ring_base_paddr;
206 __le16 rx_ring_len; /* in 4-byte words */
207 __le16 rx_ring_bufsize; /* rx skb size - in bytes */
208 __le16 flags; /* %HTT_RX_RING_FLAGS_ */
209 __le16 fw_idx_init_val;
210
211 /* the following offsets are in 4-byte units */
212 __le16 mac80211_hdr_offset;
213 __le16 msdu_payload_offset;
214 __le16 ppdu_start_offset;
215 __le16 ppdu_end_offset;
216 __le16 mpdu_start_offset;
217 __le16 mpdu_end_offset;
218 __le16 msdu_start_offset;
219 __le16 msdu_end_offset;
220 __le16 rx_attention_offset;
221 __le16 frag_info_offset;
222} __packed;
223
224struct htt_rx_ring_setup_hdr {
225 u8 num_rings; /* supported values: 1, 2 */
226 __le16 rsvd0;
227} __packed;
228
229struct htt_rx_ring_setup {
230 struct htt_rx_ring_setup_hdr hdr;
231 struct htt_rx_ring_setup_ring rings[0];
232} __packed;
233
234/*
235 * htt_stats_req - request target to send specified statistics
236 *
237 * @msg_type: hardcoded %HTT_H2T_MSG_TYPE_STATS_REQ
238 * @upload_types: see %htt_dbg_stats_type. this is 24bit field actually
239 * so make sure its little-endian.
240 * @reset_types: see %htt_dbg_stats_type. this is 24bit field actually
241 * so make sure its little-endian.
242 * @cfg_val: stat_type specific configuration
243 * @stat_type: see %htt_dbg_stats_type
244 * @cookie_lsb: used for confirmation message from target->host
245 * @cookie_msb: ditto as %cookie
246 */
247struct htt_stats_req {
248 u8 upload_types[3];
249 u8 rsvd0;
250 u8 reset_types[3];
251 struct {
252 u8 mpdu_bytes;
253 u8 mpdu_num_msdus;
254 u8 msdu_bytes;
255 } __packed;
256 u8 stat_type;
257 __le32 cookie_lsb;
258 __le32 cookie_msb;
259} __packed;
260
261#define HTT_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
262
263/*
264 * htt_oob_sync_req - request out-of-band sync
265 *
266 * The HTT SYNC tells the target to suspend processing of subsequent
267 * HTT host-to-target messages until some other target agent locally
268 * informs the target HTT FW that the current sync counter is equal to
269 * or greater than (in a modulo sense) the sync counter specified in
270 * the SYNC message.
271 *
272 * This allows other host-target components to synchronize their operation
273 * with HTT, e.g. to ensure that tx frames don't get transmitted until a
274 * security key has been downloaded to and activated by the target.
275 * In the absence of any explicit synchronization counter value
276 * specification, the target HTT FW will use zero as the default current
277 * sync value.
278 *
279 * The HTT target FW will suspend its host->target message processing as long
280 * as 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128.
281 */
282struct htt_oob_sync_req {
283 u8 sync_count;
284 __le16 rsvd0;
285} __packed;
286
Kalle Valo5e3dd152013-06-12 20:52:10 +0300287struct htt_aggr_conf {
288 u8 max_num_ampdu_subframes;
Janusz Dziedzicd3856232014-06-02 21:19:46 +0300289 /* amsdu_subframes is limited by 0x1F mask */
290 u8 max_num_amsdu_subframes;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300291} __packed;
292
293#define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
Raja Mani1d0088f2015-07-21 10:52:00 +0530294struct htt_mgmt_tx_desc_qca99x0 {
295 __le32 rate;
296} __packed;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300297
298struct htt_mgmt_tx_desc {
299 u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
300 __le32 msdu_paddr;
301 __le32 desc_id;
302 __le32 len;
303 __le32 vdev_id;
304 u8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN];
Raja Mani1d0088f2015-07-21 10:52:00 +0530305 union {
306 struct htt_mgmt_tx_desc_qca99x0 qca99x0;
307 } __packed;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300308} __packed;
309
310enum htt_mgmt_tx_status {
311 HTT_MGMT_TX_STATUS_OK = 0,
312 HTT_MGMT_TX_STATUS_RETRY = 1,
313 HTT_MGMT_TX_STATUS_DROP = 2
314};
315
316/*=== target -> host messages ===============================================*/
317
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200318enum htt_main_t2h_msg_type {
319 HTT_MAIN_T2H_MSG_TYPE_VERSION_CONF = 0x0,
320 HTT_MAIN_T2H_MSG_TYPE_RX_IND = 0x1,
321 HTT_MAIN_T2H_MSG_TYPE_RX_FLUSH = 0x2,
322 HTT_MAIN_T2H_MSG_TYPE_PEER_MAP = 0x3,
323 HTT_MAIN_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
324 HTT_MAIN_T2H_MSG_TYPE_RX_ADDBA = 0x5,
325 HTT_MAIN_T2H_MSG_TYPE_RX_DELBA = 0x6,
326 HTT_MAIN_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
327 HTT_MAIN_T2H_MSG_TYPE_PKTLOG = 0x8,
328 HTT_MAIN_T2H_MSG_TYPE_STATS_CONF = 0x9,
329 HTT_MAIN_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
330 HTT_MAIN_T2H_MSG_TYPE_SEC_IND = 0xb,
331 HTT_MAIN_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
332 HTT_MAIN_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
333 HTT_MAIN_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
334 HTT_MAIN_T2H_MSG_TYPE_RX_PN_IND = 0x10,
335 HTT_MAIN_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
336 HTT_MAIN_T2H_MSG_TYPE_TEST,
337 /* keep this last */
338 HTT_MAIN_T2H_NUM_MSGS
339};
340
341enum htt_10x_t2h_msg_type {
342 HTT_10X_T2H_MSG_TYPE_VERSION_CONF = 0x0,
343 HTT_10X_T2H_MSG_TYPE_RX_IND = 0x1,
344 HTT_10X_T2H_MSG_TYPE_RX_FLUSH = 0x2,
345 HTT_10X_T2H_MSG_TYPE_PEER_MAP = 0x3,
346 HTT_10X_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
347 HTT_10X_T2H_MSG_TYPE_RX_ADDBA = 0x5,
348 HTT_10X_T2H_MSG_TYPE_RX_DELBA = 0x6,
349 HTT_10X_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
350 HTT_10X_T2H_MSG_TYPE_PKTLOG = 0x8,
351 HTT_10X_T2H_MSG_TYPE_STATS_CONF = 0x9,
352 HTT_10X_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
353 HTT_10X_T2H_MSG_TYPE_SEC_IND = 0xb,
354 HTT_10X_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc,
355 HTT_10X_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
356 HTT_10X_T2H_MSG_TYPE_TEST = 0xe,
357 HTT_10X_T2H_MSG_TYPE_CHAN_CHANGE = 0xf,
358 HTT_10X_T2H_MSG_TYPE_AGGR_CONF = 0x11,
359 HTT_10X_T2H_MSG_TYPE_STATS_NOUPLOAD = 0x12,
360 HTT_10X_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0x13,
361 /* keep this last */
362 HTT_10X_T2H_NUM_MSGS
363};
364
365enum htt_tlv_t2h_msg_type {
366 HTT_TLV_T2H_MSG_TYPE_VERSION_CONF = 0x0,
367 HTT_TLV_T2H_MSG_TYPE_RX_IND = 0x1,
368 HTT_TLV_T2H_MSG_TYPE_RX_FLUSH = 0x2,
369 HTT_TLV_T2H_MSG_TYPE_PEER_MAP = 0x3,
370 HTT_TLV_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
371 HTT_TLV_T2H_MSG_TYPE_RX_ADDBA = 0x5,
372 HTT_TLV_T2H_MSG_TYPE_RX_DELBA = 0x6,
373 HTT_TLV_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
374 HTT_TLV_T2H_MSG_TYPE_PKTLOG = 0x8,
375 HTT_TLV_T2H_MSG_TYPE_STATS_CONF = 0x9,
376 HTT_TLV_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
377 HTT_TLV_T2H_MSG_TYPE_SEC_IND = 0xb,
378 HTT_TLV_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* deprecated */
379 HTT_TLV_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
380 HTT_TLV_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
381 HTT_TLV_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
382 HTT_TLV_T2H_MSG_TYPE_RX_PN_IND = 0x10,
383 HTT_TLV_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
384 HTT_TLV_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
Michal Kaziorc5450702015-01-24 12:14:48 +0200385 /* 0x13 reservd */
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200386 HTT_TLV_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
387 HTT_TLV_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
388 HTT_TLV_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
389 HTT_TLV_T2H_MSG_TYPE_TEST,
390 /* keep this last */
391 HTT_TLV_T2H_NUM_MSGS
392};
Michal Kaziorc5450702015-01-24 12:14:48 +0200393
Raja Mani721ad3c2015-06-22 20:22:24 +0530394enum htt_10_4_t2h_msg_type {
395 HTT_10_4_T2H_MSG_TYPE_VERSION_CONF = 0x0,
396 HTT_10_4_T2H_MSG_TYPE_RX_IND = 0x1,
397 HTT_10_4_T2H_MSG_TYPE_RX_FLUSH = 0x2,
398 HTT_10_4_T2H_MSG_TYPE_PEER_MAP = 0x3,
399 HTT_10_4_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
400 HTT_10_4_T2H_MSG_TYPE_RX_ADDBA = 0x5,
401 HTT_10_4_T2H_MSG_TYPE_RX_DELBA = 0x6,
402 HTT_10_4_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
403 HTT_10_4_T2H_MSG_TYPE_PKTLOG = 0x8,
404 HTT_10_4_T2H_MSG_TYPE_STATS_CONF = 0x9,
405 HTT_10_4_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
406 HTT_10_4_T2H_MSG_TYPE_SEC_IND = 0xb,
407 HTT_10_4_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc,
408 HTT_10_4_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
409 HTT_10_4_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
410 HTT_10_4_T2H_MSG_TYPE_CHAN_CHANGE = 0xf,
411 HTT_10_4_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0x10,
412 HTT_10_4_T2H_MSG_TYPE_RX_PN_IND = 0x11,
413 HTT_10_4_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x12,
414 HTT_10_4_T2H_MSG_TYPE_TEST = 0x13,
415 HTT_10_4_T2H_MSG_TYPE_EN_STATS = 0x14,
416 HTT_10_4_T2H_MSG_TYPE_AGGR_CONF = 0x15,
417 HTT_10_4_T2H_MSG_TYPE_TX_FETCH_IND = 0x16,
Michal Kaziordf94e702016-01-21 14:13:23 +0100418 HTT_10_4_T2H_MSG_TYPE_TX_FETCH_CONFIRM = 0x17,
Raja Mani721ad3c2015-06-22 20:22:24 +0530419 HTT_10_4_T2H_MSG_TYPE_STATS_NOUPLOAD = 0x18,
420 /* 0x19 to 0x2f are reserved */
Michal Kaziordf94e702016-01-21 14:13:23 +0100421 HTT_10_4_T2H_MSG_TYPE_TX_MODE_SWITCH_IND = 0x30,
Raja Mani721ad3c2015-06-22 20:22:24 +0530422 /* keep this last */
423 HTT_10_4_T2H_NUM_MSGS
424};
425
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200426enum htt_t2h_msg_type {
427 HTT_T2H_MSG_TYPE_VERSION_CONF,
428 HTT_T2H_MSG_TYPE_RX_IND,
429 HTT_T2H_MSG_TYPE_RX_FLUSH,
430 HTT_T2H_MSG_TYPE_PEER_MAP,
431 HTT_T2H_MSG_TYPE_PEER_UNMAP,
432 HTT_T2H_MSG_TYPE_RX_ADDBA,
433 HTT_T2H_MSG_TYPE_RX_DELBA,
434 HTT_T2H_MSG_TYPE_TX_COMPL_IND,
435 HTT_T2H_MSG_TYPE_PKTLOG,
436 HTT_T2H_MSG_TYPE_STATS_CONF,
437 HTT_T2H_MSG_TYPE_RX_FRAG_IND,
438 HTT_T2H_MSG_TYPE_SEC_IND,
439 HTT_T2H_MSG_TYPE_RC_UPDATE_IND,
440 HTT_T2H_MSG_TYPE_TX_INSPECT_IND,
441 HTT_T2H_MSG_TYPE_MGMT_TX_COMPLETION,
442 HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND,
443 HTT_T2H_MSG_TYPE_RX_PN_IND,
444 HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND,
445 HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND,
446 HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE,
447 HTT_T2H_MSG_TYPE_CHAN_CHANGE,
448 HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR,
449 HTT_T2H_MSG_TYPE_AGGR_CONF,
450 HTT_T2H_MSG_TYPE_STATS_NOUPLOAD,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300451 HTT_T2H_MSG_TYPE_TEST,
Raja Mani721ad3c2015-06-22 20:22:24 +0530452 HTT_T2H_MSG_TYPE_EN_STATS,
453 HTT_T2H_MSG_TYPE_TX_FETCH_IND,
Michal Kaziordf94e702016-01-21 14:13:23 +0100454 HTT_T2H_MSG_TYPE_TX_FETCH_CONFIRM,
455 HTT_T2H_MSG_TYPE_TX_MODE_SWITCH_IND,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300456 /* keep this last */
457 HTT_T2H_NUM_MSGS
458};
459
460/*
461 * htt_resp_hdr - header for target-to-host messages
462 *
463 * msg_type: see htt_t2h_msg_type
464 */
465struct htt_resp_hdr {
466 u8 msg_type;
467} __packed;
468
469#define HTT_RESP_HDR_MSG_TYPE_OFFSET 0
470#define HTT_RESP_HDR_MSG_TYPE_MASK 0xff
471#define HTT_RESP_HDR_MSG_TYPE_LSB 0
472
473/* htt_ver_resp - response sent for htt_ver_req */
474struct htt_ver_resp {
475 u8 minor;
476 u8 major;
477 u8 rsvd0;
478} __packed;
479
480struct htt_mgmt_tx_completion {
481 u8 rsvd0;
482 u8 rsvd1;
483 u8 rsvd2;
484 __le32 desc_id;
485 __le32 status;
486} __packed;
487
Vasanthakumar Thiagarajandc737872016-06-07 15:47:03 +0300488#define HTT_RX_INDICATION_INFO0_EXT_TID_MASK (0x1F)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300489#define HTT_RX_INDICATION_INFO0_EXT_TID_LSB (0)
Vasanthakumar Thiagarajandc737872016-06-07 15:47:03 +0300490#define HTT_RX_INDICATION_INFO0_FLUSH_VALID (1 << 5)
491#define HTT_RX_INDICATION_INFO0_RELEASE_VALID (1 << 6)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300492
493#define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_MASK 0x0000003F
494#define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_LSB 0
495#define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_MASK 0x00000FC0
496#define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_LSB 6
497#define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_MASK 0x0003F000
498#define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_LSB 12
499#define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_MASK 0x00FC0000
500#define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_LSB 18
501#define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_MASK 0xFF000000
502#define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_LSB 24
503
504struct htt_rx_indication_hdr {
505 u8 info0; /* %HTT_RX_INDICATION_INFO0_ */
506 __le16 peer_id;
507 __le32 info1; /* %HTT_RX_INDICATION_INFO1_ */
508} __packed;
509
510#define HTT_RX_INDICATION_INFO0_PHY_ERR_VALID (1 << 0)
511#define HTT_RX_INDICATION_INFO0_LEGACY_RATE_MASK (0x1E)
512#define HTT_RX_INDICATION_INFO0_LEGACY_RATE_LSB (1)
513#define HTT_RX_INDICATION_INFO0_LEGACY_RATE_CCK (1 << 5)
514#define HTT_RX_INDICATION_INFO0_END_VALID (1 << 6)
515#define HTT_RX_INDICATION_INFO0_START_VALID (1 << 7)
516
517#define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_MASK 0x00FFFFFF
518#define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_LSB 0
519#define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_MASK 0xFF000000
520#define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_LSB 24
521
522#define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_MASK 0x00FFFFFF
523#define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_LSB 0
524#define HTT_RX_INDICATION_INFO2_SERVICE_MASK 0xFF000000
525#define HTT_RX_INDICATION_INFO2_SERVICE_LSB 24
526
527enum htt_rx_legacy_rate {
528 HTT_RX_OFDM_48 = 0,
529 HTT_RX_OFDM_24 = 1,
530 HTT_RX_OFDM_12,
531 HTT_RX_OFDM_6,
532 HTT_RX_OFDM_54,
533 HTT_RX_OFDM_36,
534 HTT_RX_OFDM_18,
535 HTT_RX_OFDM_9,
536
537 /* long preamble */
538 HTT_RX_CCK_11_LP = 0,
539 HTT_RX_CCK_5_5_LP = 1,
540 HTT_RX_CCK_2_LP,
541 HTT_RX_CCK_1_LP,
542 /* short preamble */
543 HTT_RX_CCK_11_SP,
544 HTT_RX_CCK_5_5_SP,
545 HTT_RX_CCK_2_SP
546};
547
548enum htt_rx_legacy_rate_type {
549 HTT_RX_LEGACY_RATE_OFDM = 0,
550 HTT_RX_LEGACY_RATE_CCK
551};
552
553enum htt_rx_preamble_type {
554 HTT_RX_LEGACY = 0x4,
555 HTT_RX_HT = 0x8,
556 HTT_RX_HT_WITH_TXBF = 0x9,
557 HTT_RX_VHT = 0xC,
558 HTT_RX_VHT_WITH_TXBF = 0xD,
559};
560
561/*
562 * Fields: phy_err_valid, phy_err_code, tsf,
563 * usec_timestamp, sub_usec_timestamp
564 * ..are valid only if end_valid == 1.
565 *
566 * Fields: rssi_chains, legacy_rate_type,
567 * legacy_rate_cck, preamble_type, service,
568 * vht_sig_*
569 * ..are valid only if start_valid == 1;
570 */
571struct htt_rx_indication_ppdu {
572 u8 combined_rssi;
573 u8 sub_usec_timestamp;
574 u8 phy_err_code;
575 u8 info0; /* HTT_RX_INDICATION_INFO0_ */
576 struct {
577 u8 pri20_db;
578 u8 ext20_db;
579 u8 ext40_db;
580 u8 ext80_db;
581 } __packed rssi_chains[4];
582 __le32 tsf;
583 __le32 usec_timestamp;
584 __le32 info1; /* HTT_RX_INDICATION_INFO1_ */
585 __le32 info2; /* HTT_RX_INDICATION_INFO2_ */
586} __packed;
587
588enum htt_rx_mpdu_status {
589 HTT_RX_IND_MPDU_STATUS_UNKNOWN = 0x0,
590 HTT_RX_IND_MPDU_STATUS_OK,
591 HTT_RX_IND_MPDU_STATUS_ERR_FCS,
592 HTT_RX_IND_MPDU_STATUS_ERR_DUP,
593 HTT_RX_IND_MPDU_STATUS_ERR_REPLAY,
594 HTT_RX_IND_MPDU_STATUS_ERR_INV_PEER,
595 /* only accept EAPOL frames */
596 HTT_RX_IND_MPDU_STATUS_UNAUTH_PEER,
597 HTT_RX_IND_MPDU_STATUS_OUT_OF_SYNC,
598 /* Non-data in promiscous mode */
599 HTT_RX_IND_MPDU_STATUS_MGMT_CTRL,
600 HTT_RX_IND_MPDU_STATUS_TKIP_MIC_ERR,
601 HTT_RX_IND_MPDU_STATUS_DECRYPT_ERR,
602 HTT_RX_IND_MPDU_STATUS_MPDU_LENGTH_ERR,
603 HTT_RX_IND_MPDU_STATUS_ENCRYPT_REQUIRED_ERR,
604 HTT_RX_IND_MPDU_STATUS_PRIVACY_ERR,
605
606 /*
607 * MISC: discard for unspecified reasons.
608 * Leave this enum value last.
609 */
610 HTT_RX_IND_MPDU_STATUS_ERR_MISC = 0xFF
611};
612
613struct htt_rx_indication_mpdu_range {
614 u8 mpdu_count;
615 u8 mpdu_range_status; /* %htt_rx_mpdu_status */
616 u8 pad0;
617 u8 pad1;
618} __packed;
619
620struct htt_rx_indication_prefix {
621 __le16 fw_rx_desc_bytes;
622 u8 pad0;
623 u8 pad1;
624};
625
626struct htt_rx_indication {
627 struct htt_rx_indication_hdr hdr;
628 struct htt_rx_indication_ppdu ppdu;
629 struct htt_rx_indication_prefix prefix;
630
631 /*
632 * the following fields are both dynamically sized, so
633 * take care addressing them
634 */
635
636 /* the size of this is %fw_rx_desc_bytes */
637 struct fw_rx_desc_base fw_desc;
638
639 /*
640 * %mpdu_ranges starts after &%prefix + roundup(%fw_rx_desc_bytes, 4)
641 * and has %num_mpdu_ranges elements.
642 */
643 struct htt_rx_indication_mpdu_range mpdu_ranges[0];
644} __packed;
645
646static inline struct htt_rx_indication_mpdu_range *
647 htt_rx_ind_get_mpdu_ranges(struct htt_rx_indication *rx_ind)
648{
649 void *ptr = rx_ind;
650
651 ptr += sizeof(rx_ind->hdr)
652 + sizeof(rx_ind->ppdu)
653 + sizeof(rx_ind->prefix)
654 + roundup(__le16_to_cpu(rx_ind->prefix.fw_rx_desc_bytes), 4);
655 return ptr;
656}
657
658enum htt_rx_flush_mpdu_status {
659 HTT_RX_FLUSH_MPDU_DISCARD = 0,
660 HTT_RX_FLUSH_MPDU_REORDER = 1,
661};
662
663/*
664 * htt_rx_flush - discard or reorder given range of mpdus
665 *
666 * Note: host must check if all sequence numbers between
667 * [seq_num_start, seq_num_end-1] are valid.
668 */
669struct htt_rx_flush {
670 __le16 peer_id;
671 u8 tid;
672 u8 rsvd0;
673 u8 mpdu_status; /* %htt_rx_flush_mpdu_status */
674 u8 seq_num_start; /* it is 6 LSBs of 802.11 seq no */
675 u8 seq_num_end; /* it is 6 LSBs of 802.11 seq no */
676};
677
678struct htt_rx_peer_map {
679 u8 vdev_id;
680 __le16 peer_id;
681 u8 addr[6];
682 u8 rsvd0;
683 u8 rsvd1;
684} __packed;
685
686struct htt_rx_peer_unmap {
687 u8 rsvd0;
688 __le16 peer_id;
689} __packed;
690
691enum htt_security_types {
692 HTT_SECURITY_NONE,
693 HTT_SECURITY_WEP128,
694 HTT_SECURITY_WEP104,
695 HTT_SECURITY_WEP40,
696 HTT_SECURITY_TKIP,
697 HTT_SECURITY_TKIP_NOMIC,
698 HTT_SECURITY_AES_CCMP,
699 HTT_SECURITY_WAPI,
700
701 HTT_NUM_SECURITY_TYPES /* keep this last! */
702};
703
704enum htt_security_flags {
705#define HTT_SECURITY_TYPE_MASK 0x7F
706#define HTT_SECURITY_TYPE_LSB 0
707 HTT_SECURITY_IS_UNICAST = 1 << 7
708};
709
710struct htt_security_indication {
711 union {
712 /* dont use bitfields; undefined behaviour */
713 u8 flags; /* %htt_security_flags */
714 struct {
715 u8 security_type:7, /* %htt_security_types */
716 is_unicast:1;
717 } __packed;
718 } __packed;
719 __le16 peer_id;
720 u8 michael_key[8];
721 u8 wapi_rsc[16];
722} __packed;
723
724#define HTT_RX_BA_INFO0_TID_MASK 0x000F
725#define HTT_RX_BA_INFO0_TID_LSB 0
726#define HTT_RX_BA_INFO0_PEER_ID_MASK 0xFFF0
727#define HTT_RX_BA_INFO0_PEER_ID_LSB 4
728
729struct htt_rx_addba {
730 u8 window_size;
731 __le16 info0; /* %HTT_RX_BA_INFO0_ */
732} __packed;
733
734struct htt_rx_delba {
735 u8 rsvd0;
736 __le16 info0; /* %HTT_RX_BA_INFO0_ */
737} __packed;
738
739enum htt_data_tx_status {
740 HTT_DATA_TX_STATUS_OK = 0,
741 HTT_DATA_TX_STATUS_DISCARD = 1,
742 HTT_DATA_TX_STATUS_NO_ACK = 2,
743 HTT_DATA_TX_STATUS_POSTPONE = 3, /* HL only */
744 HTT_DATA_TX_STATUS_DOWNLOAD_FAIL = 128
745};
746
747enum htt_data_tx_flags {
748#define HTT_DATA_TX_STATUS_MASK 0x07
749#define HTT_DATA_TX_STATUS_LSB 0
750#define HTT_DATA_TX_TID_MASK 0x78
751#define HTT_DATA_TX_TID_LSB 3
752 HTT_DATA_TX_TID_INVALID = 1 << 7
753};
754
755#define HTT_TX_COMPL_INV_MSDU_ID 0xFFFF
756
757struct htt_data_tx_completion {
758 union {
759 u8 flags;
760 struct {
761 u8 status:3,
762 tid:4,
763 tid_invalid:1;
764 } __packed;
765 } __packed;
766 u8 num_msdus;
767 u8 rsvd0;
768 __le16 msdus[0]; /* variable length based on %num_msdus */
769} __packed;
770
771struct htt_tx_compl_ind_base {
772 u32 hdr;
773 u16 payload[1/*or more*/];
774} __packed;
775
776struct htt_rc_tx_done_params {
777 u32 rate_code;
778 u32 rate_code_flags;
779 u32 flags;
780 u32 num_enqued; /* 1 for non-AMPDU */
781 u32 num_retries;
782 u32 num_failed; /* for AMPDU */
783 u32 ack_rssi;
784 u32 time_stamp;
785 u32 is_probe;
786};
787
788struct htt_rc_update {
789 u8 vdev_id;
790 __le16 peer_id;
791 u8 addr[6];
792 u8 num_elems;
793 u8 rsvd0;
794 struct htt_rc_tx_done_params params[0]; /* variable length %num_elems */
795} __packed;
796
797/* see htt_rx_indication for similar fields and descriptions */
798struct htt_rx_fragment_indication {
799 union {
800 u8 info0; /* %HTT_RX_FRAG_IND_INFO0_ */
801 struct {
802 u8 ext_tid:5,
803 flush_valid:1;
804 } __packed;
805 } __packed;
806 __le16 peer_id;
807 __le32 info1; /* %HTT_RX_FRAG_IND_INFO1_ */
808 __le16 fw_rx_desc_bytes;
809 __le16 rsvd0;
810
811 u8 fw_msdu_rx_desc[0];
812} __packed;
813
814#define HTT_RX_FRAG_IND_INFO0_EXT_TID_MASK 0x1F
815#define HTT_RX_FRAG_IND_INFO0_EXT_TID_LSB 0
816#define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_MASK 0x20
817#define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_LSB 5
818
819#define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_MASK 0x0000003F
820#define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_LSB 0
821#define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_MASK 0x00000FC0
822#define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_LSB 6
823
Michal Kaziorc5450702015-01-24 12:14:48 +0200824struct htt_rx_pn_ind {
825 __le16 peer_id;
826 u8 tid;
827 u8 seqno_start;
828 u8 seqno_end;
829 u8 pn_ie_count;
830 u8 reserved;
831 u8 pn_ies[0];
832} __packed;
833
834struct htt_rx_offload_msdu {
835 __le16 msdu_len;
836 __le16 peer_id;
837 u8 vdev_id;
838 u8 tid;
839 u8 fw_desc;
840 u8 payload[0];
841} __packed;
842
843struct htt_rx_offload_ind {
844 u8 reserved;
845 __le16 msdu_count;
846} __packed;
847
848struct htt_rx_in_ord_msdu_desc {
849 __le32 msdu_paddr;
850 __le16 msdu_len;
851 u8 fw_desc;
852 u8 reserved;
853} __packed;
854
855struct htt_rx_in_ord_ind {
856 u8 info;
857 __le16 peer_id;
858 u8 vdev_id;
859 u8 reserved;
860 __le16 msdu_count;
861 struct htt_rx_in_ord_msdu_desc msdu_descs[0];
862} __packed;
863
864#define HTT_RX_IN_ORD_IND_INFO_TID_MASK 0x0000001f
865#define HTT_RX_IN_ORD_IND_INFO_TID_LSB 0
866#define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_MASK 0x00000020
867#define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_LSB 5
868#define HTT_RX_IN_ORD_IND_INFO_FRAG_MASK 0x00000040
869#define HTT_RX_IN_ORD_IND_INFO_FRAG_LSB 6
870
Kalle Valo5e3dd152013-06-12 20:52:10 +0300871/*
872 * target -> host test message definition
873 *
874 * The following field definitions describe the format of the test
875 * message sent from the target to the host.
876 * The message consists of a 4-octet header, followed by a variable
877 * number of 32-bit integer values, followed by a variable number
878 * of 8-bit character values.
879 *
880 * |31 16|15 8|7 0|
881 * |-----------------------------------------------------------|
882 * | num chars | num ints | msg type |
883 * |-----------------------------------------------------------|
884 * | int 0 |
885 * |-----------------------------------------------------------|
886 * | int 1 |
887 * |-----------------------------------------------------------|
888 * | ... |
889 * |-----------------------------------------------------------|
890 * | char 3 | char 2 | char 1 | char 0 |
891 * |-----------------------------------------------------------|
892 * | | | ... | char 4 |
893 * |-----------------------------------------------------------|
894 * - MSG_TYPE
895 * Bits 7:0
896 * Purpose: identifies this as a test message
897 * Value: HTT_MSG_TYPE_TEST
898 * - NUM_INTS
899 * Bits 15:8
900 * Purpose: indicate how many 32-bit integers follow the message header
901 * - NUM_CHARS
902 * Bits 31:16
903 * Purpose: indicate how many 8-bit charaters follow the series of integers
904 */
905struct htt_rx_test {
906 u8 num_ints;
907 __le16 num_chars;
908
909 /* payload consists of 2 lists:
910 * a) num_ints * sizeof(__le32)
911 * b) num_chars * sizeof(u8) aligned to 4bytes */
912 u8 payload[0];
913} __packed;
914
915static inline __le32 *htt_rx_test_get_ints(struct htt_rx_test *rx_test)
916{
917 return (__le32 *)rx_test->payload;
918}
919
920static inline u8 *htt_rx_test_get_chars(struct htt_rx_test *rx_test)
921{
922 return rx_test->payload + (rx_test->num_ints * sizeof(__le32));
923}
924
925/*
926 * target -> host packet log message
927 *
928 * The following field definitions describe the format of the packet log
929 * message sent from the target to the host.
930 * The message consists of a 4-octet header,followed by a variable number
931 * of 32-bit character values.
932 *
933 * |31 24|23 16|15 8|7 0|
934 * |-----------------------------------------------------------|
935 * | | | | msg type |
936 * |-----------------------------------------------------------|
937 * | payload |
938 * |-----------------------------------------------------------|
939 * - MSG_TYPE
940 * Bits 7:0
941 * Purpose: identifies this as a test message
942 * Value: HTT_MSG_TYPE_PACKETLOG
943 */
944struct htt_pktlog_msg {
945 u8 pad[3];
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +0300946 u8 payload[0];
Kalle Valo5e3dd152013-06-12 20:52:10 +0300947} __packed;
948
949struct htt_dbg_stats_rx_reorder_stats {
950 /* Non QoS MPDUs received */
951 __le32 deliver_non_qos;
952
953 /* MPDUs received in-order */
954 __le32 deliver_in_order;
955
956 /* Flush due to reorder timer expired */
957 __le32 deliver_flush_timeout;
958
959 /* Flush due to move out of window */
960 __le32 deliver_flush_oow;
961
962 /* Flush due to DELBA */
963 __le32 deliver_flush_delba;
964
965 /* MPDUs dropped due to FCS error */
966 __le32 fcs_error;
967
968 /* MPDUs dropped due to monitor mode non-data packet */
969 __le32 mgmt_ctrl;
970
971 /* MPDUs dropped due to invalid peer */
972 __le32 invalid_peer;
973
974 /* MPDUs dropped due to duplication (non aggregation) */
975 __le32 dup_non_aggr;
976
977 /* MPDUs dropped due to processed before */
978 __le32 dup_past;
979
980 /* MPDUs dropped due to duplicate in reorder queue */
981 __le32 dup_in_reorder;
982
983 /* Reorder timeout happened */
984 __le32 reorder_timeout;
985
986 /* invalid bar ssn */
987 __le32 invalid_bar_ssn;
988
989 /* reorder reset due to bar ssn */
990 __le32 ssn_reset;
991};
992
993struct htt_dbg_stats_wal_tx_stats {
994 /* Num HTT cookies queued to dispatch list */
995 __le32 comp_queued;
996
997 /* Num HTT cookies dispatched */
998 __le32 comp_delivered;
999
1000 /* Num MSDU queued to WAL */
1001 __le32 msdu_enqued;
1002
1003 /* Num MPDU queue to WAL */
1004 __le32 mpdu_enqued;
1005
1006 /* Num MSDUs dropped by WMM limit */
1007 __le32 wmm_drop;
1008
1009 /* Num Local frames queued */
1010 __le32 local_enqued;
1011
1012 /* Num Local frames done */
1013 __le32 local_freed;
1014
1015 /* Num queued to HW */
1016 __le32 hw_queued;
1017
1018 /* Num PPDU reaped from HW */
1019 __le32 hw_reaped;
1020
1021 /* Num underruns */
1022 __le32 underrun;
1023
1024 /* Num PPDUs cleaned up in TX abort */
1025 __le32 tx_abort;
1026
1027 /* Num MPDUs requed by SW */
1028 __le32 mpdus_requed;
1029
1030 /* excessive retries */
1031 __le32 tx_ko;
1032
1033 /* data hw rate code */
1034 __le32 data_rc;
1035
1036 /* Scheduler self triggers */
1037 __le32 self_triggers;
1038
1039 /* frames dropped due to excessive sw retries */
1040 __le32 sw_retry_failure;
1041
1042 /* illegal rate phy errors */
1043 __le32 illgl_rate_phy_err;
1044
1045 /* wal pdev continous xretry */
1046 __le32 pdev_cont_xretry;
1047
1048 /* wal pdev continous xretry */
1049 __le32 pdev_tx_timeout;
1050
1051 /* wal pdev resets */
1052 __le32 pdev_resets;
1053
1054 __le32 phy_underrun;
1055
1056 /* MPDU is more than txop limit */
1057 __le32 txop_ovf;
1058} __packed;
1059
1060struct htt_dbg_stats_wal_rx_stats {
1061 /* Cnts any change in ring routing mid-ppdu */
1062 __le32 mid_ppdu_route_change;
1063
1064 /* Total number of statuses processed */
1065 __le32 status_rcvd;
1066
1067 /* Extra frags on rings 0-3 */
1068 __le32 r0_frags;
1069 __le32 r1_frags;
1070 __le32 r2_frags;
1071 __le32 r3_frags;
1072
1073 /* MSDUs / MPDUs delivered to HTT */
1074 __le32 htt_msdus;
1075 __le32 htt_mpdus;
1076
1077 /* MSDUs / MPDUs delivered to local stack */
1078 __le32 loc_msdus;
1079 __le32 loc_mpdus;
1080
1081 /* AMSDUs that have more MSDUs than the status ring size */
1082 __le32 oversize_amsdu;
1083
1084 /* Number of PHY errors */
1085 __le32 phy_errs;
1086
1087 /* Number of PHY errors drops */
1088 __le32 phy_err_drop;
1089
1090 /* Number of mpdu errors - FCS, MIC, ENC etc. */
1091 __le32 mpdu_errs;
1092} __packed;
1093
1094struct htt_dbg_stats_wal_peer_stats {
1095 __le32 dummy; /* REMOVE THIS ONCE REAL PEER STAT COUNTERS ARE ADDED */
1096} __packed;
1097
1098struct htt_dbg_stats_wal_pdev_txrx {
1099 struct htt_dbg_stats_wal_tx_stats tx_stats;
1100 struct htt_dbg_stats_wal_rx_stats rx_stats;
1101 struct htt_dbg_stats_wal_peer_stats peer_stats;
1102} __packed;
1103
1104struct htt_dbg_stats_rx_rate_info {
1105 __le32 mcs[10];
1106 __le32 sgi[10];
1107 __le32 nss[4];
1108 __le32 stbc[10];
1109 __le32 bw[3];
1110 __le32 pream[6];
1111 __le32 ldpc;
1112 __le32 txbf;
1113};
1114
1115/*
1116 * htt_dbg_stats_status -
1117 * present - The requested stats have been delivered in full.
1118 * This indicates that either the stats information was contained
1119 * in its entirety within this message, or else this message
1120 * completes the delivery of the requested stats info that was
1121 * partially delivered through earlier STATS_CONF messages.
1122 * partial - The requested stats have been delivered in part.
1123 * One or more subsequent STATS_CONF messages with the same
1124 * cookie value will be sent to deliver the remainder of the
1125 * information.
1126 * error - The requested stats could not be delivered, for example due
1127 * to a shortage of memory to construct a message holding the
1128 * requested stats.
1129 * invalid - The requested stat type is either not recognized, or the
1130 * target is configured to not gather the stats type in question.
1131 * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
1132 * series_done - This special value indicates that no further stats info
1133 * elements are present within a series of stats info elems
1134 * (within a stats upload confirmation message).
1135 */
1136enum htt_dbg_stats_status {
1137 HTT_DBG_STATS_STATUS_PRESENT = 0,
1138 HTT_DBG_STATS_STATUS_PARTIAL = 1,
1139 HTT_DBG_STATS_STATUS_ERROR = 2,
1140 HTT_DBG_STATS_STATUS_INVALID = 3,
1141 HTT_DBG_STATS_STATUS_SERIES_DONE = 7
1142};
1143
1144/*
1145 * target -> host statistics upload
1146 *
1147 * The following field definitions describe the format of the HTT target
1148 * to host stats upload confirmation message.
1149 * The message contains a cookie echoed from the HTT host->target stats
1150 * upload request, which identifies which request the confirmation is
1151 * for, and a series of tag-length-value stats information elements.
1152 * The tag-length header for each stats info element also includes a
1153 * status field, to indicate whether the request for the stat type in
1154 * question was fully met, partially met, unable to be met, or invalid
1155 * (if the stat type in question is disabled in the target).
1156 * A special value of all 1's in this status field is used to indicate
1157 * the end of the series of stats info elements.
1158 *
1159 *
1160 * |31 16|15 8|7 5|4 0|
1161 * |------------------------------------------------------------|
1162 * | reserved | msg type |
1163 * |------------------------------------------------------------|
1164 * | cookie LSBs |
1165 * |------------------------------------------------------------|
1166 * | cookie MSBs |
1167 * |------------------------------------------------------------|
1168 * | stats entry length | reserved | S |stat type|
1169 * |------------------------------------------------------------|
1170 * | |
1171 * | type-specific stats info |
1172 * | |
1173 * |------------------------------------------------------------|
1174 * | stats entry length | reserved | S |stat type|
1175 * |------------------------------------------------------------|
1176 * | |
1177 * | type-specific stats info |
1178 * | |
1179 * |------------------------------------------------------------|
1180 * | n/a | reserved | 111 | n/a |
1181 * |------------------------------------------------------------|
1182 * Header fields:
1183 * - MSG_TYPE
1184 * Bits 7:0
1185 * Purpose: identifies this is a statistics upload confirmation message
1186 * Value: 0x9
1187 * - COOKIE_LSBS
1188 * Bits 31:0
1189 * Purpose: Provide a mechanism to match a target->host stats confirmation
1190 * message with its preceding host->target stats request message.
1191 * Value: LSBs of the opaque cookie specified by the host-side requestor
1192 * - COOKIE_MSBS
1193 * Bits 31:0
1194 * Purpose: Provide a mechanism to match a target->host stats confirmation
1195 * message with its preceding host->target stats request message.
1196 * Value: MSBs of the opaque cookie specified by the host-side requestor
1197 *
1198 * Stats Information Element tag-length header fields:
1199 * - STAT_TYPE
1200 * Bits 4:0
1201 * Purpose: identifies the type of statistics info held in the
1202 * following information element
1203 * Value: htt_dbg_stats_type
1204 * - STATUS
1205 * Bits 7:5
1206 * Purpose: indicate whether the requested stats are present
1207 * Value: htt_dbg_stats_status, including a special value (0x7) to mark
1208 * the completion of the stats entry series
1209 * - LENGTH
1210 * Bits 31:16
1211 * Purpose: indicate the stats information size
1212 * Value: This field specifies the number of bytes of stats information
1213 * that follows the element tag-length header.
1214 * It is expected but not required that this length is a multiple of
1215 * 4 bytes. Even if the length is not an integer multiple of 4, the
1216 * subsequent stats entry header will begin on a 4-byte aligned
1217 * boundary.
1218 */
1219
1220#define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_MASK 0x1F
1221#define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_LSB 0
1222#define HTT_STATS_CONF_ITEM_INFO_STATUS_MASK 0xE0
1223#define HTT_STATS_CONF_ITEM_INFO_STATUS_LSB 5
1224
1225struct htt_stats_conf_item {
1226 union {
1227 u8 info;
1228 struct {
1229 u8 stat_type:5; /* %HTT_DBG_STATS_ */
1230 u8 status:3; /* %HTT_DBG_STATS_STATUS_ */
1231 } __packed;
1232 } __packed;
1233 u8 pad;
1234 __le16 length;
1235 u8 payload[0]; /* roundup(length, 4) long */
1236} __packed;
1237
1238struct htt_stats_conf {
1239 u8 pad[3];
1240 __le32 cookie_lsb;
1241 __le32 cookie_msb;
1242
1243 /* each item has variable length! */
1244 struct htt_stats_conf_item items[0];
1245} __packed;
1246
1247static inline struct htt_stats_conf_item *htt_stats_conf_next_item(
1248 const struct htt_stats_conf_item *item)
1249{
1250 return (void *)item + sizeof(*item) + roundup(item->length, 4);
1251}
Kalle Valo8cc7f262014-09-14 12:50:39 +03001252
Kalle Valo5e3dd152013-06-12 20:52:10 +03001253/*
1254 * host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
1255 *
1256 * The following field definitions describe the format of the HTT host
1257 * to target frag_desc/msdu_ext bank configuration message.
1258 * The message contains the based address and the min and max id of the
1259 * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
1260 * MSDU_EXT/FRAG_DESC.
1261 * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
1262 * For QCA988X HW the firmware will use fragment_desc_ptr but in WIFI2.0
1263 * the hardware does the mapping/translation.
1264 *
1265 * Total banks that can be configured is configured to 16.
1266 *
1267 * This should be called before any TX has be initiated by the HTT
1268 *
1269 * |31 16|15 8|7 5|4 0|
1270 * |------------------------------------------------------------|
1271 * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
1272 * |------------------------------------------------------------|
1273 * | BANK0_BASE_ADDRESS |
1274 * |------------------------------------------------------------|
1275 * | ... |
1276 * |------------------------------------------------------------|
1277 * | BANK15_BASE_ADDRESS |
1278 * |------------------------------------------------------------|
1279 * | BANK0_MAX_ID | BANK0_MIN_ID |
1280 * |------------------------------------------------------------|
1281 * | ... |
1282 * |------------------------------------------------------------|
1283 * | BANK15_MAX_ID | BANK15_MIN_ID |
1284 * |------------------------------------------------------------|
1285 * Header fields:
1286 * - MSG_TYPE
1287 * Bits 7:0
1288 * Value: 0x6
1289 * - BANKx_BASE_ADDRESS
1290 * Bits 31:0
1291 * Purpose: Provide a mechanism to specify the base address of the MSDU_EXT
1292 * bank physical/bus address.
1293 * - BANKx_MIN_ID
1294 * Bits 15:0
1295 * Purpose: Provide a mechanism to specify the min index that needs to
1296 * mapped.
1297 * - BANKx_MAX_ID
1298 * Bits 31:16
1299 * Purpose: Provide a mechanism to specify the max index that needs to
1300 *
1301 */
1302struct htt_frag_desc_bank_id {
1303 __le16 bank_min_id;
1304 __le16 bank_max_id;
1305} __packed;
1306
1307/* real is 16 but it wouldn't fit in the max htt message size
1308 * so we use a conservatively safe value for now */
1309#define HTT_FRAG_DESC_BANK_MAX 4
1310
Michal Kazior22e6b3b2016-01-21 14:13:24 +01001311#define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_MASK 0x03
1312#define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_LSB 0
1313#define HTT_FRAG_DESC_BANK_CFG_INFO_SWAP BIT(2)
1314#define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_VALID BIT(3)
1315#define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_DEPTH_TYPE_MASK BIT(4)
1316#define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_DEPTH_TYPE_LSB 4
1317
1318enum htt_q_depth_type {
1319 HTT_Q_DEPTH_TYPE_BYTES = 0,
1320 HTT_Q_DEPTH_TYPE_MSDUS = 1,
1321};
1322
1323#define HTT_TX_Q_STATE_NUM_PEERS (TARGET_10_4_NUM_QCACHE_PEERS_MAX + \
1324 TARGET_10_4_NUM_VDEVS)
1325#define HTT_TX_Q_STATE_NUM_TIDS 8
1326#define HTT_TX_Q_STATE_ENTRY_SIZE 1
1327#define HTT_TX_Q_STATE_ENTRY_MULTIPLIER 0
1328
1329/**
1330 * htt_q_state_conf - part of htt_frag_desc_bank_cfg for host q state config
1331 *
1332 * Defines host q state format and behavior. See htt_q_state.
1333 *
1334 * @record_size: Defines the size of each host q entry in bytes. In practice
1335 * however firmware (at least 10.4.3-00191) ignores this host
1336 * configuration value and uses hardcoded value of 1.
1337 * @record_multiplier: This is valid only when q depth type is MSDUs. It
1338 * defines the exponent for the power of 2 multiplication.
1339 */
1340struct htt_q_state_conf {
1341 __le32 paddr;
1342 __le16 num_peers;
1343 __le16 num_tids;
1344 u8 record_size;
1345 u8 record_multiplier;
1346 u8 pad[2];
1347} __packed;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001348
1349struct htt_frag_desc_bank_cfg {
1350 u8 info; /* HTT_FRAG_DESC_BANK_CFG_INFO_ */
1351 u8 num_banks;
1352 u8 desc_size;
1353 __le32 bank_base_addrs[HTT_FRAG_DESC_BANK_MAX];
1354 struct htt_frag_desc_bank_id bank_id[HTT_FRAG_DESC_BANK_MAX];
Michal Kazior22e6b3b2016-01-21 14:13:24 +01001355 struct htt_q_state_conf q_state;
1356} __packed;
1357
1358#define HTT_TX_Q_STATE_ENTRY_COEFFICIENT 128
1359#define HTT_TX_Q_STATE_ENTRY_FACTOR_MASK 0x3f
1360#define HTT_TX_Q_STATE_ENTRY_FACTOR_LSB 0
1361#define HTT_TX_Q_STATE_ENTRY_EXP_MASK 0xc0
1362#define HTT_TX_Q_STATE_ENTRY_EXP_LSB 6
1363
1364/**
1365 * htt_q_state - shared between host and firmware via DMA
1366 *
1367 * This structure is used for the host to expose it's software queue state to
1368 * firmware so that its rate control can schedule fetch requests for optimized
1369 * performance. This is most notably used for MU-MIMO aggregation when multiple
1370 * MU clients are connected.
1371 *
1372 * @count: Each element defines the host queue depth. When q depth type was
1373 * configured as HTT_Q_DEPTH_TYPE_BYTES then each entry is defined as:
1374 * FACTOR * 128 * 8^EXP (see HTT_TX_Q_STATE_ENTRY_FACTOR_MASK and
1375 * HTT_TX_Q_STATE_ENTRY_EXP_MASK). When q depth type was configured as
1376 * HTT_Q_DEPTH_TYPE_MSDUS the number of packets is scaled by 2 **
1377 * record_multiplier (see htt_q_state_conf).
1378 * @map: Used by firmware to quickly check which host queues are not empty. It
1379 * is a bitmap simply saying.
1380 * @seq: Used by firmware to quickly check if the host queues were updated
1381 * since it last checked.
1382 *
1383 * FIXME: Is the q_state map[] size calculation really correct?
1384 */
1385struct htt_q_state {
1386 u8 count[HTT_TX_Q_STATE_NUM_TIDS][HTT_TX_Q_STATE_NUM_PEERS];
1387 u32 map[HTT_TX_Q_STATE_NUM_TIDS][(HTT_TX_Q_STATE_NUM_PEERS + 31) / 32];
1388 __le32 seq;
1389} __packed;
1390
1391#define HTT_TX_FETCH_RECORD_INFO_PEER_ID_MASK 0x0fff
1392#define HTT_TX_FETCH_RECORD_INFO_PEER_ID_LSB 0
1393#define HTT_TX_FETCH_RECORD_INFO_TID_MASK 0xf000
1394#define HTT_TX_FETCH_RECORD_INFO_TID_LSB 12
1395
1396struct htt_tx_fetch_record {
1397 __le16 info; /* HTT_TX_FETCH_IND_RECORD_INFO_ */
1398 __le16 num_msdus;
1399 __le32 num_bytes;
1400} __packed;
1401
1402struct htt_tx_fetch_ind {
1403 u8 pad0;
1404 __le16 fetch_seq_num;
1405 __le32 token;
1406 __le16 num_resp_ids;
1407 __le16 num_records;
1408 struct htt_tx_fetch_record records[0];
1409 __le32 resp_ids[0]; /* ath10k_htt_get_tx_fetch_ind_resp_ids() */
1410} __packed;
1411
1412static inline void *
1413ath10k_htt_get_tx_fetch_ind_resp_ids(struct htt_tx_fetch_ind *ind)
1414{
1415 return (void *)&ind->records[le16_to_cpu(ind->num_records)];
1416}
1417
1418struct htt_tx_fetch_resp {
1419 u8 pad0;
1420 __le16 resp_id;
1421 __le16 fetch_seq_num;
1422 __le16 num_records;
1423 __le32 token;
1424 struct htt_tx_fetch_record records[0];
1425} __packed;
1426
1427struct htt_tx_fetch_confirm {
1428 u8 pad0;
1429 __le16 num_resp_ids;
1430 __le32 resp_ids[0];
1431} __packed;
1432
1433enum htt_tx_mode_switch_mode {
1434 HTT_TX_MODE_SWITCH_PUSH = 0,
1435 HTT_TX_MODE_SWITCH_PUSH_PULL = 1,
1436};
1437
1438#define HTT_TX_MODE_SWITCH_IND_INFO0_ENABLE BIT(0)
1439#define HTT_TX_MODE_SWITCH_IND_INFO0_NUM_RECORDS_MASK 0xfffe
1440#define HTT_TX_MODE_SWITCH_IND_INFO0_NUM_RECORDS_LSB 1
1441
1442#define HTT_TX_MODE_SWITCH_IND_INFO1_MODE_MASK 0x0003
1443#define HTT_TX_MODE_SWITCH_IND_INFO1_MODE_LSB 0
1444#define HTT_TX_MODE_SWITCH_IND_INFO1_THRESHOLD_MASK 0xfffc
1445#define HTT_TX_MODE_SWITCH_IND_INFO1_THRESHOLD_LSB 2
1446
1447#define HTT_TX_MODE_SWITCH_RECORD_INFO0_PEER_ID_MASK 0x0fff
1448#define HTT_TX_MODE_SWITCH_RECORD_INFO0_PEER_ID_LSB 0
1449#define HTT_TX_MODE_SWITCH_RECORD_INFO0_TID_MASK 0xf000
1450#define HTT_TX_MODE_SWITCH_RECORD_INFO0_TID_LSB 12
1451
1452struct htt_tx_mode_switch_record {
1453 __le16 info0; /* HTT_TX_MODE_SWITCH_RECORD_INFO0_ */
1454 __le16 num_max_msdus;
1455} __packed;
1456
1457struct htt_tx_mode_switch_ind {
1458 u8 pad0;
1459 __le16 info0; /* HTT_TX_MODE_SWITCH_IND_INFO0_ */
1460 __le16 info1; /* HTT_TX_MODE_SWITCH_IND_INFO1_ */
1461 u8 pad1[2];
1462 struct htt_tx_mode_switch_record records[0];
Kalle Valo5e3dd152013-06-12 20:52:10 +03001463} __packed;
1464
Rajkumar Manoharan2ce9b252016-03-08 22:57:23 +05301465struct htt_channel_change {
1466 u8 pad[3];
1467 __le32 freq;
1468 __le32 center_freq1;
1469 __le32 center_freq2;
1470 __le32 phymode;
1471} __packed;
1472
Kalle Valo5e3dd152013-06-12 20:52:10 +03001473union htt_rx_pn_t {
1474 /* WEP: 24-bit PN */
1475 u32 pn24;
1476
1477 /* TKIP or CCMP: 48-bit PN */
Kalle Valobeeb1a32016-04-13 14:13:35 +03001478 u64 pn48;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001479
1480 /* WAPI: 128-bit PN */
Kalle Valobeeb1a32016-04-13 14:13:35 +03001481 u64 pn128[2];
Kalle Valo5e3dd152013-06-12 20:52:10 +03001482};
1483
1484struct htt_cmd {
1485 struct htt_cmd_hdr hdr;
1486 union {
1487 struct htt_ver_req ver_req;
1488 struct htt_mgmt_tx_desc mgmt_tx;
1489 struct htt_data_tx_desc data_tx;
1490 struct htt_rx_ring_setup rx_setup;
1491 struct htt_stats_req stats_req;
1492 struct htt_oob_sync_req oob_sync_req;
1493 struct htt_aggr_conf aggr_conf;
1494 struct htt_frag_desc_bank_cfg frag_desc_bank_cfg;
Michal Kazior22e6b3b2016-01-21 14:13:24 +01001495 struct htt_tx_fetch_resp tx_fetch_resp;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001496 };
1497} __packed;
1498
1499struct htt_resp {
1500 struct htt_resp_hdr hdr;
1501 union {
1502 struct htt_ver_resp ver_resp;
1503 struct htt_mgmt_tx_completion mgmt_tx_completion;
1504 struct htt_data_tx_completion data_tx_completion;
1505 struct htt_rx_indication rx_ind;
1506 struct htt_rx_fragment_indication rx_frag_ind;
1507 struct htt_rx_peer_map peer_map;
1508 struct htt_rx_peer_unmap peer_unmap;
1509 struct htt_rx_flush rx_flush;
1510 struct htt_rx_addba rx_addba;
1511 struct htt_rx_delba rx_delba;
1512 struct htt_security_indication security_indication;
1513 struct htt_rc_update rc_update;
1514 struct htt_rx_test rx_test;
1515 struct htt_pktlog_msg pktlog_msg;
1516 struct htt_stats_conf stats_conf;
Michal Kaziorc5450702015-01-24 12:14:48 +02001517 struct htt_rx_pn_ind rx_pn_ind;
1518 struct htt_rx_offload_ind rx_offload_ind;
1519 struct htt_rx_in_ord_ind rx_in_ord_ind;
Michal Kazior22e6b3b2016-01-21 14:13:24 +01001520 struct htt_tx_fetch_ind tx_fetch_ind;
1521 struct htt_tx_fetch_confirm tx_fetch_confirm;
1522 struct htt_tx_mode_switch_ind tx_mode_switch_ind;
Rajkumar Manoharan2ce9b252016-03-08 22:57:23 +05301523 struct htt_channel_change chan_change;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001524 };
1525} __packed;
1526
Kalle Valo5e3dd152013-06-12 20:52:10 +03001527/*** host side structures follow ***/
1528
1529struct htt_tx_done {
Rajkumar Manoharan59465fe2016-03-22 17:22:11 +05301530 u16 msdu_id;
1531 u16 status;
1532};
1533
1534enum htt_tx_compl_state {
1535 HTT_TX_COMPL_STATE_NONE,
1536 HTT_TX_COMPL_STATE_ACK,
1537 HTT_TX_COMPL_STATE_NOACK,
1538 HTT_TX_COMPL_STATE_DISCARD,
Kalle Valo5e3dd152013-06-12 20:52:10 +03001539};
1540
1541struct htt_peer_map_event {
1542 u8 vdev_id;
1543 u16 peer_id;
1544 u8 addr[ETH_ALEN];
1545};
1546
1547struct htt_peer_unmap_event {
1548 u16 peer_id;
1549};
1550
Michal Kaziora16942e2014-02-27 18:50:04 +02001551struct ath10k_htt_txbuf {
1552 struct htt_data_tx_desc_frag frags[2];
1553 struct ath10k_htc_hdr htc_hdr;
1554 struct htt_cmd_hdr cmd_hdr;
1555 struct htt_data_tx_desc cmd_tx;
1556} __packed;
1557
Kalle Valo5e3dd152013-06-12 20:52:10 +03001558struct ath10k_htt {
1559 struct ath10k *ar;
1560 enum ath10k_htc_ep_id eid;
1561
Kalle Valo5e3dd152013-06-12 20:52:10 +03001562 u8 target_version_major;
1563 u8 target_version_minor;
1564 struct completion target_version_received;
David Liuccec9032015-07-24 20:25:32 +03001565 u8 max_num_amsdu;
1566 u8 max_num_ampdu;
Rajkumar Manoharan8348db22015-03-25 13:12:27 +02001567
1568 const enum htt_t2h_msg_type *t2h_msg_types;
1569 u32 t2h_msg_types_max;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001570
1571 struct {
1572 /*
1573 * Ring of network buffer objects - This ring is
1574 * used exclusively by the host SW. This ring
1575 * mirrors the dev_addrs_ring that is shared
1576 * between the host SW and the MAC HW. The host SW
1577 * uses this netbufs ring to locate the network
1578 * buffer objects whose data buffers the HW has
1579 * filled.
1580 */
1581 struct sk_buff **netbufs_ring;
Michal Kaziorc5450702015-01-24 12:14:48 +02001582
1583 /* This is used only with firmware supporting IN_ORD_IND.
1584 *
1585 * With Full Rx Reorder the HTT Rx Ring is more of a temporary
1586 * buffer ring from which buffer addresses are copied by the
1587 * firmware to MAC Rx ring. Firmware then delivers IN_ORD_IND
1588 * pointing to specific (re-ordered) buffers.
1589 *
1590 * FIXME: With kernel generic hashing functions there's a lot
1591 * of hash collisions for sk_buffs.
1592 */
1593 bool in_ord_rx;
1594 DECLARE_HASHTABLE(skb_table, 4);
1595
Kalle Valo5e3dd152013-06-12 20:52:10 +03001596 /*
1597 * Ring of buffer addresses -
1598 * This ring holds the "physical" device address of the
1599 * rx buffers the host SW provides for the MAC HW to
1600 * fill.
1601 */
1602 __le32 *paddrs_ring;
1603
1604 /*
1605 * Base address of ring, as a "physical" device address
1606 * rather than a CPU address.
1607 */
1608 dma_addr_t base_paddr;
1609
1610 /* how many elems in the ring (power of 2) */
1611 int size;
1612
1613 /* size - 1 */
1614 unsigned size_mask;
1615
1616 /* how many rx buffers to keep in the ring */
1617 int fill_level;
1618
1619 /* how many rx buffers (full+empty) are in the ring */
1620 int fill_cnt;
1621
1622 /*
1623 * alloc_idx - where HTT SW has deposited empty buffers
1624 * This is allocated in consistent mem, so that the FW can
1625 * read this variable, and program the HW's FW_IDX reg with
1626 * the value of this shadow register.
1627 */
1628 struct {
1629 __le32 *vaddr;
1630 dma_addr_t paddr;
1631 } alloc_idx;
1632
1633 /* where HTT SW has processed bufs filled by rx MAC DMA */
1634 struct {
1635 unsigned msdu_payld;
1636 } sw_rd_idx;
1637
1638 /*
1639 * refill_retry_timer - timer triggered when the ring is
1640 * not refilled to the level expected
1641 */
1642 struct timer_list refill_retry_timer;
1643
1644 /* Protects access to all rx ring buffer state variables */
1645 spinlock_t lock;
1646 } rx_ring;
1647
1648 unsigned int prefetch_len;
1649
Michal Kazior89d6d832015-01-24 12:14:51 +02001650 /* Protects access to pending_tx, num_pending_tx */
Kalle Valo5e3dd152013-06-12 20:52:10 +03001651 spinlock_t tx_lock;
1652 int max_num_pending_tx;
1653 int num_pending_tx;
Vivek Natarajan7b7da0a2015-08-31 16:34:55 +05301654 int num_pending_mgmt_tx;
Michal Kazior89d6d832015-01-24 12:14:51 +02001655 struct idr pending_tx;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001656 wait_queue_head_t empty_tx_wq;
1657
Rajkumar Manoharan59465fe2016-03-22 17:22:11 +05301658 /* FIFO for storing tx done status {ack, no-ack, discard} and msdu id */
1659 DECLARE_KFIFO_PTR(txdone_fifo, struct htt_tx_done);
1660
Kalle Valo5e3dd152013-06-12 20:52:10 +03001661 /* set if host-fw communication goes haywire
1662 * used to avoid further failures */
1663 bool rx_confused;
Rajkumar Manoharan3128b3d2016-03-22 17:22:15 +05301664 atomic_t num_mpdus_ready;
Michal Kazior6c5151a2014-02-27 18:50:04 +02001665
1666 /* This is used to group tx/rx completions separately and process them
1667 * in batches to reduce cache stalls */
1668 struct tasklet_struct txrx_compl_task;
Michal Kazior6c5151a2014-02-27 18:50:04 +02001669 struct sk_buff_head rx_compl_q;
Michal Kaziorc5450702015-01-24 12:14:48 +02001670 struct sk_buff_head rx_in_ord_compl_q;
Michal Kazior426e10e2016-03-06 16:14:43 +02001671 struct sk_buff_head tx_fetch_ind_q;
Janusz Dziedzic6df92a32014-03-24 21:24:57 +01001672
1673 /* rx_status template */
1674 struct ieee80211_rx_status rx_status;
Raja Manid9156b52015-06-22 20:22:27 +05301675
1676 struct {
1677 dma_addr_t paddr;
1678 struct htt_msdu_ext_desc *vaddr;
1679 } frag_desc;
Peter Oh683b95e2015-10-05 17:56:40 +03001680
1681 struct {
1682 dma_addr_t paddr;
1683 struct ath10k_htt_txbuf *vaddr;
1684 } txbuf;
Michal Kazior9b158732016-01-21 14:13:27 +01001685
1686 struct {
Michal Kaziorc1a43d92016-03-06 16:14:36 +02001687 bool enabled;
Michal Kazior9b158732016-01-21 14:13:27 +01001688 struct htt_q_state *vaddr;
1689 dma_addr_t paddr;
Michal Kazior426e10e2016-03-06 16:14:43 +02001690 u16 num_push_allowed;
Michal Kazior9b158732016-01-21 14:13:27 +01001691 u16 num_peers;
1692 u16 num_tids;
Michal Kazior426e10e2016-03-06 16:14:43 +02001693 enum htt_tx_mode_switch_mode mode;
Michal Kazior9b158732016-01-21 14:13:27 +01001694 enum htt_q_depth_type type;
1695 } tx_q_state;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001696};
1697
1698#define RX_HTT_HDR_STATUS_LEN 64
1699
1700/* This structure layout is programmed via rx ring setup
1701 * so that FW knows how to transfer the rx descriptor to the host.
1702 * Buffers like this are placed on the rx ring. */
1703struct htt_rx_desc {
1704 union {
1705 /* This field is filled on the host using the msdu buffer
1706 * from htt_rx_indication */
1707 struct fw_rx_desc_base fw_desc;
1708 u32 pad;
1709 } __packed;
1710 struct {
1711 struct rx_attention attention;
1712 struct rx_frag_info frag_info;
1713 struct rx_mpdu_start mpdu_start;
1714 struct rx_msdu_start msdu_start;
1715 struct rx_msdu_end msdu_end;
1716 struct rx_mpdu_end mpdu_end;
1717 struct rx_ppdu_start ppdu_start;
1718 struct rx_ppdu_end ppdu_end;
1719 } __packed;
1720 u8 rx_hdr_status[RX_HTT_HDR_STATUS_LEN];
1721 u8 msdu_payload[0];
1722};
1723
1724#define HTT_RX_DESC_ALIGN 8
1725
1726#define HTT_MAC_ADDR_LEN 6
1727
1728/*
1729 * FIX THIS
1730 * Should be: sizeof(struct htt_host_rx_desc) + max rx MSDU size,
1731 * rounded up to a cache line size.
1732 */
1733#define HTT_RX_BUF_SIZE 1920
1734#define HTT_RX_MSDU_SIZE (HTT_RX_BUF_SIZE - (int)sizeof(struct htt_rx_desc))
1735
Michal Kazior6e712d42013-09-24 10:18:36 +02001736/* Refill a bunch of RX buffers for each refill round so that FW/HW can handle
1737 * aggregated traffic more nicely. */
Rajkumar Manoharan5c86d972016-03-22 17:22:19 +05301738#define ATH10K_HTT_MAX_NUM_REFILL 100
Michal Kazior6e712d42013-09-24 10:18:36 +02001739
Kalle Valo5e3dd152013-06-12 20:52:10 +03001740/*
1741 * DMA_MAP expects the buffer to be an integral number of cache lines.
1742 * Rather than checking the actual cache line size, this code makes a
1743 * conservative estimate of what the cache line size could be.
1744 */
1745#define HTT_LOG2_MAX_CACHE_LINE_SIZE 7 /* 2^7 = 128 */
1746#define HTT_MAX_CACHE_LINE_SIZE_MASK ((1 << HTT_LOG2_MAX_CACHE_LINE_SIZE) - 1)
1747
David Liuccec9032015-07-24 20:25:32 +03001748/* These values are default in most firmware revisions and apparently are a
1749 * sweet spot performance wise.
1750 */
1751#define ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT 3
1752#define ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT 64
1753
Michal Kazior95bf21f2014-05-16 17:15:39 +03001754int ath10k_htt_connect(struct ath10k_htt *htt);
1755int ath10k_htt_init(struct ath10k *ar);
1756int ath10k_htt_setup(struct ath10k_htt *htt);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001757
Michal Kazior95bf21f2014-05-16 17:15:39 +03001758int ath10k_htt_tx_alloc(struct ath10k_htt *htt);
1759void ath10k_htt_tx_free(struct ath10k_htt *htt);
1760
1761int ath10k_htt_rx_alloc(struct ath10k_htt *htt);
Michal Kaziorc5450702015-01-24 12:14:48 +02001762int ath10k_htt_rx_ring_refill(struct ath10k *ar);
Michal Kazior95bf21f2014-05-16 17:15:39 +03001763void ath10k_htt_rx_free(struct ath10k_htt *htt);
1764
Kalle Valo5e3dd152013-06-12 20:52:10 +03001765void ath10k_htt_htc_tx_complete(struct ath10k *ar, struct sk_buff *skb);
Rajkumar Manoharane3a91f82016-03-22 17:22:16 +05301766void ath10k_htt_htc_t2h_msg_handler(struct ath10k *ar, struct sk_buff *skb);
1767bool ath10k_htt_t2h_msg_handler(struct ath10k *ar, struct sk_buff *skb);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001768int ath10k_htt_h2t_ver_req_msg(struct ath10k_htt *htt);
Kalle Valoa3d135e2013-09-03 11:44:10 +03001769int ath10k_htt_h2t_stats_req(struct ath10k_htt *htt, u8 mask, u64 cookie);
Raja Manid9156b52015-06-22 20:22:27 +05301770int ath10k_htt_send_frag_desc_bank_cfg(struct ath10k_htt *htt);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001771int ath10k_htt_send_rx_ring_cfg_ll(struct ath10k_htt *htt);
Janusz Dziedzicd3856232014-06-02 21:19:46 +03001772int ath10k_htt_h2t_aggr_cfg_msg(struct ath10k_htt *htt,
1773 u8 max_subfrms_ampdu,
1774 u8 max_subfrms_amsdu);
Rajkumar Manoharan3f0f7ed2015-10-12 18:27:03 +05301775void ath10k_htt_hif_tx_complete(struct ath10k *ar, struct sk_buff *skb);
Michal Kazior839ae632016-03-06 16:14:32 +02001776int ath10k_htt_tx_fetch_resp(struct ath10k *ar,
1777 __le32 token,
1778 __le16 fetch_seq_num,
1779 struct htt_tx_fetch_record *records,
1780 size_t num_records);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001781
Michal Kaziorc1a43d92016-03-06 16:14:36 +02001782void ath10k_htt_tx_txq_update(struct ieee80211_hw *hw,
1783 struct ieee80211_txq *txq);
Michal Kazior426e10e2016-03-06 16:14:43 +02001784void ath10k_htt_tx_txq_recalc(struct ieee80211_hw *hw,
1785 struct ieee80211_txq *txq);
1786void ath10k_htt_tx_txq_sync(struct ath10k *ar);
Rajkumar Manoharancac08552016-03-09 20:25:46 +05301787void ath10k_htt_tx_dec_pending(struct ath10k_htt *htt);
1788int ath10k_htt_tx_inc_pending(struct ath10k_htt *htt);
1789void ath10k_htt_tx_mgmt_dec_pending(struct ath10k_htt *htt);
1790int ath10k_htt_tx_mgmt_inc_pending(struct ath10k_htt *htt, bool is_mgmt,
1791 bool is_presp);
Michal Kazior6421969f2016-03-06 16:14:25 +02001792
Michal Kazior89d6d832015-01-24 12:14:51 +02001793int ath10k_htt_tx_alloc_msdu_id(struct ath10k_htt *htt, struct sk_buff *skb);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001794void ath10k_htt_tx_free_msdu_id(struct ath10k_htt *htt, u16 msdu_id);
1795int ath10k_htt_mgmt_tx(struct ath10k_htt *htt, struct sk_buff *);
Michal Kazior8a933962015-11-18 06:59:17 +01001796int ath10k_htt_tx(struct ath10k_htt *htt,
1797 enum ath10k_hw_txrx_mode txmode,
1798 struct sk_buff *msdu);
Vivek Natarajanafb0bf72015-10-30 14:57:58 +05301799void ath10k_htt_rx_pktlog_completion_handler(struct ath10k *ar,
1800 struct sk_buff *skb);
Michal Kazior6c5151a2014-02-27 18:50:04 +02001801
Kalle Valo5e3dd152013-06-12 20:52:10 +03001802#endif