blob: e19969614203580a6f840d79e1d779dacde663d6 [file] [log] [blame]
Jamie Iles7d4008e2011-08-26 19:04:50 +01001/*
2 * Synopsys DesignWare 8250 driver.
3 *
4 * Copyright 2011 Picochip, Jamie Iles.
Heikki Krogerus6a7320c2013-01-10 11:25:10 +02005 * Copyright 2013 Intel Corporation
Jamie Iles7d4008e2011-08-26 19:04:50 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
13 * LCR is written whilst busy. If it is, then a busy detect interrupt is
14 * raised, the LCR needs to be rewritten and the uart status register read.
15 */
16#include <linux/device.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010017#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/serial_8250.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010020#include <linux/serial_reg.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_platform.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
Heikki Krogerus6a7320c2013-01-10 11:25:10 +020026#include <linux/acpi.h>
Emilio Lópeze302cd92013-03-29 00:15:49 +010027#include <linux/clk.h>
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080028#include <linux/reset.h>
Heikki Krogerusffc3ae62013-04-10 16:58:28 +030029#include <linux/pm_runtime.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010030
David Daneyd5f1af72013-06-19 20:37:27 +000031#include <asm/byteorder.h>
32
Heikki Krogerus7277b2a2013-01-10 11:25:12 +020033#include "8250.h"
34
Heikki Krogerus30046df2013-01-10 11:25:09 +020035/* Offsets for the DesignWare specific registers */
36#define DW_UART_USR 0x1f /* UART Status Register */
37#define DW_UART_CPR 0xf4 /* Component Parameter Register */
38#define DW_UART_UCV 0xf8 /* UART Component Version */
39
40/* Component Parameter Register bits */
41#define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
42#define DW_UART_CPR_AFCE_MODE (1 << 4)
43#define DW_UART_CPR_THRE_MODE (1 << 5)
44#define DW_UART_CPR_SIR_MODE (1 << 6)
45#define DW_UART_CPR_SIR_LP_MODE (1 << 7)
46#define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
47#define DW_UART_CPR_FIFO_ACCESS (1 << 9)
48#define DW_UART_CPR_FIFO_STAT (1 << 10)
49#define DW_UART_CPR_SHADOW (1 << 11)
50#define DW_UART_CPR_ENCODED_PARMS (1 << 12)
51#define DW_UART_CPR_DMA_EXTRA (1 << 13)
52#define DW_UART_CPR_FIFO_MODE (0xff << 16)
53/* Helper for fifo size calculation */
54#define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
55
56
Jamie Iles7d4008e2011-08-26 19:04:50 +010057struct dw8250_data {
Heikki Krogerusfe95855532013-09-05 17:34:53 +030058 u8 usr_reg;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030059 int line;
Desmond Liudfd376682015-02-26 16:35:57 -080060 int msr_mask_on;
61 int msr_mask_off;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030062 struct clk *clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +020063 struct clk *pclk;
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080064 struct reset_control *rst;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030065 struct uart_8250_dma dma;
Heikki Krogerus4f042052015-09-21 14:17:27 +030066
67 unsigned int skip_autocfg:1;
Heikki Krogerusc73942e2015-09-21 14:17:29 +030068 unsigned int uart_16550_compatible:1;
Jamie Iles7d4008e2011-08-26 19:04:50 +010069};
70
Tim Kryger33acbb82013-08-16 13:50:15 -070071static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
72{
73 struct dw8250_data *d = p->private_data;
74
Desmond Liudfd376682015-02-26 16:35:57 -080075 /* Override any modem control signals if needed */
76 if (offset == UART_MSR) {
77 value |= d->msr_mask_on;
78 value &= ~d->msr_mask_off;
79 }
80
Tim Kryger33acbb82013-08-16 13:50:15 -070081 return value;
82}
83
Tim Krygerc49436b2013-10-01 10:18:08 -070084static void dw8250_force_idle(struct uart_port *p)
85{
Andy Shevchenkob1261c82014-07-14 14:26:14 +030086 struct uart_8250_port *up = up_to_u8250p(p);
87
88 serial8250_clear_and_reinit_fifos(up);
Tim Krygerc49436b2013-10-01 10:18:08 -070089 (void)p->serial_in(p, UART_RX);
90}
91
Noam Camuscdcea052015-12-12 19:18:25 +020092static void dw8250_check_lcr(struct uart_port *p, int value)
Jamie Iles7d4008e2011-08-26 19:04:50 +010093{
Noam Camuscdcea052015-12-12 19:18:25 +020094 void __iomem *offset = p->membase + (UART_LCR << p->regshift);
95 int tries = 1000;
Tim Krygerc49436b2013-10-01 10:18:08 -070096
97 /* Make sure LCR write wasn't ignored */
Noam Camuscdcea052015-12-12 19:18:25 +020098 while (tries--) {
99 unsigned int lcr = p->serial_in(p, UART_LCR);
100
101 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
102 return;
103
104 dw8250_force_idle(p);
105
106#ifdef CONFIG_64BIT
Kefeng Wang6550be92016-05-02 17:19:46 +0800107 if (p->type == PORT_OCTEON)
108 __raw_writeq(value & 0xff, offset);
109 else
110#endif
Noam Camuscdcea052015-12-12 19:18:25 +0200111 if (p->iotype == UPIO_MEM32)
112 writel(value, offset);
Noam Camus5a431402015-12-12 19:18:27 +0200113 else if (p->iotype == UPIO_MEM32BE)
114 iowrite32be(value, offset);
Noam Camuscdcea052015-12-12 19:18:25 +0200115 else
116 writeb(value, offset);
Tim Krygerc49436b2013-10-01 10:18:08 -0700117 }
Noam Camuscdcea052015-12-12 19:18:25 +0200118 /*
119 * FIXME: this deadlocks if port->lock is already held
120 * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
121 */
122}
123
124static void dw8250_serial_out(struct uart_port *p, int offset, int value)
125{
126 struct dw8250_data *d = p->private_data;
127
128 writeb(value, p->membase + (offset << p->regshift));
129
130 if (offset == UART_LCR && !d->uart_16550_compatible)
131 dw8250_check_lcr(p, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100132}
133
134static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
135{
Tim Kryger33acbb82013-08-16 13:50:15 -0700136 unsigned int value = readb(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100137
Tim Kryger33acbb82013-08-16 13:50:15 -0700138 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100139}
140
David Daneybca20922014-11-14 17:26:19 +0300141#ifdef CONFIG_64BIT
142static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
David Daneyd5f1af72013-06-19 20:37:27 +0000143{
David Daneybca20922014-11-14 17:26:19 +0300144 unsigned int value;
145
146 value = (u8)__raw_readq(p->membase + (offset << p->regshift));
147
148 return dw8250_modify_msr(p, offset, value);
David Daneyd5f1af72013-06-19 20:37:27 +0000149}
150
David Daneybca20922014-11-14 17:26:19 +0300151static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
152{
Noam Camuscdcea052015-12-12 19:18:25 +0200153 struct dw8250_data *d = p->private_data;
154
David Daneybca20922014-11-14 17:26:19 +0300155 value &= 0xff;
156 __raw_writeq(value, p->membase + (offset << p->regshift));
157 /* Read back to ensure register write ordering. */
158 __raw_readq(p->membase + (UART_LCR << p->regshift));
159
Noam Camuscdcea052015-12-12 19:18:25 +0200160 if (offset == UART_LCR && !d->uart_16550_compatible)
161 dw8250_check_lcr(p, value);
David Daneybca20922014-11-14 17:26:19 +0300162}
163#endif /* CONFIG_64BIT */
164
Jamie Iles7d4008e2011-08-26 19:04:50 +0100165static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
166{
Noam Camuscdcea052015-12-12 19:18:25 +0200167 struct dw8250_data *d = p->private_data;
168
Tim Kryger33acbb82013-08-16 13:50:15 -0700169 writel(value, p->membase + (offset << p->regshift));
Tim Krygerc49436b2013-10-01 10:18:08 -0700170
Noam Camuscdcea052015-12-12 19:18:25 +0200171 if (offset == UART_LCR && !d->uart_16550_compatible)
172 dw8250_check_lcr(p, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100173}
174
175static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
176{
Tim Kryger33acbb82013-08-16 13:50:15 -0700177 unsigned int value = readl(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100178
Tim Kryger33acbb82013-08-16 13:50:15 -0700179 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100180}
181
Noam Camus46250902015-12-12 19:18:26 +0200182static void dw8250_serial_out32be(struct uart_port *p, int offset, int value)
183{
184 struct dw8250_data *d = p->private_data;
185
186 iowrite32be(value, p->membase + (offset << p->regshift));
187
188 if (offset == UART_LCR && !d->uart_16550_compatible)
189 dw8250_check_lcr(p, value);
190}
191
192static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset)
193{
194 unsigned int value = ioread32be(p->membase + (offset << p->regshift));
195
196 return dw8250_modify_msr(p, offset, value);
197}
198
199
Jamie Iles7d4008e2011-08-26 19:04:50 +0100200static int dw8250_handle_irq(struct uart_port *p)
201{
202 struct dw8250_data *d = p->private_data;
203 unsigned int iir = p->serial_in(p, UART_IIR);
204
Andy Shevchenko34eefb592016-02-15 17:38:45 +0200205 if (serial8250_handle_irq(p, iir))
Jamie Iles7d4008e2011-08-26 19:04:50 +0100206 return 1;
Andy Shevchenko34eefb592016-02-15 17:38:45 +0200207
208 if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
Tim Krygerc49436b2013-10-01 10:18:08 -0700209 /* Clear the USR */
David Daneyd5f1af72013-06-19 20:37:27 +0000210 (void)p->serial_in(p, d->usr_reg);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100211
212 return 1;
213 }
214
215 return 0;
216}
217
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300218static void
219dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
220{
221 if (!state)
222 pm_runtime_get_sync(port->dev);
223
224 serial8250_do_pm(port, state, old);
225
226 if (state)
227 pm_runtime_put_sync_suspend(port->dev);
228}
229
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300230static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
231 struct ktermios *old)
232{
233 unsigned int baud = tty_termios_baud_rate(termios);
234 struct dw8250_data *d = p->private_data;
235 unsigned int rate;
236 int ret;
237
238 if (IS_ERR(d->clk) || !old)
239 goto out;
240
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300241 clk_disable_unprepare(d->clk);
242 rate = clk_round_rate(d->clk, baud * 16);
243 ret = clk_set_rate(d->clk, rate);
244 clk_prepare_enable(d->clk);
245
246 if (!ret)
247 p->uartclk = rate;
Qipeng Zha0a6c3012015-07-29 18:23:32 +0800248
249 p->status &= ~UPSTAT_AUTOCTS;
250 if (termios->c_cflag & CRTSCTS)
251 p->status |= UPSTAT_AUTOCTS;
252
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300253out:
254 serial8250_do_set_termios(p, termios, old);
255}
256
Heikki Krogerus1edb3cf2015-09-21 14:17:30 +0300257/*
258 * dw8250_fallback_dma_filter will prevent the UART from getting just any free
259 * channel on platforms that have DMA engines, but don't have any channels
260 * assigned to the UART.
261 *
262 * REVISIT: This is a work around for limitation in the DMA Engine API. Once the
263 * core problem is fixed, this function is no longer needed.
264 */
265static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param)
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300266{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +0300267 return false;
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300268}
269
Heikki Krogerus0788c392015-05-26 15:59:32 +0300270static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
271{
Heikki Krogerus83ce95e2015-09-21 14:17:31 +0300272 return param == chan->device->dev->parent;
Heikki Krogerus0788c392015-05-26 15:59:32 +0300273}
274
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300275static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data)
David Daneyd5f1af72013-06-19 20:37:27 +0000276{
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300277 if (p->dev->of_node) {
278 struct device_node *np = p->dev->of_node;
279 int id;
David Daneyd5f1af72013-06-19 20:37:27 +0000280
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300281 /* get index of serial line, if found in DT aliases */
282 id = of_alias_get_id(np, "serial");
283 if (id >= 0)
284 p->line = id;
285#ifdef CONFIG_64BIT
286 if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
287 p->serial_in = dw8250_serial_inq;
288 p->serial_out = dw8250_serial_outq;
289 p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
290 p->type = PORT_OCTEON;
291 data->usr_reg = 0x27;
292 data->skip_autocfg = true;
293 }
294#endif
Noam Camus46250902015-12-12 19:18:26 +0200295 if (of_device_is_big_endian(p->dev->of_node)) {
296 p->iotype = UPIO_MEM32BE;
297 p->serial_in = dw8250_serial_in32be;
298 p->serial_out = dw8250_serial_out32be;
299 }
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300300 } else if (has_acpi_companion(p->dev)) {
301 p->iotype = UPIO_MEM32;
302 p->regshift = 2;
303 p->serial_in = dw8250_serial_in32;
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300304 p->set_termios = dw8250_set_termios;
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300305 /* So far none of there implement the Busy Functionality */
306 data->uart_16550_compatible = true;
Heikki Krogerus0788c392015-05-26 15:59:32 +0300307 }
David Daneyd5f1af72013-06-19 20:37:27 +0000308
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300309 /* Platforms with iDMA */
310 if (platform_get_resource_byname(to_platform_device(p->dev),
311 IORESOURCE_MEM, "lpss_priv")) {
312 p->set_termios = dw8250_set_termios;
313 data->dma.rx_param = p->dev->parent;
314 data->dma.tx_param = p->dev->parent;
315 data->dma.fn = dw8250_idma_filter;
316 }
David Daneyd5f1af72013-06-19 20:37:27 +0000317}
David Daneyd5f1af72013-06-19 20:37:27 +0000318
Heikki Krogerus2338a752015-09-21 14:17:32 +0300319static void dw8250_setup_port(struct uart_port *p)
320{
321 struct uart_8250_port *up = up_to_u8250p(p);
322 u32 reg;
323
324 /*
325 * If the Component Version Register returns zero, we know that
326 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
327 */
Noam Camus5a431402015-12-12 19:18:27 +0200328 if (p->iotype == UPIO_MEM32BE)
329 reg = ioread32be(p->membase + DW_UART_UCV);
330 else
331 reg = readl(p->membase + DW_UART_UCV);
Heikki Krogerus2338a752015-09-21 14:17:32 +0300332 if (!reg)
333 return;
334
335 dev_dbg(p->dev, "Designware UART version %c.%c%c\n",
336 (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
337
Noam Camus5a431402015-12-12 19:18:27 +0200338 if (p->iotype == UPIO_MEM32BE)
339 reg = ioread32be(p->membase + DW_UART_CPR);
340 else
341 reg = readl(p->membase + DW_UART_CPR);
Heikki Krogerus2338a752015-09-21 14:17:32 +0300342 if (!reg)
343 return;
344
345 /* Select the type based on fifo */
346 if (reg & DW_UART_CPR_FIFO_MODE) {
347 p->type = PORT_16550A;
348 p->flags |= UPF_FIXED_TYPE;
349 p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
350 up->capabilities = UART_CAP_FIFO;
351 }
352
353 if (reg & DW_UART_CPR_AFCE_MODE)
354 up->capabilities |= UART_CAP_AFE;
355}
356
Bill Pemberton9671f092012-11-19 13:21:50 -0500357static int dw8250_probe(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100358{
Alan Cox2655a2c2012-07-12 12:59:50 +0100359 struct uart_8250_port uart = {};
Jamie Iles7d4008e2011-08-26 19:04:50 +0100360 struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300361 int irq = platform_get_irq(pdev, 0);
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300362 struct uart_port *p = &uart.port;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100363 struct dw8250_data *data;
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200364 int err;
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300365 u32 val;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100366
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300367 if (!regs) {
368 dev_err(&pdev->dev, "no registers defined\n");
Jamie Iles7d4008e2011-08-26 19:04:50 +0100369 return -EINVAL;
370 }
371
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300372 if (irq < 0) {
373 if (irq != -EPROBE_DEFER)
374 dev_err(&pdev->dev, "cannot get irq\n");
375 return irq;
376 }
377
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300378 spin_lock_init(&p->lock);
379 p->mapbase = regs->start;
380 p->irq = irq;
381 p->handle_irq = dw8250_handle_irq;
382 p->pm = dw8250_do_pm;
383 p->type = PORT_8250;
Heikki Krogerus7693c792015-09-21 14:17:33 +0300384 p->flags = UPF_SHARE_IRQ | UPF_FIXED_PORT;
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300385 p->dev = &pdev->dev;
386 p->iotype = UPIO_MEM;
387 p->serial_in = dw8250_serial_in;
388 p->serial_out = dw8250_serial_out;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100389
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300390 p->membase = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
391 if (!p->membase)
Heikki Krogerusf93366f2013-01-10 11:25:07 +0200392 return -ENOMEM;
393
Emilio Lópeze302cd92013-03-29 00:15:49 +0100394 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
395 if (!data)
396 return -ENOMEM;
397
Heikki Krogerus1edb3cf2015-09-21 14:17:30 +0300398 data->dma.fn = dw8250_fallback_dma_filter;
David Daneyd5f1af72013-06-19 20:37:27 +0000399 data->usr_reg = DW_UART_USR;
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300400 p->private_data = data;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200401
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300402 data->uart_16550_compatible = device_property_read_bool(p->dev,
403 "snps,uart-16550-compatible");
404
Heikki Krogerus1bd8edb2015-09-21 14:17:25 +0300405 err = device_property_read_u32(p->dev, "reg-shift", &val);
406 if (!err)
407 p->regshift = val;
408
409 err = device_property_read_u32(p->dev, "reg-io-width", &val);
410 if (!err && val == 4) {
411 p->iotype = UPIO_MEM32;
412 p->serial_in = dw8250_serial_in32;
413 p->serial_out = dw8250_serial_out32;
414 }
415
416 if (device_property_read_bool(p->dev, "dcd-override")) {
417 /* Always report DCD as active */
418 data->msr_mask_on |= UART_MSR_DCD;
419 data->msr_mask_off |= UART_MSR_DDCD;
420 }
421
422 if (device_property_read_bool(p->dev, "dsr-override")) {
423 /* Always report DSR as active */
424 data->msr_mask_on |= UART_MSR_DSR;
425 data->msr_mask_off |= UART_MSR_DDSR;
426 }
427
428 if (device_property_read_bool(p->dev, "cts-override")) {
429 /* Always report CTS as active */
430 data->msr_mask_on |= UART_MSR_CTS;
431 data->msr_mask_off |= UART_MSR_DCTS;
432 }
433
434 if (device_property_read_bool(p->dev, "ri-override")) {
435 /* Always report Ring indicator as inactive */
436 data->msr_mask_off |= UART_MSR_RI;
437 data->msr_mask_off |= UART_MSR_TERI;
438 }
439
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200440 /* Always ask for fixed clock rate from a property. */
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300441 device_property_read_u32(p->dev, "clock-frequency", &p->uartclk);
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200442
443 /* If there is separate baudclk, get the rate from it. */
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200444 data->clk = devm_clk_get(&pdev->dev, "baudclk");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800445 if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200446 data->clk = devm_clk_get(&pdev->dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800447 if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
448 return -EPROBE_DEFER;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200449 if (!IS_ERR_OR_NULL(data->clk)) {
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200450 err = clk_prepare_enable(data->clk);
451 if (err)
452 dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
453 err);
454 else
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300455 p->uartclk = clk_get_rate(data->clk);
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200456 }
457
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200458 /* If no clock rate is defined, fail. */
Heikki Krogerus78d3da72015-09-21 14:17:24 +0300459 if (!p->uartclk) {
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200460 dev_err(&pdev->dev, "clock rate not defined\n");
461 return -EINVAL;
462 }
463
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200464 data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800465 if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) {
466 err = -EPROBE_DEFER;
467 goto err_clk;
468 }
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200469 if (!IS_ERR(data->pclk)) {
470 err = clk_prepare_enable(data->pclk);
471 if (err) {
472 dev_err(&pdev->dev, "could not enable apb_pclk\n");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800473 goto err_clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200474 }
Emilio Lópeze302cd92013-03-29 00:15:49 +0100475 }
476
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800477 data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800478 if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
479 err = -EPROBE_DEFER;
480 goto err_pclk;
481 }
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800482 if (!IS_ERR(data->rst))
483 reset_control_deassert(data->rst);
484
Heikki Krogerus9e08fa52015-09-21 14:17:28 +0300485 dw8250_quirks(p, data);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100486
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300487 /* If the Busy Functionality is not implemented, don't handle it */
Noam Camuscdcea052015-12-12 19:18:25 +0200488 if (data->uart_16550_compatible)
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300489 p->handle_irq = NULL;
Heikki Krogerusc73942e2015-09-21 14:17:29 +0300490
Heikki Krogerus4f042052015-09-21 14:17:27 +0300491 if (!data->skip_autocfg)
Heikki Krogerus2338a752015-09-21 14:17:32 +0300492 dw8250_setup_port(p);
Heikki Krogerus4f042052015-09-21 14:17:27 +0300493
Heikki Krogerus25593182015-09-21 14:17:26 +0300494 /* If we have a valid fifosize, try hooking up DMA */
495 if (p->fifosize) {
496 data->dma.rxconf.src_maxburst = p->fifosize / 4;
497 data->dma.txconf.dst_maxburst = p->fifosize / 4;
498 uart.dma = &data->dma;
499 }
500
Alan Cox2655a2c2012-07-12 12:59:50 +0100501 data->line = serial8250_register_8250_port(&uart);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800502 if (data->line < 0) {
503 err = data->line;
504 goto err_reset;
505 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100506
507 platform_set_drvdata(pdev, data);
508
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300509 pm_runtime_set_active(&pdev->dev);
510 pm_runtime_enable(&pdev->dev);
511
Jamie Iles7d4008e2011-08-26 19:04:50 +0100512 return 0;
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800513
514err_reset:
515 if (!IS_ERR(data->rst))
516 reset_control_assert(data->rst);
517
518err_pclk:
519 if (!IS_ERR(data->pclk))
520 clk_disable_unprepare(data->pclk);
521
522err_clk:
523 if (!IS_ERR(data->clk))
524 clk_disable_unprepare(data->clk);
525
526 return err;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100527}
528
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500529static int dw8250_remove(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100530{
531 struct dw8250_data *data = platform_get_drvdata(pdev);
532
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300533 pm_runtime_get_sync(&pdev->dev);
534
Jamie Iles7d4008e2011-08-26 19:04:50 +0100535 serial8250_unregister_port(data->line);
536
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800537 if (!IS_ERR(data->rst))
538 reset_control_assert(data->rst);
539
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200540 if (!IS_ERR(data->pclk))
541 clk_disable_unprepare(data->pclk);
542
Emilio Lópeze302cd92013-03-29 00:15:49 +0100543 if (!IS_ERR(data->clk))
544 clk_disable_unprepare(data->clk);
545
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300546 pm_runtime_disable(&pdev->dev);
547 pm_runtime_put_noidle(&pdev->dev);
548
Jamie Iles7d4008e2011-08-26 19:04:50 +0100549 return 0;
550}
551
Mika Westerberg13b949f2014-01-16 14:55:57 +0200552#ifdef CONFIG_PM_SLEEP
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300553static int dw8250_suspend(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100554{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300555 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100556
557 serial8250_suspend_port(data->line);
558
559 return 0;
560}
561
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300562static int dw8250_resume(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100563{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300564 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100565
566 serial8250_resume_port(data->line);
567
568 return 0;
569}
Mika Westerberg13b949f2014-01-16 14:55:57 +0200570#endif /* CONFIG_PM_SLEEP */
James Hoganb61c5ed2012-10-15 10:25:58 +0100571
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +0100572#ifdef CONFIG_PM
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300573static int dw8250_runtime_suspend(struct device *dev)
574{
575 struct dw8250_data *data = dev_get_drvdata(dev);
576
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300577 if (!IS_ERR(data->clk))
578 clk_disable_unprepare(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300579
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200580 if (!IS_ERR(data->pclk))
581 clk_disable_unprepare(data->pclk);
582
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300583 return 0;
584}
585
586static int dw8250_runtime_resume(struct device *dev)
587{
588 struct dw8250_data *data = dev_get_drvdata(dev);
589
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200590 if (!IS_ERR(data->pclk))
591 clk_prepare_enable(data->pclk);
592
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300593 if (!IS_ERR(data->clk))
594 clk_prepare_enable(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300595
596 return 0;
597}
598#endif
599
600static const struct dev_pm_ops dw8250_pm_ops = {
601 SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
602 SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
603};
604
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200605static const struct of_device_id dw8250_of_match[] = {
Jamie Iles7d4008e2011-08-26 19:04:50 +0100606 { .compatible = "snps,dw-apb-uart" },
David Daneyd5f1af72013-06-19 20:37:27 +0000607 { .compatible = "cavium,octeon-3860-uart" },
Jamie Iles7d4008e2011-08-26 19:04:50 +0100608 { /* Sentinel */ }
609};
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200610MODULE_DEVICE_TABLE(of, dw8250_of_match);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100611
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200612static const struct acpi_device_id dw8250_acpi_match[] = {
Heikki Krogerusaea02e82013-04-10 16:58:29 +0300613 { "INT33C4", 0 },
614 { "INT33C5", 0 },
Mika Westerbergd24c1952013-12-10 12:56:59 +0200615 { "INT3434", 0 },
616 { "INT3435", 0 },
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300617 { "80860F0A", 0 },
Alan Coxf1744422014-08-19 16:34:49 +0300618 { "8086228A", 0 },
Feng Kan5e1aeea2014-12-05 17:45:57 -0800619 { "APMC0D08", 0},
Ken Xue5ef86b72015-03-09 17:10:13 +0800620 { "AMD0020", 0 },
Wang Hongcheng204e9862016-03-11 09:40:11 +0800621 { "AMDI0020", 0 },
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200622 { },
623};
624MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
625
Jamie Iles7d4008e2011-08-26 19:04:50 +0100626static struct platform_driver dw8250_platform_driver = {
627 .driver = {
628 .name = "dw-apb-uart",
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300629 .pm = &dw8250_pm_ops,
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200630 .of_match_table = dw8250_of_match,
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200631 .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
Jamie Iles7d4008e2011-08-26 19:04:50 +0100632 },
633 .probe = dw8250_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500634 .remove = dw8250_remove,
Jamie Iles7d4008e2011-08-26 19:04:50 +0100635};
636
Axel Linc8381c152011-11-28 19:22:15 +0800637module_platform_driver(dw8250_platform_driver);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100638
639MODULE_AUTHOR("Jamie Iles");
640MODULE_LICENSE("GPL");
641MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
Mika Westerbergf3ac3fc2015-02-04 15:03:48 +0200642MODULE_ALIAS("platform:dw-apb-uart");