blob: 3e76f2a75a24d53477a8d4d7844c9b052a1fbd94 [file] [log] [blame]
Ben Dooksc1422a62007-02-14 13:17:49 +01001/*
2 * s3c24xx-i2s.c -- ALSA Soc Audio Layer
3 *
4 * (c) 2006 Wolfson Microelectronics PLC.
5 * Graeme Gregory graeme.gregory@wolfsonmicro.com or linux@wolfsonmicro.com
6 *
Ben Dooksc8efef12009-02-28 17:09:57 +00007 * Copyright 2004-2005 Simtec Electronics
Ben Dooksc1422a62007-02-14 13:17:49 +01008 * http://armlinux.simtec.co.uk/
9 * Ben Dooks <ben@simtec.co.uk>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
Ben Dooksc1422a62007-02-14 13:17:49 +010015 */
16
Ben Dooksc1422a62007-02-14 13:17:49 +010017#include <linux/delay.h>
18#include <linux/clk.h>
Mark Brown40efc152008-04-23 15:09:31 +020019#include <linux/io.h>
Ben Dooksec976d62009-05-13 22:52:24 +010020#include <linux/gpio.h>
Paul Gortmakerda155d52011-07-15 12:38:28 -040021#include <linux/module.h>
Ben Dooksec976d62009-05-13 22:52:24 +010022
Ben Dooksc1422a62007-02-14 13:17:49 +010023#include <sound/soc.h>
Seungwhan Youn0378b6a2011-01-11 07:26:06 +090024#include <sound/pcm_params.h>
Ben Dooksc1422a62007-02-14 13:17:49 +010025
Sachin Kamatabffae62014-01-22 17:30:38 +053026#include <mach/gpio-samsung.h>
27#include <plat/gpio-cfg.h>
Arnd Bergmann5d229ce52013-04-11 19:08:42 +020028#include "regs-iis.h"
Harald Welteaa9673c2007-12-19 15:37:49 +010029
Jassi Brar4b640cf2010-11-22 15:35:57 +090030#include "dma.h"
Ben Dooksc1422a62007-02-14 13:17:49 +010031#include "s3c24xx-i2s.h"
32
Arnd Bergmann359fdfa2015-11-18 15:26:00 +010033#include <linux/platform_data/asoc-s3c.h>
34
Jassi Brarfaa31772009-11-17 16:53:23 +090035static struct s3c_dma_params s3c24xx_i2s_pcm_stereo_out = {
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +030036 .ch_name = "tx",
Graeme Gregorye81208f2007-04-17 12:35:48 +020037 .dma_size = 2,
Ben Dooksc1422a62007-02-14 13:17:49 +010038};
39
Jassi Brarfaa31772009-11-17 16:53:23 +090040static struct s3c_dma_params s3c24xx_i2s_pcm_stereo_in = {
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +030041 .ch_name = "rx",
Graeme Gregorye81208f2007-04-17 12:35:48 +020042 .dma_size = 2,
Ben Dooksc1422a62007-02-14 13:17:49 +010043};
44
45struct s3c24xx_i2s_info {
46 void __iomem *regs;
47 struct clk *iis_clk;
Graeme Gregory5cd919a2008-01-10 14:44:58 +010048 u32 iiscon;
49 u32 iismod;
50 u32 iisfcon;
51 u32 iispsr;
Ben Dooksc1422a62007-02-14 13:17:49 +010052};
53static struct s3c24xx_i2s_info s3c24xx_i2s;
54
55static void s3c24xx_snd_txctrl(int on)
56{
57 u32 iisfcon;
58 u32 iiscon;
59 u32 iismod;
60
Mark Brownee7d4762009-03-06 18:04:34 +000061 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +010062
63 iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
64 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
65 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
66
Mark Brown5314adc2009-03-11 16:28:29 +000067 pr_debug("r: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +010068
69 if (on) {
70 iisfcon |= S3C2410_IISFCON_TXDMA | S3C2410_IISFCON_TXENABLE;
71 iiscon |= S3C2410_IISCON_TXDMAEN | S3C2410_IISCON_IISEN;
72 iiscon &= ~S3C2410_IISCON_TXIDLE;
73 iismod |= S3C2410_IISMOD_TXMODE;
74
75 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
76 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
77 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
78 } else {
79 /* note, we have to disable the FIFOs otherwise bad things
80 * seem to happen when the DMA stops. According to the
81 * Samsung supplied kernel, this should allow the DMA
82 * engine and FIFOs to reset. If this isn't allowed, the
83 * DMA engine will simply freeze randomly.
84 */
85
86 iisfcon &= ~S3C2410_IISFCON_TXENABLE;
87 iisfcon &= ~S3C2410_IISFCON_TXDMA;
88 iiscon |= S3C2410_IISCON_TXIDLE;
89 iiscon &= ~S3C2410_IISCON_TXDMAEN;
90 iismod &= ~S3C2410_IISMOD_TXMODE;
91
92 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
93 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
94 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
95 }
96
Mark Brown5314adc2009-03-11 16:28:29 +000097 pr_debug("w: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +010098}
99
100static void s3c24xx_snd_rxctrl(int on)
101{
102 u32 iisfcon;
103 u32 iiscon;
104 u32 iismod;
105
Mark Brownee7d4762009-03-06 18:04:34 +0000106 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100107
108 iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
109 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
110 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
111
Mark Brown5314adc2009-03-11 16:28:29 +0000112 pr_debug("r: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +0100113
114 if (on) {
115 iisfcon |= S3C2410_IISFCON_RXDMA | S3C2410_IISFCON_RXENABLE;
116 iiscon |= S3C2410_IISCON_RXDMAEN | S3C2410_IISCON_IISEN;
117 iiscon &= ~S3C2410_IISCON_RXIDLE;
118 iismod |= S3C2410_IISMOD_RXMODE;
119
120 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
121 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
122 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
123 } else {
124 /* note, we have to disable the FIFOs otherwise bad things
125 * seem to happen when the DMA stops. According to the
126 * Samsung supplied kernel, this should allow the DMA
127 * engine and FIFOs to reset. If this isn't allowed, the
128 * DMA engine will simply freeze randomly.
129 */
130
Mark Brown0015e7d2008-04-23 15:09:57 +0200131 iisfcon &= ~S3C2410_IISFCON_RXENABLE;
132 iisfcon &= ~S3C2410_IISFCON_RXDMA;
133 iiscon |= S3C2410_IISCON_RXIDLE;
134 iiscon &= ~S3C2410_IISCON_RXDMAEN;
Ben Dooksc1422a62007-02-14 13:17:49 +0100135 iismod &= ~S3C2410_IISMOD_RXMODE;
136
137 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
138 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
139 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
140 }
141
Mark Brown5314adc2009-03-11 16:28:29 +0000142 pr_debug("w: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +0100143}
144
145/*
146 * Wait for the LR signal to allow synchronisation to the L/R clock
147 * from the codec. May only be needed for slave mode.
148 */
149static int s3c24xx_snd_lrsync(void)
150{
151 u32 iiscon;
Werner Almesberger33e5b222008-04-14 14:26:44 +0200152 int timeout = 50; /* 5ms */
Ben Dooksc1422a62007-02-14 13:17:49 +0100153
Mark Brownee7d4762009-03-06 18:04:34 +0000154 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100155
156 while (1) {
157 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
158 if (iiscon & S3C2410_IISCON_LRINDEX)
159 break;
160
Werner Almesberger33e5b222008-04-14 14:26:44 +0200161 if (!timeout--)
Ben Dooksc1422a62007-02-14 13:17:49 +0100162 return -ETIMEDOUT;
Werner Almesberger33e5b222008-04-14 14:26:44 +0200163 udelay(100);
Ben Dooksc1422a62007-02-14 13:17:49 +0100164 }
165
166 return 0;
167}
168
169/*
170 * Check whether CPU is the master or slave
171 */
172static inline int s3c24xx_snd_is_clkmaster(void)
173{
Mark Brownee7d4762009-03-06 18:04:34 +0000174 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100175
176 return (readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & S3C2410_IISMOD_SLAVE) ? 0:1;
177}
178
179/*
180 * Set S3C24xx I2S DAI format
181 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100182static int s3c24xx_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100183 unsigned int fmt)
184{
185 u32 iismod;
186
Mark Brownee7d4762009-03-06 18:04:34 +0000187 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100188
189 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000190 pr_debug("hw_params r: IISMOD: %x \n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100191
192 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
193 case SND_SOC_DAIFMT_CBM_CFM:
194 iismod |= S3C2410_IISMOD_SLAVE;
195 break;
196 case SND_SOC_DAIFMT_CBS_CFS:
Davide Rizzo2c36eec2008-05-05 14:59:39 +0200197 iismod &= ~S3C2410_IISMOD_SLAVE;
Ben Dooksc1422a62007-02-14 13:17:49 +0100198 break;
199 default:
200 return -EINVAL;
201 }
202
203 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
204 case SND_SOC_DAIFMT_LEFT_J:
205 iismod |= S3C2410_IISMOD_MSB;
206 break;
207 case SND_SOC_DAIFMT_I2S:
Davide Rizzo2c36eec2008-05-05 14:59:39 +0200208 iismod &= ~S3C2410_IISMOD_MSB;
Ben Dooksc1422a62007-02-14 13:17:49 +0100209 break;
210 default:
211 return -EINVAL;
212 }
213
214 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000215 pr_debug("hw_params w: IISMOD: %x \n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100216 return 0;
217}
218
219static int s3c24xx_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000220 struct snd_pcm_hw_params *params,
221 struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100222{
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300223 struct snd_dmaengine_dai_dma_data *dma_data;
Ben Dooksc1422a62007-02-14 13:17:49 +0100224 u32 iismod;
225
Mark Brownee7d4762009-03-06 18:04:34 +0000226 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100227
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300228 dma_data = snd_soc_dai_get_dma_data(dai, substream);
Ben Dooksc1422a62007-02-14 13:17:49 +0100229
230 /* Working copies of register */
231 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000232 pr_debug("hw_params r: IISMOD: %x\n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100233
Tushar Behera88ce1462014-05-23 17:35:39 +0530234 switch (params_width(params)) {
235 case 8:
Christian Pellegrin53599bb2008-11-08 08:44:16 +0100236 iismod &= ~S3C2410_IISMOD_16BIT;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300237 dma_data->addr_width = 1;
Ben Dooksc1422a62007-02-14 13:17:49 +0100238 break;
Tushar Behera88ce1462014-05-23 17:35:39 +0530239 case 16:
Ben Dooksc1422a62007-02-14 13:17:49 +0100240 iismod |= S3C2410_IISMOD_16BIT;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300241 dma_data->addr_width = 2;
Ben Dooksc1422a62007-02-14 13:17:49 +0100242 break;
Christian Pellegrin53599bb2008-11-08 08:44:16 +0100243 default:
244 return -EINVAL;
Ben Dooksc1422a62007-02-14 13:17:49 +0100245 }
246
247 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000248 pr_debug("hw_params w: IISMOD: %x\n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100249 return 0;
250}
251
Mark Browndee89c42008-11-18 22:11:38 +0000252static int s3c24xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
253 struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100254{
255 int ret = 0;
256
Mark Brownee7d4762009-03-06 18:04:34 +0000257 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100258
259 switch (cmd) {
260 case SNDRV_PCM_TRIGGER_START:
261 case SNDRV_PCM_TRIGGER_RESUME:
262 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
263 if (!s3c24xx_snd_is_clkmaster()) {
264 ret = s3c24xx_snd_lrsync();
265 if (ret)
266 goto exit_err;
267 }
268
269 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
270 s3c24xx_snd_rxctrl(1);
271 else
272 s3c24xx_snd_txctrl(1);
Shine Liufaf907c2009-08-25 20:05:50 +0800273
Ben Dooksc1422a62007-02-14 13:17:49 +0100274 break;
275 case SNDRV_PCM_TRIGGER_STOP:
276 case SNDRV_PCM_TRIGGER_SUSPEND:
277 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
278 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
279 s3c24xx_snd_rxctrl(0);
280 else
281 s3c24xx_snd_txctrl(0);
282 break;
283 default:
284 ret = -EINVAL;
285 break;
286 }
287
288exit_err:
289 return ret;
290}
291
292/*
293 * Set S3C24xx Clock source
294 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100295static int s3c24xx_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100296 int clk_id, unsigned int freq, int dir)
297{
298 u32 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
299
Mark Brownee7d4762009-03-06 18:04:34 +0000300 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100301
302 iismod &= ~S3C2440_IISMOD_MPLL;
303
304 switch (clk_id) {
305 case S3C24XX_CLKSRC_PCLK:
306 break;
307 case S3C24XX_CLKSRC_MPLL:
308 iismod |= S3C2440_IISMOD_MPLL;
309 break;
310 default:
311 return -EINVAL;
312 }
313
314 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
315 return 0;
316}
317
318/*
319 * Set S3C24xx Clock dividers
320 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100321static int s3c24xx_i2s_set_clkdiv(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100322 int div_id, int div)
323{
324 u32 reg;
325
Mark Brownee7d4762009-03-06 18:04:34 +0000326 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100327
328 switch (div_id) {
Matt Reimer82fb1592007-07-12 12:27:24 +0200329 case S3C24XX_DIV_BCLK:
Ben Dooksc1422a62007-02-14 13:17:49 +0100330 reg = readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & ~S3C2410_IISMOD_FS_MASK;
331 writel(reg | div, s3c24xx_i2s.regs + S3C2410_IISMOD);
332 break;
Matt Reimer82fb1592007-07-12 12:27:24 +0200333 case S3C24XX_DIV_MCLK:
Ben Dooksc1422a62007-02-14 13:17:49 +0100334 reg = readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & ~(S3C2410_IISMOD_384FS);
335 writel(reg | div, s3c24xx_i2s.regs + S3C2410_IISMOD);
336 break;
337 case S3C24XX_DIV_PRESCALER:
338 writel(div, s3c24xx_i2s.regs + S3C2410_IISPSR);
339 reg = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
340 writel(reg | S3C2410_IISCON_PSCEN, s3c24xx_i2s.regs + S3C2410_IISCON);
341 break;
342 default:
343 return -EINVAL;
344 }
345
346 return 0;
347}
348
349/*
350 * To avoid duplicating clock code, allow machine driver to
351 * get the clockrate from here.
352 */
353u32 s3c24xx_i2s_get_clockrate(void)
354{
355 return clk_get_rate(s3c24xx_i2s.iis_clk);
356}
357EXPORT_SYMBOL_GPL(s3c24xx_i2s_get_clockrate);
358
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000359static int s3c24xx_i2s_probe(struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100360{
Mark Brownee7d4762009-03-06 18:04:34 +0000361 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100362
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300363 samsung_asoc_init_dma_data(dai, &s3c24xx_i2s_pcm_stereo_out,
364 &s3c24xx_i2s_pcm_stereo_in);
Ben Dooksc1422a62007-02-14 13:17:49 +0100365
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300366 s3c24xx_i2s.iis_clk = devm_clk_get(dai->dev, "iis");
Axel Lin7803e322011-09-15 10:36:54 +0800367 if (IS_ERR(s3c24xx_i2s.iis_clk)) {
Mark Brownb52a5192009-03-06 18:13:43 +0000368 pr_err("failed to get iis_clock\n");
Axel Lin7803e322011-09-15 10:36:54 +0800369 return PTR_ERR(s3c24xx_i2s.iis_clk);
Ben Dooksc1422a62007-02-14 13:17:49 +0100370 }
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300371 clk_prepare_enable(s3c24xx_i2s.iis_clk);
Ben Dooksc1422a62007-02-14 13:17:49 +0100372
Sylwester Nawrocki0eed8a12012-07-13 19:22:44 +0200373 /* Configure the I2S pins (GPE0...GPE4) in correct mode */
374 s3c_gpio_cfgall_range(S3C2410_GPE(0), 5, S3C_GPIO_SFN(2),
375 S3C_GPIO_PULL_NONE);
Ben Dooksc1422a62007-02-14 13:17:49 +0100376
377 writel(S3C2410_IISCON_IISEN, s3c24xx_i2s.regs + S3C2410_IISCON);
378
379 s3c24xx_snd_txctrl(0);
380 s3c24xx_snd_rxctrl(0);
381
382 return 0;
383}
384
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100385#ifdef CONFIG_PM
Mark Browndc7d7b82008-12-03 18:21:52 +0000386static int s3c24xx_i2s_suspend(struct snd_soc_dai *cpu_dai)
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100387{
Mark Brownee7d4762009-03-06 18:04:34 +0000388 pr_debug("Entered %s\n", __func__);
Tim Niemeyer40920302008-04-22 18:26:59 +0200389
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100390 s3c24xx_i2s.iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
391 s3c24xx_i2s.iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
392 s3c24xx_i2s.iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
393 s3c24xx_i2s.iispsr = readl(s3c24xx_i2s.regs + S3C2410_IISPSR);
394
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300395 clk_disable_unprepare(s3c24xx_i2s.iis_clk);
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100396
397 return 0;
398}
399
Mark Browndc7d7b82008-12-03 18:21:52 +0000400static int s3c24xx_i2s_resume(struct snd_soc_dai *cpu_dai)
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100401{
Mark Brownee7d4762009-03-06 18:04:34 +0000402 pr_debug("Entered %s\n", __func__);
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300403 clk_prepare_enable(s3c24xx_i2s.iis_clk);
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100404
405 writel(s3c24xx_i2s.iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
406 writel(s3c24xx_i2s.iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
407 writel(s3c24xx_i2s.iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
408 writel(s3c24xx_i2s.iispsr, s3c24xx_i2s.regs + S3C2410_IISPSR);
409
410 return 0;
411}
412#else
413#define s3c24xx_i2s_suspend NULL
414#define s3c24xx_i2s_resume NULL
415#endif
416
417
Ben Dooksc1422a62007-02-14 13:17:49 +0100418#define S3C24XX_I2S_RATES \
419 (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 | SNDRV_PCM_RATE_16000 | \
420 SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
421 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
422
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100423static const struct snd_soc_dai_ops s3c24xx_i2s_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800424 .trigger = s3c24xx_i2s_trigger,
425 .hw_params = s3c24xx_i2s_hw_params,
426 .set_fmt = s3c24xx_i2s_set_fmt,
427 .set_clkdiv = s3c24xx_i2s_set_clkdiv,
428 .set_sysclk = s3c24xx_i2s_set_sysclk,
429};
430
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000431static struct snd_soc_dai_driver s3c24xx_i2s_dai = {
Ben Dooksc1422a62007-02-14 13:17:49 +0100432 .probe = s3c24xx_i2s_probe,
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100433 .suspend = s3c24xx_i2s_suspend,
434 .resume = s3c24xx_i2s_resume,
Ben Dooksc1422a62007-02-14 13:17:49 +0100435 .playback = {
436 .channels_min = 2,
437 .channels_max = 2,
438 .rates = S3C24XX_I2S_RATES,
439 .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE,},
440 .capture = {
441 .channels_min = 2,
442 .channels_max = 2,
443 .rates = S3C24XX_I2S_RATES,
444 .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800445 .ops = &s3c24xx_i2s_dai_ops,
Ben Dooksc1422a62007-02-14 13:17:49 +0100446};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000447
Kuninori Morimoto5642ddf2013-03-21 03:35:11 -0700448static const struct snd_soc_component_driver s3c24xx_i2s_component = {
449 .name = "s3c24xx-i2s",
450};
451
Bill Pembertonfdca21a2012-12-07 09:26:15 -0500452static int s3c24xx_iis_dev_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000453{
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530454 int ret = 0;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300455 struct resource *res;
Arnd Bergmann359fdfa2015-11-18 15:26:00 +0100456 struct s3c_audio_pdata *pdata = dev_get_platdata(&pdev->dev);
457
458 if (!pdata) {
459 dev_err(&pdev->dev, "missing platform data");
460 return -ENXIO;
461 }
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300462
463 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
464 if (!res) {
465 dev_err(&pdev->dev, "Can't get IO resource.\n");
466 return -ENOENT;
467 }
468 s3c24xx_i2s.regs = devm_ioremap_resource(&pdev->dev, res);
Wei Yongjunc4791632015-04-16 20:18:02 +0800469 if (IS_ERR(s3c24xx_i2s.regs))
470 return PTR_ERR(s3c24xx_i2s.regs);
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300471
472 s3c24xx_i2s_pcm_stereo_out.dma_addr = res->start + S3C2410_IISFIFO;
Arnd Bergmann359fdfa2015-11-18 15:26:00 +0100473 s3c24xx_i2s_pcm_stereo_out.slave = pdata->dma_playback;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300474 s3c24xx_i2s_pcm_stereo_in.dma_addr = res->start + S3C2410_IISFIFO;
Arnd Bergmann359fdfa2015-11-18 15:26:00 +0100475 s3c24xx_i2s_pcm_stereo_in.slave = pdata->dma_capture;
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530476
Tushar Behera7253e352014-05-21 08:52:19 +0530477 ret = devm_snd_soc_register_component(&pdev->dev,
478 &s3c24xx_i2s_component, &s3c24xx_i2s_dai, 1);
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530479 if (ret) {
480 pr_err("failed to register the dai\n");
481 return ret;
482 }
483
Arnd Bergmann9bdca822015-11-18 22:31:11 +0100484 ret = samsung_asoc_dma_platform_register(&pdev->dev,
Sylwester Nawrocki42a74e72016-07-21 20:03:50 +0200485 pdata->dma_filter,
486 NULL, NULL);
Tushar Behera7253e352014-05-21 08:52:19 +0530487 if (ret)
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530488 pr_err("failed to register the dma: %d\n", ret);
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530489
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530490 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000491}
492
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000493static struct platform_driver s3c24xx_iis_driver = {
494 .probe = s3c24xx_iis_dev_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000495 .driver = {
496 .name = "s3c24xx-iis",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000497 },
498};
Ben Dooksc1422a62007-02-14 13:17:49 +0100499
Mark Browne00c3f52011-11-23 15:20:13 +0000500module_platform_driver(s3c24xx_iis_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000501
Ben Dooksc1422a62007-02-14 13:17:49 +0100502/* Module information */
503MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
504MODULE_DESCRIPTION("s3c24xx I2S SoC Interface");
505MODULE_LICENSE("GPL");
Mark Brown960d0692010-08-12 11:02:19 +0100506MODULE_ALIAS("platform:s3c24xx-iis");