blob: 2972f0d3afaa9a51b9b898bec0a05a2951b80152 [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
13
Stephen Rothwell44ef3392007-12-10 14:33:21 +110014struct device_node;
15
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +110016extern unsigned int ppc_pci_flags;
17enum {
18 /* Force re-assigning all resources (ignore firmware
19 * setup completely)
20 */
21 PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
22
23 /* Re-assign all bus numbers */
24 PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
25
26 /* Do not try to assign, just use existing setup */
27 PPC_PCI_PROBE_ONLY = 0x00000004,
28
29 /* Don't bother with ISA alignment unless the bridge has
30 * ISA forwarding enabled
31 */
32 PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
33};
34
35
Kumar Gala5531e412007-06-27 00:16:25 -050036/*
37 * Structure of a PCI controller (host bridge)
38 */
39struct pci_controller {
40 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050041 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110042#ifdef CONFIG_PPC64
43 int node;
44#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110045 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050046 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050047 struct device *parent;
48
49 int first_busno;
50 int last_busno;
Stephen Rothwell72119912007-12-11 11:00:13 +110051#ifndef CONFIG_PPC64
Kumar Gala5531e412007-06-27 00:16:25 -050052 int self_busno;
Stephen Rothwell72119912007-12-11 11:00:13 +110053#endif
Kumar Gala5531e412007-06-27 00:16:25 -050054
55 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110056#ifdef CONFIG_PPC64
57 void *io_base_alloc;
58#endif
Kumar Gala5531e412007-06-27 00:16:25 -050059 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110060#ifndef CONFIG_PPC64
61 resource_size_t pci_io_size;
62#endif
Kumar Gala5531e412007-06-27 00:16:25 -050063
64 /* Some machines (PReP) have a non 1:1 mapping of
65 * the PCI memory space in the CPU bus space
66 */
67 resource_size_t pci_mem_offset;
Stephen Rothwell72119912007-12-11 11:00:13 +110068#ifdef CONFIG_PPC64
69 unsigned long pci_io_size;
70#endif
Kumar Gala5531e412007-06-27 00:16:25 -050071
72 struct pci_ops *ops;
73 volatile unsigned int __iomem *cfg_addr;
74 volatile void __iomem *cfg_data;
75
Stephen Rothwell72119912007-12-11 11:00:13 +110076#ifndef CONFIG_PPC64
Kumar Gala5531e412007-06-27 00:16:25 -050077 /*
78 * Used for variants of PCI indirect handling and possible quirks:
79 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
80 * EXT_REG - provides access to PCI-e extended registers
81 * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
82 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
83 * to determine which bus number to match on when generating type0
84 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050085 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
86 * hanging if we don't have link and try to do config cycles to
87 * anything but the PHB. Only allow talking to the PHB if this is
88 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -050089 * BIG_ENDIAN - cfg_addr is a big endian register
Kumar Gala5531e412007-06-27 00:16:25 -050090 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +110091#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
92#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
93#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
94#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
95#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Kumar Gala5531e412007-06-27 00:16:25 -050096 u32 indirect_type;
Stephen Rothwell72119912007-12-11 11:00:13 +110097#endif /* !CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -050098 /* Currently, we limit ourselves to 1 IO range and 3 mem
99 * ranges since the common pci_bus structure can't handle more
100 */
101 struct resource io_resource;
102 struct resource mem_resources[3];
Kumar Gala5516b542007-06-27 01:17:57 -0500103 int global_number; /* PCI domain number */
Stephen Rothwell72119912007-12-11 11:00:13 +1100104#ifdef CONFIG_PPC64
105 unsigned long buid;
106 unsigned long dma_window_base_cur;
107 unsigned long dma_window_size;
108
109 void *private_data;
110#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500111};
112
Stephen Rothwell72119912007-12-11 11:00:13 +1100113#ifndef CONFIG_PPC64
114
Kumar Gala5531e412007-06-27 00:16:25 -0500115static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
116{
117 return bus->sysdata;
118}
119
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000120static inline int isa_vaddr_is_ioport(void __iomem *address)
121{
122 /* No specific ISA handling on ppc32 at this stage, it
123 * all goes through PCI
124 */
125 return 0;
126}
127
Kumar Gala5531e412007-06-27 00:16:25 -0500128/* These are used for config access before all the PCI probing
129 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100130extern int early_read_config_byte(struct pci_controller *hose, int bus,
131 int dev_fn, int where, u8 *val);
132extern int early_read_config_word(struct pci_controller *hose, int bus,
133 int dev_fn, int where, u16 *val);
134extern int early_read_config_dword(struct pci_controller *hose, int bus,
135 int dev_fn, int where, u32 *val);
136extern int early_write_config_byte(struct pci_controller *hose, int bus,
137 int dev_fn, int where, u8 val);
138extern int early_write_config_word(struct pci_controller *hose, int bus,
139 int dev_fn, int where, u16 val);
140extern int early_write_config_dword(struct pci_controller *hose, int bus,
141 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500142
Kumar Gala38805e52007-07-10 23:37:45 -0500143extern int early_find_capability(struct pci_controller *hose, int bus,
144 int dev_fn, int cap);
145
Kumar Gala5531e412007-06-27 00:16:25 -0500146extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000147 resource_size_t cfg_addr,
148 resource_size_t cfg_data, u32 flags);
Kumar Gala5531e412007-06-27 00:16:25 -0500149extern void setup_grackle(struct pci_controller *hose);
Kumar Galaf64fddb2007-07-20 13:35:34 -0500150extern void __init update_bridge_resource(struct pci_dev *dev,
151 struct resource *res);
Kumar Gala5531e412007-06-27 00:16:25 -0500152
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100153#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155/*
Paul Mackerras16353172005-09-06 13:17:54 +1000156 * PCI stuff, for nodes representing PCI devices, pointed to
157 * by device_node->data.
158 */
Paul Mackerras16353172005-09-06 13:17:54 +1000159struct iommu_table;
160
161struct pci_dn {
Linas Vepstas7684b402005-11-03 18:55:19 -0600162 int busno; /* pci bus number */
163 int bussubno; /* pci subordinate bus number */
164 int devfn; /* pci device and function number */
165 int class_code; /* pci device class */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100166
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000167 struct pci_controller *phb; /* for pci devices */
168 struct iommu_table *iommu_table; /* for phb's or bridges */
169 struct pci_dev *pcidev; /* back-pointer to the pci device */
170 struct device_node *node; /* back-pointer to the device_node */
171
172 int pci_ext_config_space; /* for pci devices */
173
174#ifdef CONFIG_EEH
Paul Mackerras16353172005-09-06 13:17:54 +1000175 int eeh_mode; /* See eeh.h for possible EEH_MODEs */
176 int eeh_config_addr;
Linas Vepstas25e591f2005-11-03 18:53:20 -0600177 int eeh_pe_config_addr; /* new-style partition endpoint address */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100178 int eeh_check_count; /* # times driver ignored error */
179 int eeh_freeze_count; /* # times this device froze up. */
180 int eeh_false_positives; /* # times this device reported #ff's */
Paul Mackerras16353172005-09-06 13:17:54 +1000181 u32 config_space[16]; /* saved PCI config space */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000182#endif
Paul Mackerras16353172005-09-06 13:17:54 +1000183};
184
185/* Get the pointer to a device_node's pci_dn */
186#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
187
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100188extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Paul Mackerras16353172005-09-06 13:17:54 +1000190/* Get a device_node from a pci_dev. This code must be fast except
191 * in the case where the sysdata is incorrect and needs to be fixed
192 * up (this will only happen once).
193 * In this case the sysdata will have been inherited from a PCI host
194 * bridge or a PCI-PCI bridge further up the tree, so it will point
195 * to a valid struct pci_dn, just not the one we want.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 */
197static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
198{
199 struct device_node *dn = dev->sysdata;
Paul Mackerras16353172005-09-06 13:17:54 +1000200 struct pci_dn *pdn = dn->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Paul Mackerras16353172005-09-06 13:17:54 +1000202 if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 return dn; /* fast path. sysdata is good */
Paul Mackerras16353172005-09-06 13:17:54 +1000204 return fetch_dev_dn(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
206
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000207static inline int pci_device_from_OF_node(struct device_node *np,
208 u8 *bus, u8 *devfn)
209{
210 if (!PCI_DN(np))
211 return -ENODEV;
212 *bus = PCI_DN(np)->busno;
213 *devfn = PCI_DN(np)->devfn;
214 return 0;
215}
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
218{
219 if (bus->self)
220 return pci_device_to_OF_node(bus->self);
221 else
222 return bus->sysdata; /* Must be root bus (PHB) */
223}
224
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600225/** Find the bus corresponding to the indicated device node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100226extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600227
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600228/** Remove all of the PCI devices under this bus */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100229extern void pcibios_remove_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600230
231/** Discover new pci devices under this bus, and add them */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100232extern void pcibios_add_pci_devices(struct pci_bus *bus);
233extern void pcibios_fixup_new_pci_devices(struct pci_bus *bus, int fix_bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235extern int pcibios_remove_root_bus(struct pci_controller *phb);
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
238{
239 struct device_node *busdn = bus->sysdata;
240
241 BUG_ON(busdn == NULL);
Paul Mackerras16353172005-09-06 13:17:54 +1000242 return PCI_DN(busdn)->phb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100245
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000246extern void isa_bridge_find_early(struct pci_controller *hose);
247
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000248static inline int isa_vaddr_is_ioport(void __iomem *address)
249{
250 /* Check if address hits the reserved legacy IO range */
251 unsigned long ea = (unsigned long)address;
252 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
253}
254
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000255extern int pcibios_unmap_io_space(struct pci_bus *bus);
256extern int pcibios_map_io_space(struct pci_bus *bus);
257
Paul Mackerras42672922005-09-12 17:17:36 +1000258/* Return values for ppc_md.pci_probe_mode function */
259#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
260#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
261#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
262
Anton Blanchard357518f2006-06-10 20:53:06 +1000263#ifdef CONFIG_NUMA
264#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
265#else
266#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
267#endif
268
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100269#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500270
271/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100272extern struct pci_controller *pci_find_hose_for_OF_device(
273 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500274
275/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100276extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
277 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500278
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100279/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100280extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100281extern void pcibios_free_controller(struct pci_controller *phb);
282
Kumar Gala5531e412007-06-27 00:16:25 -0500283#ifdef CONFIG_PCI
284extern unsigned long pci_address_to_pio(phys_addr_t address);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000285extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500286#else
287static inline unsigned long pci_address_to_pio(phys_addr_t address)
288{
289 return (unsigned long)-1;
290}
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000291static inline int pcibios_vaddr_is_ioport(void __iomem *address)
292{
293 return 0;
294}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100295#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500296
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100297#endif /* __KERNEL__ */
298#endif /* _ASM_POWERPC_PCI_BRIDGE_H */