blob: e5738c5d7a6c6a39c692022aab41c6089b23a3e1 [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Marvell Armada 370 and Armada XP SoC IRQ handling
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/irq.h>
20#include <linux/interrupt.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040021#include <linux/irqchip.h>
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -030022#include <linux/irqchip/chained_irq.h>
Thomas Petazzonid7df84b2014-04-14 15:54:02 +020023#include <linux/cpu.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020024#include <linux/io.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020027#include <linux/of_pci.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020028#include <linux/irqdomain.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020029#include <linux/slab.h>
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +010030#include <linux/syscore_ops.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020031#include <linux/msi.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020032#include <asm/mach/arch.h>
33#include <asm/exception.h>
Gregory CLEMENT344e8732012-08-02 11:19:12 +030034#include <asm/smp_plat.h>
Thomas Petazzoni9339d432013-04-09 23:26:15 +020035#include <asm/mach/irq.h>
36
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020037/* Interrupt Controller Registers Map */
38#define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
39#define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
Maxime Ripard28da06d2015-03-03 11:43:16 +010040#define ARMADA_370_XP_INT_FABRIC_MASK_OFFS (0x54)
41#define ARMADA_370_XP_INT_CAUSE_PERF(cpu) (1 << cpu)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020042
Ben Dooksf3e16cc2012-06-04 18:50:12 +020043#define ARMADA_370_XP_INT_CONTROL (0x00)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020044#define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
45#define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010046#define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +000047#define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +020048#define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020049
50#define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -030051#define ARMADA_375_PPI_CAUSE (0x10)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020052
Gregory CLEMENT344e8732012-08-02 11:19:12 +030053#define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x4)
54#define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0xc)
55#define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x8)
56
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010057#define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
58
Thomas Petazzoni5ec69012013-04-09 23:26:17 +020059#define IPI_DOORBELL_START (0)
60#define IPI_DOORBELL_END (8)
61#define IPI_DOORBELL_MASK 0xFF
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020062#define PCI_MSI_DOORBELL_START (16)
63#define PCI_MSI_DOORBELL_NR (16)
64#define PCI_MSI_DOORBELL_END (32)
65#define PCI_MSI_DOORBELL_MASK 0xFFFF0000
Gregory CLEMENT344e8732012-08-02 11:19:12 +030066
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020067static void __iomem *per_cpu_int_base;
68static void __iomem *main_int_base;
69static struct irq_domain *armada_370_xp_mpic_domain;
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +010070static u32 doorbell_mask_reg;
Maxime Ripard5724be82015-03-03 11:27:23 +010071static int parent_irq;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020072#ifdef CONFIG_PCI_MSI
73static struct irq_domain *armada_370_xp_msi_domain;
Thomas Petazzonifcc392d2016-02-10 15:46:57 +010074static struct irq_domain *armada_370_xp_msi_inner_domain;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020075static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR);
76static DEFINE_MUTEX(msi_used_lock);
77static phys_addr_t msi_doorbell_addr;
78#endif
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020079
Ezequiel Garcia2c299de2015-03-03 11:43:15 +010080static inline bool is_percpu_irq(irq_hw_number_t irq)
81{
Maxime Ripard080481f92015-09-25 18:09:34 +020082 if (irq <= ARMADA_370_XP_MAX_PER_CPU_IRQS)
Ezequiel Garcia2c299de2015-03-03 11:43:15 +010083 return true;
Maxime Ripard080481f92015-09-25 18:09:34 +020084
85 return false;
Ezequiel Garcia2c299de2015-03-03 11:43:15 +010086}
87
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010088/*
89 * In SMP mode:
90 * For shared global interrupts, mask/unmask global enable bit
Marek Belisko097ef182013-03-15 23:34:04 +010091 * For CPU interrupts, mask/unmask the calling CPU's bit
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010092 */
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020093static void armada_370_xp_irq_mask(struct irq_data *d)
94{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010095 irq_hw_number_t hwirq = irqd_to_hwirq(d);
96
Ezequiel Garcia2c299de2015-03-03 11:43:15 +010097 if (!is_percpu_irq(hwirq))
Gregory CLEMENT3202bf02012-12-05 21:43:23 +010098 writel(hwirq, main_int_base +
99 ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
100 else
101 writel(hwirq, per_cpu_int_base +
102 ARMADA_370_XP_INT_SET_MASK_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200103}
104
105static void armada_370_xp_irq_unmask(struct irq_data *d)
106{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100107 irq_hw_number_t hwirq = irqd_to_hwirq(d);
108
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100109 if (!is_percpu_irq(hwirq))
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100110 writel(hwirq, main_int_base +
111 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
112 else
113 writel(hwirq, per_cpu_int_base +
114 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200115}
116
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200117#ifdef CONFIG_PCI_MSI
118
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100119static struct irq_chip armada_370_xp_msi_irq_chip = {
120 .name = "armada_370_xp_msi_irq",
121 .irq_mask = pci_msi_mask_irq,
122 .irq_unmask = pci_msi_unmask_irq,
123};
124
125static struct msi_domain_info armada_370_xp_msi_domain_info = {
126 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS),
127 .chip = &armada_370_xp_msi_irq_chip,
128};
129
130static void armada_370_xp_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
131{
132 msg->address_lo = lower_32_bits(msi_doorbell_addr);
133 msg->address_hi = upper_32_bits(msi_doorbell_addr);
134 msg->data = 0xf00 | (data->hwirq + PCI_MSI_DOORBELL_START);
135}
136
137static int armada_370_xp_msi_set_affinity(struct irq_data *irq_data,
138 const struct cpumask *mask, bool force)
139{
140 return -EINVAL;
141}
142
143static struct irq_chip armada_370_xp_msi_bottom_irq_chip = {
144 .name = "armada_370_xp_msi_irq",
145 .irq_compose_msi_msg = armada_370_xp_compose_msi_msg,
146 .irq_set_affinity = armada_370_xp_msi_set_affinity,
147};
148
149static int armada_370_xp_msi_alloc(struct irq_domain *domain, unsigned int virq,
150 unsigned int nr_irqs, void *args)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200151{
152 int hwirq;
153
154 mutex_lock(&msi_used_lock);
155 hwirq = find_first_zero_bit(&msi_used, PCI_MSI_DOORBELL_NR);
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100156 if (hwirq >= PCI_MSI_DOORBELL_NR) {
157 mutex_unlock(&msi_used_lock);
158 return -ENOSPC;
159 }
160
161 set_bit(hwirq, msi_used);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200162 mutex_unlock(&msi_used_lock);
163
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100164 irq_domain_set_info(domain, virq, hwirq, &armada_370_xp_msi_bottom_irq_chip,
165 domain->host_data, handle_simple_irq,
166 NULL, NULL);
167
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200168 return hwirq;
169}
170
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100171static void armada_370_xp_msi_free(struct irq_domain *domain,
172 unsigned int virq, unsigned int nr_irqs)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200173{
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100174 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
175
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200176 mutex_lock(&msi_used_lock);
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100177 if (!test_bit(d->hwirq, msi_used))
178 pr_err("trying to free unused MSI#%lu\n", d->hwirq);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200179 else
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100180 clear_bit(d->hwirq, msi_used);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200181 mutex_unlock(&msi_used_lock);
182}
183
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100184static const struct irq_domain_ops armada_370_xp_msi_domain_ops = {
185 .alloc = armada_370_xp_msi_alloc,
186 .free = armada_370_xp_msi_free,
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200187};
188
189static int armada_370_xp_msi_init(struct device_node *node,
190 phys_addr_t main_int_phys_base)
191{
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200192 u32 reg;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200193
194 msi_doorbell_addr = main_int_phys_base +
195 ARMADA_370_XP_SW_TRIG_INT_OFFS;
196
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100197 armada_370_xp_msi_inner_domain =
198 irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR,
199 &armada_370_xp_msi_domain_ops, NULL);
200 if (!armada_370_xp_msi_inner_domain)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200201 return -ENOMEM;
202
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200203 armada_370_xp_msi_domain =
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100204 pci_msi_create_irq_domain(of_node_to_fwnode(node),
205 &armada_370_xp_msi_domain_info,
206 armada_370_xp_msi_inner_domain);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200207 if (!armada_370_xp_msi_domain) {
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100208 irq_domain_remove(armada_370_xp_msi_inner_domain);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200209 return -ENOMEM;
210 }
211
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200212 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS)
213 | PCI_MSI_DOORBELL_MASK;
214
215 writel(reg, per_cpu_int_base +
216 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
217
218 /* Unmask IPI interrupt */
219 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
220
221 return 0;
222}
223#else
224static inline int armada_370_xp_msi_init(struct device_node *node,
225 phys_addr_t main_int_phys_base)
226{
227 return 0;
228}
229#endif
230
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300231#ifdef CONFIG_SMP
Arnaud Ebalard19e61d42014-01-20 22:52:05 +0100232static DEFINE_RAW_SPINLOCK(irq_controller_lock);
233
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300234static int armada_xp_set_affinity(struct irq_data *d,
235 const struct cpumask *mask_val, bool force)
236{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100237 irq_hw_number_t hwirq = irqd_to_hwirq(d);
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000238 unsigned long reg, mask;
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100239 int cpu;
240
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000241 /* Select a single core from the affinity mask which is online */
242 cpu = cpumask_any_and(mask_val, cpu_online_mask);
243 mask = 1UL << cpu_logical_map(cpu);
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100244
245 raw_spin_lock(&irq_controller_lock);
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100246 reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000247 reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask;
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100248 writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100249 raw_spin_unlock(&irq_controller_lock);
250
Thomas Petazzoni1dacf192014-10-24 13:59:16 +0200251 return IRQ_SET_MASK_OK;
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300252}
253#endif
254
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200255static struct irq_chip armada_370_xp_irq_chip = {
256 .name = "armada_370_xp_irq",
257 .irq_mask = armada_370_xp_irq_mask,
258 .irq_mask_ack = armada_370_xp_irq_mask,
259 .irq_unmask = armada_370_xp_irq_unmask,
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300260#ifdef CONFIG_SMP
261 .irq_set_affinity = armada_xp_set_affinity,
262#endif
Gregory CLEMENT0d8e1d82015-03-30 16:04:37 +0200263 .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND,
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200264};
265
266static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
267 unsigned int virq, irq_hw_number_t hw)
268{
269 armada_370_xp_irq_mask(irq_get_irq_data(virq));
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100270 if (!is_percpu_irq(hw))
Gregory CLEMENT600468d2013-04-05 14:32:52 +0200271 writel(hw, per_cpu_int_base +
272 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
273 else
274 writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200275 irq_set_status_flags(virq, IRQ_LEVEL);
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100276
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100277 if (is_percpu_irq(hw)) {
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100278 irq_set_percpu_devid(virq);
279 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
280 handle_percpu_devid_irq);
281
282 } else {
283 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
284 handle_level_irq);
285 }
Rob Herringd17cab42015-08-29 18:01:22 -0500286 irq_set_probe(virq);
Thomas Petazzoni353d6d62015-10-21 15:48:15 +0200287 irq_clear_status_flags(virq, IRQ_NOAUTOEN);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200288
289 return 0;
290}
291
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200292static void armada_xp_mpic_smp_cpu_init(void)
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300293{
Thomas Petazzonib73842b2014-05-30 22:18:18 +0200294 u32 control;
295 int nr_irqs, i;
296
297 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
298 nr_irqs = (control >> 2) & 0x3ff;
299
300 for (i = 0; i < nr_irqs; i++)
301 writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS);
302
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300303 /* Clear pending IPIs */
304 writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
305
306 /* Enable first 8 IPIs */
Thomas Petazzoni5ec69012013-04-09 23:26:17 +0200307 writel(IPI_DOORBELL_MASK, per_cpu_int_base +
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300308 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
309
310 /* Unmask IPI interrupt */
311 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
312}
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200313
Maxime Ripard28da06d2015-03-03 11:43:16 +0100314static void armada_xp_mpic_perf_init(void)
315{
316 unsigned long cpuid = cpu_logical_map(smp_processor_id());
317
318 /* Enable Performance Counter Overflow interrupts */
319 writel(ARMADA_370_XP_INT_CAUSE_PERF(cpuid),
320 per_cpu_int_base + ARMADA_370_XP_INT_FABRIC_MASK_OFFS);
321}
322
Ezequiel Garcia933a24b2015-03-03 11:43:14 +0100323#ifdef CONFIG_SMP
324static void armada_mpic_send_doorbell(const struct cpumask *mask,
325 unsigned int irq)
326{
327 int cpu;
328 unsigned long map = 0;
329
330 /* Convert our logical CPU mask into a physical one. */
331 for_each_cpu(cpu, mask)
332 map |= 1 << cpu_logical_map(cpu);
333
334 /*
335 * Ensure that stores to Normal memory are visible to the
336 * other CPUs before issuing the IPI.
337 */
338 dsb();
339
340 /* submit softirq */
341 writel((map << 8) | irq, main_int_base +
342 ARMADA_370_XP_SW_TRIG_INT_OFFS);
343}
344
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200345static int armada_xp_mpic_secondary_init(struct notifier_block *nfb,
346 unsigned long action, void *hcpu)
347{
Maxime Ripard28da06d2015-03-03 11:43:16 +0100348 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN) {
349 armada_xp_mpic_perf_init();
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200350 armada_xp_mpic_smp_cpu_init();
Maxime Ripard28da06d2015-03-03 11:43:16 +0100351 }
Maxime Ripard5724be82015-03-03 11:27:23 +0100352
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200353 return NOTIFY_OK;
354}
355
356static struct notifier_block armada_370_xp_mpic_cpu_notifier = {
357 .notifier_call = armada_xp_mpic_secondary_init,
358 .priority = 100,
359};
360
Maxime Ripard5724be82015-03-03 11:27:23 +0100361static int mpic_cascaded_secondary_init(struct notifier_block *nfb,
362 unsigned long action, void *hcpu)
363{
Maxime Ripard28da06d2015-03-03 11:43:16 +0100364 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN) {
365 armada_xp_mpic_perf_init();
Maxime Ripard5724be82015-03-03 11:27:23 +0100366 enable_percpu_irq(parent_irq, IRQ_TYPE_NONE);
Maxime Ripard28da06d2015-03-03 11:43:16 +0100367 }
Maxime Ripard5724be82015-03-03 11:27:23 +0100368
369 return NOTIFY_OK;
370}
371
372static struct notifier_block mpic_cascaded_cpu_notifier = {
373 .notifier_call = mpic_cascaded_secondary_init,
374 .priority = 100,
375};
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300376#endif /* CONFIG_SMP */
377
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900378static const struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200379 .map = armada_370_xp_mpic_irq_map,
380 .xlate = irq_domain_xlate_onecell,
381};
382
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300383#ifdef CONFIG_PCI_MSI
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300384static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained)
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300385{
386 u32 msimask, msinr;
387
388 msimask = readl_relaxed(per_cpu_int_base +
389 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
390 & PCI_MSI_DOORBELL_MASK;
391
392 writel(~msimask, per_cpu_int_base +
393 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
394
395 for (msinr = PCI_MSI_DOORBELL_START;
396 msinr < PCI_MSI_DOORBELL_END; msinr++) {
397 int irq;
398
399 if (!(msimask & BIT(msinr)))
400 continue;
401
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100402 if (is_chained) {
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100403 irq = irq_find_mapping(armada_370_xp_msi_inner_domain,
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100404 msinr - 16);
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300405 generic_handle_irq(irq);
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100406 } else {
407 irq = msinr - 16;
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100408 handle_domain_irq(armada_370_xp_msi_inner_domain,
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100409 irq, regs);
410 }
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300411 }
412}
413#else
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300414static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {}
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300415#endif
416
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200417static void armada_370_xp_mpic_handle_cascade_irq(struct irq_desc *desc)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300418{
Jiang Liu5b292642015-06-04 12:13:20 +0800419 struct irq_chip *chip = irq_desc_get_chip(desc);
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200420 unsigned long irqmap, irqn, irqsrc, cpuid;
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300421 unsigned int cascade_irq;
422
423 chained_irq_enter(chip, desc);
424
425 irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE);
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200426 cpuid = cpu_logical_map(smp_processor_id());
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300427
428 for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200429 irqsrc = readl_relaxed(main_int_base +
430 ARMADA_370_XP_INT_SOURCE_CTL(irqn));
431
432 /* Check if the interrupt is not masked on current CPU.
433 * Test IRQ (0-1) and FIQ (8-9) mask bits.
434 */
435 if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid)))
436 continue;
437
438 if (irqn == 1) {
439 armada_370_xp_handle_msi_irq(NULL, true);
440 continue;
441 }
442
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300443 cascade_irq = irq_find_mapping(armada_370_xp_mpic_domain, irqn);
444 generic_handle_irq(cascade_irq);
445 }
446
447 chained_irq_exit(chip, desc);
448}
449
Stephen Boyd8783dd32014-03-04 16:40:30 -0800450static void __exception_irq_entry
Thomas Petazzoni9339d432013-04-09 23:26:15 +0200451armada_370_xp_handle_irq(struct pt_regs *regs)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200452{
453 u32 irqstat, irqnr;
454
455 do {
456 irqstat = readl_relaxed(per_cpu_int_base +
457 ARMADA_370_XP_CPU_INTACK_OFFS);
458 irqnr = irqstat & 0x3FF;
459
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300460 if (irqnr > 1022)
461 break;
462
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200463 if (irqnr > 1) {
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100464 handle_domain_irq(armada_370_xp_mpic_domain,
465 irqnr, regs);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200466 continue;
467 }
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200468
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200469 /* MSI handling */
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300470 if (irqnr == 1)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300471 armada_370_xp_handle_msi_irq(regs, false);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200472
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300473#ifdef CONFIG_SMP
474 /* IPI Handling */
475 if (irqnr == 0) {
476 u32 ipimask, ipinr;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200477
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300478 ipimask = readl_relaxed(per_cpu_int_base +
479 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
Thomas Petazzoni5ec69012013-04-09 23:26:17 +0200480 & IPI_DOORBELL_MASK;
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300481
Lior Amsalema6f089e2013-11-25 17:26:44 +0100482 writel(~ipimask, per_cpu_int_base +
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300483 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
484
485 /* Handle all pending doorbells */
Thomas Petazzoni5ec69012013-04-09 23:26:17 +0200486 for (ipinr = IPI_DOORBELL_START;
487 ipinr < IPI_DOORBELL_END; ipinr++) {
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300488 if (ipimask & (0x1 << ipinr))
489 handle_IPI(ipinr, regs);
490 }
491 continue;
492 }
493#endif
494
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200495 } while (1);
496}
497
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100498static int armada_370_xp_mpic_suspend(void)
499{
500 doorbell_mask_reg = readl(per_cpu_int_base +
501 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
502 return 0;
503}
504
505static void armada_370_xp_mpic_resume(void)
506{
507 int nirqs;
508 irq_hw_number_t irq;
509
510 /* Re-enable interrupts */
511 nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff;
512 for (irq = 0; irq < nirqs; irq++) {
513 struct irq_data *data;
514 int virq;
515
516 virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
517 if (virq == 0)
518 continue;
519
Maxime Ripard080481f92015-09-25 18:09:34 +0200520 if (!is_percpu_irq(irq))
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100521 writel(irq, per_cpu_int_base +
522 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
523 else
524 writel(irq, main_int_base +
525 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
526
527 data = irq_get_irq_data(virq);
528 if (!irqd_irq_disabled(data))
529 armada_370_xp_irq_unmask(data);
530 }
531
532 /* Reconfigure doorbells for IPIs and MSIs */
533 writel(doorbell_mask_reg,
534 per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
535 if (doorbell_mask_reg & IPI_DOORBELL_MASK)
536 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
537 if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK)
538 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
539}
540
541struct syscore_ops armada_370_xp_mpic_syscore_ops = {
542 .suspend = armada_370_xp_mpic_suspend,
543 .resume = armada_370_xp_mpic_resume,
544};
545
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200546static int __init armada_370_xp_mpic_of_init(struct device_node *node,
547 struct device_node *parent)
548{
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200549 struct resource main_int_res, per_cpu_int_res;
Maxime Ripard5724be82015-03-03 11:27:23 +0100550 int nr_irqs, i;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200551 u32 control;
552
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200553 BUG_ON(of_address_to_resource(node, 0, &main_int_res));
554 BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200555
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200556 BUG_ON(!request_mem_region(main_int_res.start,
557 resource_size(&main_int_res),
558 node->full_name));
559 BUG_ON(!request_mem_region(per_cpu_int_res.start,
560 resource_size(&per_cpu_int_res),
561 node->full_name));
562
563 main_int_base = ioremap(main_int_res.start,
564 resource_size(&main_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200565 BUG_ON(!main_int_base);
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200566
567 per_cpu_int_base = ioremap(per_cpu_int_res.start,
568 resource_size(&per_cpu_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200569 BUG_ON(!per_cpu_int_base);
Gregory CLEMENTd792b1e2012-09-26 18:02:48 +0200570
571 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
Thomas Petazzonib73842b2014-05-30 22:18:18 +0200572 nr_irqs = (control >> 2) & 0x3ff;
573
574 for (i = 0; i < nr_irqs; i++)
575 writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
Gregory CLEMENTd792b1e2012-09-26 18:02:48 +0200576
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200577 armada_370_xp_mpic_domain =
Thomas Petazzonib73842b2014-05-30 22:18:18 +0200578 irq_domain_add_linear(node, nr_irqs,
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200579 &armada_370_xp_mpic_irq_ops, NULL);
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200580 BUG_ON(!armada_370_xp_mpic_domain);
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100581 armada_370_xp_mpic_domain->bus_token = DOMAIN_BUS_WIRED;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200582
Ezequiel Garcia933a24b2015-03-03 11:43:14 +0100583 /* Setup for the boot CPU */
Maxime Ripard28da06d2015-03-03 11:43:16 +0100584 armada_xp_mpic_perf_init();
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200585 armada_xp_mpic_smp_cpu_init();
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200586
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200587 armada_370_xp_msi_init(node, main_int_res.start);
588
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300589 parent_irq = irq_of_parse_and_map(node, 0);
590 if (parent_irq <= 0) {
591 irq_set_default_host(armada_370_xp_mpic_domain);
592 set_handle_irq(armada_370_xp_handle_irq);
Thomas Petazzonief37d332014-04-14 15:54:01 +0200593#ifdef CONFIG_SMP
594 set_smp_cross_call(armada_mpic_send_doorbell);
Thomas Petazzonid7df84b2014-04-14 15:54:02 +0200595 register_cpu_notifier(&armada_370_xp_mpic_cpu_notifier);
Thomas Petazzonief37d332014-04-14 15:54:01 +0200596#endif
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300597 } else {
Maxime Ripard5724be82015-03-03 11:27:23 +0100598#ifdef CONFIG_SMP
599 register_cpu_notifier(&mpic_cascaded_cpu_notifier);
600#endif
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300601 irq_set_chained_handler(parent_irq,
602 armada_370_xp_mpic_handle_cascade_irq);
603 }
Thomas Petazzonib313ada2013-04-09 23:26:16 +0200604
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100605 register_syscore_ops(&armada_370_xp_mpic_syscore_ops);
606
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200607 return 0;
608}
609
Thomas Petazzoni9339d432013-04-09 23:26:15 +0200610IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);