blob: 74e90b40a0c76c179c1ae0ca35e34fd9e65a09ab [file] [log] [blame]
Santosh Shilimkar367cd312009-04-28 20:51:52 +05301/*
2 * OMAP4 SMP source file. It contains platform specific fucntions
3 * needed for the linux smp kernel.
4 *
5 * Copyright (C) 2009 Texas Instruments, Inc.
6 *
7 * Author:
8 * Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
10 * Platform file needed for the OMAP4 SMP. This file is based on arm
11 * realview smp platform.
12 * * Copyright (c) 2002 ARM Limited.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18#include <linux/init.h>
19#include <linux/device.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053020#include <linux/smp.h>
21#include <linux/io.h>
22
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080023#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010024#include <asm/hardware/gic.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053025#include <asm/smp_scu.h>
26#include <mach/hardware.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010027
28#include "common.h"
Santosh Shilimkar367cd312009-04-28 20:51:52 +053029
Santosh Shilimkar367cd312009-04-28 20:51:52 +053030/* SCU base address */
Tony Lindgrene4e7a132009-10-19 15:25:26 -070031static void __iomem *scu_base;
Santosh Shilimkar367cd312009-04-28 20:51:52 +053032
Santosh Shilimkar367cd312009-04-28 20:51:52 +053033static DEFINE_SPINLOCK(boot_lock);
34
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053035void __iomem *omap4_get_scu_base(void)
36{
37 return scu_base;
38}
39
Santosh Shilimkar367cd312009-04-28 20:51:52 +053040void __cpuinit platform_secondary_init(unsigned int cpu)
41{
Santosh Shilimkar367cd312009-04-28 20:51:52 +053042 /*
43 * If any interrupts are already enabled for the primary
44 * core (e.g. timer irq), then they will not have been enabled
45 * for us: do so
46 */
Russell King38489532010-12-04 16:01:03 +000047 gic_secondary_init(0);
Santosh Shilimkar367cd312009-04-28 20:51:52 +053048
49 /*
50 * Synchronise with the boot thread.
51 */
52 spin_lock(&boot_lock);
53 spin_unlock(&boot_lock);
54}
55
56int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
57{
Santosh Shilimkar367cd312009-04-28 20:51:52 +053058 /*
59 * Set synchronisation state between this boot processor
60 * and the secondary one
61 */
62 spin_lock(&boot_lock);
63
64 /*
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080065 * Update the AuxCoreBoot0 with boot state for secondary core.
Santosh Shilimkar367cd312009-04-28 20:51:52 +053066 * omap_secondary_startup() routine will hold the secondary core till
67 * the AuxCoreBoot1 register is updated with cpu state
68 * A barrier is added to ensure that write buffer is drained
69 */
Santosh Shilimkar7d35b8d2010-08-02 13:18:19 +030070 omap_modify_auxcoreboot0(0x200, 0xfffffdff);
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080071 flush_cache_all();
Santosh Shilimkar367cd312009-04-28 20:51:52 +053072 smp_wmb();
Russell King0f7b3322011-04-03 13:01:30 +010073 gic_raise_softirq(cpumask_of(cpu), 1);
Santosh Shilimkar367cd312009-04-28 20:51:52 +053074
Santosh Shilimkar367cd312009-04-28 20:51:52 +053075 /*
76 * Now the secondary core is starting up let it run its
77 * calibrations, then wait for it to finish
78 */
79 spin_unlock(&boot_lock);
80
81 return 0;
82}
83
84static void __init wakeup_secondary(void)
85{
86 /*
87 * Write the address of secondary startup routine into the
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080088 * AuxCoreBoot1 where ROM code will jump and start executing
Santosh Shilimkar367cd312009-04-28 20:51:52 +053089 * on secondary core once out of WFE
90 * A barrier is added to ensure that write buffer is drained
91 */
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080092 omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
Santosh Shilimkar367cd312009-04-28 20:51:52 +053093 smp_wmb();
94
95 /*
96 * Send a 'sev' to wake the secondary core from WFE.
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080097 * Drain the outstanding writes to memory
Santosh Shilimkar367cd312009-04-28 20:51:52 +053098 */
Tony Lindgrena4192d32010-08-16 09:21:20 +030099 dsb_sev();
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530100 mb();
101}
102
103/*
104 * Initialise the CPU possible map early - this describes the CPUs
105 * which may be present or become present in the system.
106 */
107void __init smp_init_cpus(void)
108{
Tony Lindgrene4e7a132009-10-19 15:25:26 -0700109 unsigned int i, ncores;
110
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700111 /*
112 * Currently we can't call ioremap here because
113 * SoC detection won't work until after init_early.
114 */
115 scu_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_SCU_BASE);
Tony Lindgrene4e7a132009-10-19 15:25:26 -0700116 BUG_ON(!scu_base);
117
Russell Kingfd778f02010-12-02 18:09:37 +0000118 ncores = scu_get_core_count(scu_base);
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530119
120 /* sanity check */
Russell Kinga06f9162011-10-20 22:04:18 +0100121 if (ncores > nr_cpu_ids) {
122 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
123 ncores, nr_cpu_ids);
124 ncores = nr_cpu_ids;
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530125 }
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530126
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000127 for (i = 0; i < ncores; i++)
128 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100129
130 set_smp_cross_call(gic_raise_softirq);
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000131}
132
Russell King05c74a62010-12-03 11:09:48 +0000133void __init platform_smp_prepare_cpus(unsigned int max_cpus)
Russell Kingbbc3d14e92010-12-03 10:42:58 +0000134{
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530135
Russell King05c74a62010-12-03 11:09:48 +0000136 /*
137 * Initialise the SCU and wake up the secondary core using
138 * wakeup_secondary().
139 */
140 scu_enable(scu_base);
141 wakeup_secondary();
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530142}