blob: 3ae4418a6ba4d213c38f788bd2cfb2fe126cbc28 [file] [log] [blame]
Catalin Marinas72c58392014-07-24 14:14:42 +01001/*
2 * Macros for accessing system registers with older binutils.
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 * Author: Catalin Marinas <catalin.marinas@arm.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __ASM_SYSREG_H
21#define __ASM_SYSREG_H
22
Mark Rutland3600c2f2015-11-05 15:09:17 +000023#include <linux/stringify.h>
24
James Morse338d4f42015-07-22 19:05:54 +010025#include <asm/opcodes.h>
26
Suzuki K. Poulose9ded63a2015-07-22 11:38:14 +010027/*
28 * ARMv8 ARM reserves the following encoding for system registers:
29 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
30 * C5.2, version:ARM DDI 0487A.f)
31 * [20-19] : Op0
32 * [18-16] : Op1
33 * [15-12] : CRn
34 * [11-8] : CRm
35 * [7-5] : Op2
36 */
Catalin Marinas72c58392014-07-24 14:14:42 +010037#define sys_reg(op0, op1, crn, crm, op2) \
Suzuki K. Poulose9ded63a2015-07-22 11:38:14 +010038 ((((op0)&3)<<19)|((op1)<<16)|((crn)<<12)|((crm)<<8)|((op2)<<5))
Catalin Marinas72c58392014-07-24 14:14:42 +010039
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010040#define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
41#define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
42#define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
43
44#define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
45#define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
46#define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
47#define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
48#define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
49#define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
50#define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
51
52#define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
53#define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
54#define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
55#define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
56#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
57#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
58#define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
59
60#define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
61#define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
62#define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
63
64#define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
65#define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
66
67#define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
68#define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
69
70#define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
71#define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
72
73#define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
74#define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
James Morse406e3082016-02-05 14:58:47 +000075#define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010076
77#define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
78#define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
79#define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
80
81#define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
James Morse57f49592016-02-05 14:58:48 +000082#define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
James Morse338d4f42015-07-22 19:05:54 +010083
84#define SET_PSTATE_PAN(x) __inst_arm(0xd5000000 | REG_PSTATE_PAN_IMM |\
85 (!!x)<<8 | 0x1f)
James Morse57f49592016-02-05 14:58:48 +000086#define SET_PSTATE_UAO(x) __inst_arm(0xd5000000 | REG_PSTATE_UAO_IMM |\
87 (!!x)<<8 | 0x1f)
James Morse338d4f42015-07-22 19:05:54 +010088
Geoff Levande7227d02016-04-27 17:47:01 +010089/* Common SCTLR_ELx flags. */
90#define SCTLR_ELx_EE (1 << 25)
91#define SCTLR_ELx_I (1 << 12)
92#define SCTLR_ELx_SA (1 << 3)
93#define SCTLR_ELx_C (1 << 2)
94#define SCTLR_ELx_A (1 << 1)
95#define SCTLR_ELx_M 1
96
Marc Zyngierb9824dd2017-06-06 19:08:33 +010097#define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
98 (1 << 16) | (1 << 18) | (1 << 22) | (1 << 23) | \
99 (1 << 28) | (1 << 29))
100
Geoff Levande7227d02016-04-27 17:47:01 +0100101#define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
102 SCTLR_ELx_SA | SCTLR_ELx_I)
103
104/* SCTLR_EL1 specific flags. */
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100105#define SCTLR_EL1_UCI (1 << 26)
Geoff Levande7227d02016-04-27 17:47:01 +0100106#define SCTLR_EL1_SPAN (1 << 23)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100107#define SCTLR_EL1_UCT (1 << 15)
Geoff Levande7227d02016-04-27 17:47:01 +0100108#define SCTLR_EL1_SED (1 << 8)
109#define SCTLR_EL1_CP15BEN (1 << 5)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100110
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100111/* id_aa64isar0 */
Suzuki K Pouloseba62b302017-10-11 14:01:02 +0100112#define ID_AA64ISAR0_DP_SHIFT 44
113#define ID_AA64ISAR0_SM4_SHIFT 40
114#define ID_AA64ISAR0_SM3_SHIFT 36
115#define ID_AA64ISAR0_SHA3_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100116#define ID_AA64ISAR0_RDM_SHIFT 28
117#define ID_AA64ISAR0_ATOMICS_SHIFT 20
118#define ID_AA64ISAR0_CRC32_SHIFT 16
119#define ID_AA64ISAR0_SHA2_SHIFT 12
120#define ID_AA64ISAR0_SHA1_SHIFT 8
121#define ID_AA64ISAR0_AES_SHIFT 4
122
123/* id_aa64pfr0 */
Will Deacon73547722018-04-03 12:09:14 +0100124#define ID_AA64PFR0_CSV3_SHIFT 60
Mark Rutland47320012018-04-12 12:11:13 +0100125#define ID_AA64PFR0_CSV2_SHIFT 56
126#define ID_AA64PFR0_SVE_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100127#define ID_AA64PFR0_GIC_SHIFT 24
128#define ID_AA64PFR0_ASIMD_SHIFT 20
129#define ID_AA64PFR0_FP_SHIFT 16
130#define ID_AA64PFR0_EL3_SHIFT 12
131#define ID_AA64PFR0_EL2_SHIFT 8
132#define ID_AA64PFR0_EL1_SHIFT 4
133#define ID_AA64PFR0_EL0_SHIFT 0
134
135#define ID_AA64PFR0_FP_NI 0xf
136#define ID_AA64PFR0_FP_SUPPORTED 0x0
137#define ID_AA64PFR0_ASIMD_NI 0xf
138#define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
139#define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
140#define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100141#define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100142
143/* id_aa64mmfr0 */
144#define ID_AA64MMFR0_TGRAN4_SHIFT 28
145#define ID_AA64MMFR0_TGRAN64_SHIFT 24
146#define ID_AA64MMFR0_TGRAN16_SHIFT 20
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100147#define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100148#define ID_AA64MMFR0_SNSMEM_SHIFT 12
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100149#define ID_AA64MMFR0_BIGENDEL_SHIFT 8
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100150#define ID_AA64MMFR0_ASID_SHIFT 4
151#define ID_AA64MMFR0_PARANGE_SHIFT 0
152
153#define ID_AA64MMFR0_TGRAN4_NI 0xf
154#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
155#define ID_AA64MMFR0_TGRAN64_NI 0xf
156#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
157#define ID_AA64MMFR0_TGRAN16_NI 0x0
158#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
159
160/* id_aa64mmfr1 */
161#define ID_AA64MMFR1_PAN_SHIFT 20
162#define ID_AA64MMFR1_LOR_SHIFT 16
163#define ID_AA64MMFR1_HPD_SHIFT 12
164#define ID_AA64MMFR1_VHE_SHIFT 8
165#define ID_AA64MMFR1_VMIDBITS_SHIFT 4
166#define ID_AA64MMFR1_HADBS_SHIFT 0
167
Suzuki K Poulosecb678d62016-03-30 14:33:59 +0100168#define ID_AA64MMFR1_VMIDBITS_8 0
169#define ID_AA64MMFR1_VMIDBITS_16 2
170
James Morse406e3082016-02-05 14:58:47 +0000171/* id_aa64mmfr2 */
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800172#define ID_AA64MMFR2_LVA_SHIFT 16
173#define ID_AA64MMFR2_IESB_SHIFT 12
174#define ID_AA64MMFR2_LSM_SHIFT 8
James Morse406e3082016-02-05 14:58:47 +0000175#define ID_AA64MMFR2_UAO_SHIFT 4
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800176#define ID_AA64MMFR2_CNP_SHIFT 0
James Morse406e3082016-02-05 14:58:47 +0000177
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100178/* id_aa64dfr0 */
179#define ID_AA64DFR0_CTX_CMPS_SHIFT 28
180#define ID_AA64DFR0_WRPS_SHIFT 20
181#define ID_AA64DFR0_BRPS_SHIFT 12
182#define ID_AA64DFR0_PMUVER_SHIFT 8
183#define ID_AA64DFR0_TRACEVER_SHIFT 4
184#define ID_AA64DFR0_DEBUGVER_SHIFT 0
185
186#define ID_ISAR5_RDM_SHIFT 24
187#define ID_ISAR5_CRC32_SHIFT 16
188#define ID_ISAR5_SHA2_SHIFT 12
189#define ID_ISAR5_SHA1_SHIFT 8
190#define ID_ISAR5_AES_SHIFT 4
191#define ID_ISAR5_SEVL_SHIFT 0
192
193#define MVFR0_FPROUND_SHIFT 28
194#define MVFR0_FPSHVEC_SHIFT 24
195#define MVFR0_FPSQRT_SHIFT 20
196#define MVFR0_FPDIVIDE_SHIFT 16
197#define MVFR0_FPTRAP_SHIFT 12
198#define MVFR0_FPDP_SHIFT 8
199#define MVFR0_FPSP_SHIFT 4
200#define MVFR0_SIMD_SHIFT 0
201
202#define MVFR1_SIMDFMAC_SHIFT 28
203#define MVFR1_FPHP_SHIFT 24
204#define MVFR1_SIMDHP_SHIFT 20
205#define MVFR1_SIMDSP_SHIFT 16
206#define MVFR1_SIMDINT_SHIFT 12
207#define MVFR1_SIMDLS_SHIFT 8
208#define MVFR1_FPDNAN_SHIFT 4
209#define MVFR1_FPFTZ_SHIFT 0
210
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100211
212#define ID_AA64MMFR0_TGRAN4_SHIFT 28
213#define ID_AA64MMFR0_TGRAN64_SHIFT 24
214#define ID_AA64MMFR0_TGRAN16_SHIFT 20
215
216#define ID_AA64MMFR0_TGRAN4_NI 0xf
217#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
218#define ID_AA64MMFR0_TGRAN64_NI 0xf
219#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
220#define ID_AA64MMFR0_TGRAN16_NI 0x0
221#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
222
223#if defined(CONFIG_ARM64_4K_PAGES)
224#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
225#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100226#elif defined(CONFIG_ARM64_16K_PAGES)
227#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
228#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100229#elif defined(CONFIG_ARM64_64K_PAGES)
230#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
231#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
232#endif
233
Catalin Marinas72c58392014-07-24 14:14:42 +0100234#ifdef __ASSEMBLY__
235
236 .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100237 .equ .L__reg_num_x\num, \num
Catalin Marinas72c58392014-07-24 14:14:42 +0100238 .endr
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100239 .equ .L__reg_num_xzr, 31
Catalin Marinas72c58392014-07-24 14:14:42 +0100240
241 .macro mrs_s, rt, sreg
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100242 .inst 0xd5200000|(\sreg)|(.L__reg_num_\rt)
Catalin Marinas72c58392014-07-24 14:14:42 +0100243 .endm
244
245 .macro msr_s, sreg, rt
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100246 .inst 0xd5000000|(\sreg)|(.L__reg_num_\rt)
Catalin Marinas72c58392014-07-24 14:14:42 +0100247 .endm
248
249#else
250
Mark Rutland3600c2f2015-11-05 15:09:17 +0000251#include <linux/types.h>
252
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800253#define __DEFINE_MRS_MSR_S_REGNUM \
254" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" \
255" .equ .L__reg_num_x\\num, \\num\n" \
256" .endr\n" \
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100257" .equ .L__reg_num_xzr, 31\n"
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800258
259#define DEFINE_MRS_S \
260 __DEFINE_MRS_MSR_S_REGNUM \
261" .macro mrs_s, rt, sreg\n" \
262" .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n" \
Catalin Marinas72c58392014-07-24 14:14:42 +0100263" .endm\n"
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800264
265#define DEFINE_MSR_S \
266 __DEFINE_MRS_MSR_S_REGNUM \
267" .macro msr_s, sreg, rt\n" \
268" .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n" \
Catalin Marinas72c58392014-07-24 14:14:42 +0100269" .endm\n"
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800270
271#define UNDEFINE_MRS_S \
272" .purgem mrs_s\n"
273
274#define UNDEFINE_MSR_S \
275" .purgem msr_s\n"
276
277#define __mrs_s(r, v) \
278 DEFINE_MRS_S \
279" mrs_s %0, " __stringify(r) "\n" \
280 UNDEFINE_MRS_S : "=r" (v)
281
282#define __msr_s(r, v) \
283 DEFINE_MSR_S \
284" msr_s " __stringify(r) ", %x0\n" \
285 UNDEFINE_MSR_S : : "rZ" (v)
Catalin Marinas72c58392014-07-24 14:14:42 +0100286
Mark Rutland3600c2f2015-11-05 15:09:17 +0000287/*
288 * Unlike read_cpuid, calls to read_sysreg are never expected to be
289 * optimized away or replaced with synthetic values.
290 */
291#define read_sysreg(r) ({ \
292 u64 __val; \
293 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
294 __val; \
295})
296
Mark Rutland7aff4a22016-09-08 13:55:34 +0100297/*
298 * The "Z" constraint normally means a zero immediate, but when combined with
299 * the "%x0" template means XZR.
300 */
Mark Rutland3600c2f2015-11-05 15:09:17 +0000301#define write_sysreg(v, r) do { \
302 u64 __val = (u64)v; \
Mark Rutland7aff4a22016-09-08 13:55:34 +0100303 asm volatile("msr " __stringify(r) ", %x0" \
304 : : "rZ" (__val)); \
Mark Rutland3600c2f2015-11-05 15:09:17 +0000305} while (0)
306
Will Deacon8a71f0c2016-09-06 14:04:45 +0100307/*
308 * For registers without architectural names, or simply unsupported by
309 * GAS.
310 */
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800311#define read_sysreg_s(r) ({ \
312 u64 __val; \
313 asm volatile(__mrs_s(r, __val)); \
314 __val; \
Will Deacon8a71f0c2016-09-06 14:04:45 +0100315})
316
Alex Matveev79b4e3c2017-11-14 15:06:17 -0800317#define write_sysreg_s(v, r) do { \
318 u64 __val = (u64)(v); \
319 asm volatile(__msr_s(r, __val)); \
Will Deacon8a71f0c2016-09-06 14:04:45 +0100320} while (0)
321
Mark Rutlandadf75892016-09-08 13:55:38 +0100322static inline void config_sctlr_el1(u32 clear, u32 set)
323{
324 u32 val;
325
326 val = read_sysreg(sctlr_el1);
327 val &= ~clear;
328 val |= set;
329 write_sysreg(val, sctlr_el1);
330}
331
Catalin Marinas72c58392014-07-24 14:14:42 +0100332#endif
333
334#endif /* __ASM_SYSREG_H */