blob: 48546d18a5a379e7aa26ed9c0d19b39aa6b99667 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
8 * Copyright (C) 2004,2005 by Thiemo Seufer
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00009 * Copyright (C) 2005 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <stdarg.h>
13
14#include <linux/config.h>
15#include <linux/mm.h>
16#include <linux/kernel.h>
17#include <linux/types.h>
18#include <linux/string.h>
19#include <linux/init.h>
20
21#include <asm/pgtable.h>
22#include <asm/cacheflush.h>
23#include <asm/mmu_context.h>
24#include <asm/inst.h>
25#include <asm/elf.h>
26#include <asm/smp.h>
27#include <asm/war.h>
28
29/* #define DEBUG_TLB */
30
31static __init int __attribute__((unused)) r45k_bvahwbug(void)
32{
33 /* XXX: We should probe for the presence of this bug, but we don't. */
34 return 0;
35}
36
37static __init int __attribute__((unused)) r4k_250MHZhwbug(void)
38{
39 /* XXX: We should probe for the presence of this bug, but we don't. */
40 return 0;
41}
42
43static __init int __attribute__((unused)) bcm1250_m3_war(void)
44{
45 return BCM1250_M3_WAR;
46}
47
48static __init int __attribute__((unused)) r10000_llsc_war(void)
49{
50 return R10000_LLSC_WAR;
51}
52
53/*
54 * A little micro-assembler, intended for TLB refill handler
55 * synthesizing. It is intentionally kept simple, does only support
56 * a subset of instructions, and does not try to hide pipeline effects
57 * like branch delay slots.
58 */
59
60enum fields
61{
62 RS = 0x001,
63 RT = 0x002,
64 RD = 0x004,
65 RE = 0x008,
66 SIMM = 0x010,
67 UIMM = 0x020,
68 BIMM = 0x040,
69 JIMM = 0x080,
70 FUNC = 0x100,
71};
72
73#define OP_MASK 0x2f
74#define OP_SH 26
75#define RS_MASK 0x1f
76#define RS_SH 21
77#define RT_MASK 0x1f
78#define RT_SH 16
79#define RD_MASK 0x1f
80#define RD_SH 11
81#define RE_MASK 0x1f
82#define RE_SH 6
83#define IMM_MASK 0xffff
84#define IMM_SH 0
85#define JIMM_MASK 0x3ffffff
86#define JIMM_SH 0
87#define FUNC_MASK 0x2f
88#define FUNC_SH 0
89
90enum opcode {
91 insn_invalid,
92 insn_addu, insn_addiu, insn_and, insn_andi, insn_beq,
93 insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
94 insn_bne, insn_daddu, insn_daddiu, insn_dmfc0, insn_dmtc0,
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +000095 insn_dsll, insn_dsll32, insn_dsra, insn_dsrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 insn_dsubu, insn_eret, insn_j, insn_jal, insn_jr, insn_ld,
97 insn_ll, insn_lld, insn_lui, insn_lw, insn_mfc0, insn_mtc0,
98 insn_ori, insn_rfe, insn_sc, insn_scd, insn_sd, insn_sll,
99 insn_sra, insn_srl, insn_subu, insn_sw, insn_tlbp, insn_tlbwi,
100 insn_tlbwr, insn_xor, insn_xori
101};
102
103struct insn {
104 enum opcode opcode;
105 u32 match;
106 enum fields fields;
107};
108
109/* This macro sets the non-variable bits of an instruction. */
110#define M(a, b, c, d, e, f) \
111 ((a) << OP_SH \
112 | (b) << RS_SH \
113 | (c) << RT_SH \
114 | (d) << RD_SH \
115 | (e) << RE_SH \
116 | (f) << FUNC_SH)
117
118static __initdata struct insn insn_table[] = {
119 { insn_addiu, M(addiu_op,0,0,0,0,0), RS | RT | SIMM },
120 { insn_addu, M(spec_op,0,0,0,0,addu_op), RS | RT | RD },
121 { insn_and, M(spec_op,0,0,0,0,and_op), RS | RT | RD },
122 { insn_andi, M(andi_op,0,0,0,0,0), RS | RT | UIMM },
123 { insn_beq, M(beq_op,0,0,0,0,0), RS | RT | BIMM },
124 { insn_beql, M(beql_op,0,0,0,0,0), RS | RT | BIMM },
125 { insn_bgez, M(bcond_op,0,bgez_op,0,0,0), RS | BIMM },
126 { insn_bgezl, M(bcond_op,0,bgezl_op,0,0,0), RS | BIMM },
127 { insn_bltz, M(bcond_op,0,bltz_op,0,0,0), RS | BIMM },
128 { insn_bltzl, M(bcond_op,0,bltzl_op,0,0,0), RS | BIMM },
129 { insn_bne, M(bne_op,0,0,0,0,0), RS | RT | BIMM },
130 { insn_daddiu, M(daddiu_op,0,0,0,0,0), RS | RT | SIMM },
131 { insn_daddu, M(spec_op,0,0,0,0,daddu_op), RS | RT | RD },
132 { insn_dmfc0, M(cop0_op,dmfc_op,0,0,0,0), RT | RD },
133 { insn_dmtc0, M(cop0_op,dmtc_op,0,0,0,0), RT | RD },
134 { insn_dsll, M(spec_op,0,0,0,0,dsll_op), RT | RD | RE },
135 { insn_dsll32, M(spec_op,0,0,0,0,dsll32_op), RT | RD | RE },
136 { insn_dsra, M(spec_op,0,0,0,0,dsra_op), RT | RD | RE },
137 { insn_dsrl, M(spec_op,0,0,0,0,dsrl_op), RT | RD | RE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 { insn_dsubu, M(spec_op,0,0,0,0,dsubu_op), RS | RT | RD },
139 { insn_eret, M(cop0_op,cop_op,0,0,0,eret_op), 0 },
140 { insn_j, M(j_op,0,0,0,0,0), JIMM },
141 { insn_jal, M(jal_op,0,0,0,0,0), JIMM },
142 { insn_jr, M(spec_op,0,0,0,0,jr_op), RS },
143 { insn_ld, M(ld_op,0,0,0,0,0), RS | RT | SIMM },
144 { insn_ll, M(ll_op,0,0,0,0,0), RS | RT | SIMM },
145 { insn_lld, M(lld_op,0,0,0,0,0), RS | RT | SIMM },
146 { insn_lui, M(lui_op,0,0,0,0,0), RT | SIMM },
147 { insn_lw, M(lw_op,0,0,0,0,0), RS | RT | SIMM },
148 { insn_mfc0, M(cop0_op,mfc_op,0,0,0,0), RT | RD },
149 { insn_mtc0, M(cop0_op,mtc_op,0,0,0,0), RT | RD },
150 { insn_ori, M(ori_op,0,0,0,0,0), RS | RT | UIMM },
151 { insn_rfe, M(cop0_op,cop_op,0,0,0,rfe_op), 0 },
152 { insn_sc, M(sc_op,0,0,0,0,0), RS | RT | SIMM },
153 { insn_scd, M(scd_op,0,0,0,0,0), RS | RT | SIMM },
154 { insn_sd, M(sd_op,0,0,0,0,0), RS | RT | SIMM },
155 { insn_sll, M(spec_op,0,0,0,0,sll_op), RT | RD | RE },
156 { insn_sra, M(spec_op,0,0,0,0,sra_op), RT | RD | RE },
157 { insn_srl, M(spec_op,0,0,0,0,srl_op), RT | RD | RE },
158 { insn_subu, M(spec_op,0,0,0,0,subu_op), RS | RT | RD },
159 { insn_sw, M(sw_op,0,0,0,0,0), RS | RT | SIMM },
160 { insn_tlbp, M(cop0_op,cop_op,0,0,0,tlbp_op), 0 },
161 { insn_tlbwi, M(cop0_op,cop_op,0,0,0,tlbwi_op), 0 },
162 { insn_tlbwr, M(cop0_op,cop_op,0,0,0,tlbwr_op), 0 },
163 { insn_xor, M(spec_op,0,0,0,0,xor_op), RS | RT | RD },
164 { insn_xori, M(xori_op,0,0,0,0,0), RS | RT | UIMM },
165 { insn_invalid, 0, 0 }
166};
167
168#undef M
169
170static __init u32 build_rs(u32 arg)
171{
172 if (arg & ~RS_MASK)
173 printk(KERN_WARNING "TLB synthesizer field overflow\n");
174
175 return (arg & RS_MASK) << RS_SH;
176}
177
178static __init u32 build_rt(u32 arg)
179{
180 if (arg & ~RT_MASK)
181 printk(KERN_WARNING "TLB synthesizer field overflow\n");
182
183 return (arg & RT_MASK) << RT_SH;
184}
185
186static __init u32 build_rd(u32 arg)
187{
188 if (arg & ~RD_MASK)
189 printk(KERN_WARNING "TLB synthesizer field overflow\n");
190
191 return (arg & RD_MASK) << RD_SH;
192}
193
194static __init u32 build_re(u32 arg)
195{
196 if (arg & ~RE_MASK)
197 printk(KERN_WARNING "TLB synthesizer field overflow\n");
198
199 return (arg & RE_MASK) << RE_SH;
200}
201
202static __init u32 build_simm(s32 arg)
203{
204 if (arg > 0x7fff || arg < -0x8000)
205 printk(KERN_WARNING "TLB synthesizer field overflow\n");
206
207 return arg & 0xffff;
208}
209
210static __init u32 build_uimm(u32 arg)
211{
212 if (arg & ~IMM_MASK)
213 printk(KERN_WARNING "TLB synthesizer field overflow\n");
214
215 return arg & IMM_MASK;
216}
217
218static __init u32 build_bimm(s32 arg)
219{
220 if (arg > 0x1ffff || arg < -0x20000)
221 printk(KERN_WARNING "TLB synthesizer field overflow\n");
222
223 if (arg & 0x3)
224 printk(KERN_WARNING "Invalid TLB synthesizer branch target\n");
225
226 return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
227}
228
229static __init u32 build_jimm(u32 arg)
230{
231 if (arg & ~((JIMM_MASK) << 2))
232 printk(KERN_WARNING "TLB synthesizer field overflow\n");
233
234 return (arg >> 2) & JIMM_MASK;
235}
236
237static __init u32 build_func(u32 arg)
238{
239 if (arg & ~FUNC_MASK)
240 printk(KERN_WARNING "TLB synthesizer field overflow\n");
241
242 return arg & FUNC_MASK;
243}
244
245/*
246 * The order of opcode arguments is implicitly left to right,
247 * starting with RS and ending with FUNC or IMM.
248 */
249static void __init build_insn(u32 **buf, enum opcode opc, ...)
250{
251 struct insn *ip = NULL;
252 unsigned int i;
253 va_list ap;
254 u32 op;
255
256 for (i = 0; insn_table[i].opcode != insn_invalid; i++)
257 if (insn_table[i].opcode == opc) {
258 ip = &insn_table[i];
259 break;
260 }
261
262 if (!ip)
263 panic("Unsupported TLB synthesizer instruction %d", opc);
264
265 op = ip->match;
266 va_start(ap, opc);
267 if (ip->fields & RS) op |= build_rs(va_arg(ap, u32));
268 if (ip->fields & RT) op |= build_rt(va_arg(ap, u32));
269 if (ip->fields & RD) op |= build_rd(va_arg(ap, u32));
270 if (ip->fields & RE) op |= build_re(va_arg(ap, u32));
271 if (ip->fields & SIMM) op |= build_simm(va_arg(ap, s32));
272 if (ip->fields & UIMM) op |= build_uimm(va_arg(ap, u32));
273 if (ip->fields & BIMM) op |= build_bimm(va_arg(ap, s32));
274 if (ip->fields & JIMM) op |= build_jimm(va_arg(ap, u32));
275 if (ip->fields & FUNC) op |= build_func(va_arg(ap, u32));
276 va_end(ap);
277
278 **buf = op;
279 (*buf)++;
280}
281
282#define I_u1u2u3(op) \
283 static inline void i##op(u32 **buf, unsigned int a, \
284 unsigned int b, unsigned int c) \
285 { \
286 build_insn(buf, insn##op, a, b, c); \
287 }
288
289#define I_u2u1u3(op) \
290 static inline void i##op(u32 **buf, unsigned int a, \
291 unsigned int b, unsigned int c) \
292 { \
293 build_insn(buf, insn##op, b, a, c); \
294 }
295
296#define I_u3u1u2(op) \
297 static inline void i##op(u32 **buf, unsigned int a, \
298 unsigned int b, unsigned int c) \
299 { \
300 build_insn(buf, insn##op, b, c, a); \
301 }
302
303#define I_u1u2s3(op) \
304 static inline void i##op(u32 **buf, unsigned int a, \
305 unsigned int b, signed int c) \
306 { \
307 build_insn(buf, insn##op, a, b, c); \
308 }
309
310#define I_u2s3u1(op) \
311 static inline void i##op(u32 **buf, unsigned int a, \
312 signed int b, unsigned int c) \
313 { \
314 build_insn(buf, insn##op, c, a, b); \
315 }
316
317#define I_u2u1s3(op) \
318 static inline void i##op(u32 **buf, unsigned int a, \
319 unsigned int b, signed int c) \
320 { \
321 build_insn(buf, insn##op, b, a, c); \
322 }
323
324#define I_u1u2(op) \
325 static inline void i##op(u32 **buf, unsigned int a, \
326 unsigned int b) \
327 { \
328 build_insn(buf, insn##op, a, b); \
329 }
330
331#define I_u1s2(op) \
332 static inline void i##op(u32 **buf, unsigned int a, \
333 signed int b) \
334 { \
335 build_insn(buf, insn##op, a, b); \
336 }
337
338#define I_u1(op) \
339 static inline void i##op(u32 **buf, unsigned int a) \
340 { \
341 build_insn(buf, insn##op, a); \
342 }
343
344#define I_0(op) \
345 static inline void i##op(u32 **buf) \
346 { \
347 build_insn(buf, insn##op); \
348 }
349
350I_u2u1s3(_addiu);
351I_u3u1u2(_addu);
352I_u2u1u3(_andi);
353I_u3u1u2(_and);
354I_u1u2s3(_beq);
355I_u1u2s3(_beql);
356I_u1s2(_bgez);
357I_u1s2(_bgezl);
358I_u1s2(_bltz);
359I_u1s2(_bltzl);
360I_u1u2s3(_bne);
361I_u1u2(_dmfc0);
362I_u1u2(_dmtc0);
363I_u2u1s3(_daddiu);
364I_u3u1u2(_daddu);
365I_u2u1u3(_dsll);
366I_u2u1u3(_dsll32);
367I_u2u1u3(_dsra);
368I_u2u1u3(_dsrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369I_u3u1u2(_dsubu);
370I_0(_eret);
371I_u1(_j);
372I_u1(_jal);
373I_u1(_jr);
374I_u2s3u1(_ld);
375I_u2s3u1(_ll);
376I_u2s3u1(_lld);
377I_u1s2(_lui);
378I_u2s3u1(_lw);
379I_u1u2(_mfc0);
380I_u1u2(_mtc0);
381I_u2u1u3(_ori);
382I_0(_rfe);
383I_u2s3u1(_sc);
384I_u2s3u1(_scd);
385I_u2s3u1(_sd);
386I_u2u1u3(_sll);
387I_u2u1u3(_sra);
388I_u2u1u3(_srl);
389I_u3u1u2(_subu);
390I_u2s3u1(_sw);
391I_0(_tlbp);
392I_0(_tlbwi);
393I_0(_tlbwr);
394I_u3u1u2(_xor)
395I_u2u1u3(_xori);
396
397/*
398 * handling labels
399 */
400
401enum label_id {
402 label_invalid,
403 label_second_part,
404 label_leave,
405 label_vmalloc,
406 label_vmalloc_done,
407 label_tlbw_hazard,
408 label_split,
409 label_nopage_tlbl,
410 label_nopage_tlbs,
411 label_nopage_tlbm,
412 label_smp_pgtable_change,
413 label_r3000_write_probe_fail,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414};
415
416struct label {
417 u32 *addr;
418 enum label_id lab;
419};
420
421static __init void build_label(struct label **lab, u32 *addr,
422 enum label_id l)
423{
424 (*lab)->addr = addr;
425 (*lab)->lab = l;
426 (*lab)++;
427}
428
429#define L_LA(lb) \
430 static inline void l##lb(struct label **lab, u32 *addr) \
431 { \
432 build_label(lab, addr, label##lb); \
433 }
434
435L_LA(_second_part)
436L_LA(_leave)
437L_LA(_vmalloc)
438L_LA(_vmalloc_done)
439L_LA(_tlbw_hazard)
440L_LA(_split)
441L_LA(_nopage_tlbl)
442L_LA(_nopage_tlbs)
443L_LA(_nopage_tlbm)
444L_LA(_smp_pgtable_change)
445L_LA(_r3000_write_probe_fail)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447/* convenience macros for instructions */
Ralf Baechle875d43e2005-09-03 15:56:16 -0700448#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449# define i_LW(buf, rs, rt, off) i_ld(buf, rs, rt, off)
450# define i_SW(buf, rs, rt, off) i_sd(buf, rs, rt, off)
451# define i_SLL(buf, rs, rt, sh) i_dsll(buf, rs, rt, sh)
452# define i_SRA(buf, rs, rt, sh) i_dsra(buf, rs, rt, sh)
453# define i_SRL(buf, rs, rt, sh) i_dsrl(buf, rs, rt, sh)
454# define i_MFC0(buf, rt, rd) i_dmfc0(buf, rt, rd)
455# define i_MTC0(buf, rt, rd) i_dmtc0(buf, rt, rd)
456# define i_ADDIU(buf, rs, rt, val) i_daddiu(buf, rs, rt, val)
457# define i_ADDU(buf, rs, rt, rd) i_daddu(buf, rs, rt, rd)
458# define i_SUBU(buf, rs, rt, rd) i_dsubu(buf, rs, rt, rd)
459# define i_LL(buf, rs, rt, off) i_lld(buf, rs, rt, off)
460# define i_SC(buf, rs, rt, off) i_scd(buf, rs, rt, off)
461#else
462# define i_LW(buf, rs, rt, off) i_lw(buf, rs, rt, off)
463# define i_SW(buf, rs, rt, off) i_sw(buf, rs, rt, off)
464# define i_SLL(buf, rs, rt, sh) i_sll(buf, rs, rt, sh)
465# define i_SRA(buf, rs, rt, sh) i_sra(buf, rs, rt, sh)
466# define i_SRL(buf, rs, rt, sh) i_srl(buf, rs, rt, sh)
467# define i_MFC0(buf, rt, rd) i_mfc0(buf, rt, rd)
468# define i_MTC0(buf, rt, rd) i_mtc0(buf, rt, rd)
469# define i_ADDIU(buf, rs, rt, val) i_addiu(buf, rs, rt, val)
470# define i_ADDU(buf, rs, rt, rd) i_addu(buf, rs, rt, rd)
471# define i_SUBU(buf, rs, rt, rd) i_subu(buf, rs, rt, rd)
472# define i_LL(buf, rs, rt, off) i_ll(buf, rs, rt, off)
473# define i_SC(buf, rs, rt, off) i_sc(buf, rs, rt, off)
474#endif
475
476#define i_b(buf, off) i_beq(buf, 0, 0, off)
477#define i_beqz(buf, rs, off) i_beq(buf, rs, 0, off)
478#define i_beqzl(buf, rs, off) i_beql(buf, rs, 0, off)
479#define i_bnez(buf, rs, off) i_bne(buf, rs, 0, off)
480#define i_bnezl(buf, rs, off) i_bnel(buf, rs, 0, off)
481#define i_move(buf, a, b) i_ADDU(buf, a, 0, b)
482#define i_nop(buf) i_sll(buf, 0, 0, 0)
483#define i_ssnop(buf) i_sll(buf, 0, 0, 1)
484#define i_ehb(buf) i_sll(buf, 0, 0, 3)
485
Ralf Baechle875d43e2005-09-03 15:56:16 -0700486#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487static __init int __attribute__((unused)) in_compat_space_p(long addr)
488{
489 /* Is this address in 32bit compat space? */
490 return (((addr) & 0xffffffff00000000) == 0xffffffff00000000);
491}
492
493static __init int __attribute__((unused)) rel_highest(long val)
494{
495 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
496}
497
498static __init int __attribute__((unused)) rel_higher(long val)
499{
500 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
501}
502#endif
503
504static __init int rel_hi(long val)
505{
506 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
507}
508
509static __init int rel_lo(long val)
510{
511 return ((val & 0xffff) ^ 0x8000) - 0x8000;
512}
513
514static __init void i_LA_mostly(u32 **buf, unsigned int rs, long addr)
515{
Yoichi Yuasa766160c2005-09-03 15:56:22 -0700516#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 if (!in_compat_space_p(addr)) {
518 i_lui(buf, rs, rel_highest(addr));
519 if (rel_higher(addr))
520 i_daddiu(buf, rs, rs, rel_higher(addr));
521 if (rel_hi(addr)) {
522 i_dsll(buf, rs, rs, 16);
523 i_daddiu(buf, rs, rs, rel_hi(addr));
524 i_dsll(buf, rs, rs, 16);
525 } else
526 i_dsll32(buf, rs, rs, 0);
527 } else
528#endif
529 i_lui(buf, rs, rel_hi(addr));
530}
531
532static __init void __attribute__((unused)) i_LA(u32 **buf, unsigned int rs,
533 long addr)
534{
535 i_LA_mostly(buf, rs, addr);
536 if (rel_lo(addr))
537 i_ADDIU(buf, rs, rs, rel_lo(addr));
538}
539
540/*
541 * handle relocations
542 */
543
544struct reloc {
545 u32 *addr;
546 unsigned int type;
547 enum label_id lab;
548};
549
550static __init void r_mips_pc16(struct reloc **rel, u32 *addr,
551 enum label_id l)
552{
553 (*rel)->addr = addr;
554 (*rel)->type = R_MIPS_PC16;
555 (*rel)->lab = l;
556 (*rel)++;
557}
558
559static inline void __resolve_relocs(struct reloc *rel, struct label *lab)
560{
561 long laddr = (long)lab->addr;
562 long raddr = (long)rel->addr;
563
564 switch (rel->type) {
565 case R_MIPS_PC16:
566 *rel->addr |= build_bimm(laddr - (raddr + 4));
567 break;
568
569 default:
570 panic("Unsupported TLB synthesizer relocation %d",
571 rel->type);
572 }
573}
574
575static __init void resolve_relocs(struct reloc *rel, struct label *lab)
576{
577 struct label *l;
578
579 for (; rel->lab != label_invalid; rel++)
580 for (l = lab; l->lab != label_invalid; l++)
581 if (rel->lab == l->lab)
582 __resolve_relocs(rel, l);
583}
584
585static __init void move_relocs(struct reloc *rel, u32 *first, u32 *end,
586 long off)
587{
588 for (; rel->lab != label_invalid; rel++)
589 if (rel->addr >= first && rel->addr < end)
590 rel->addr += off;
591}
592
593static __init void move_labels(struct label *lab, u32 *first, u32 *end,
594 long off)
595{
596 for (; lab->lab != label_invalid; lab++)
597 if (lab->addr >= first && lab->addr < end)
598 lab->addr += off;
599}
600
601static __init void copy_handler(struct reloc *rel, struct label *lab,
602 u32 *first, u32 *end, u32 *target)
603{
604 long off = (long)(target - first);
605
606 memcpy(target, first, (end - first) * sizeof(u32));
607
608 move_relocs(rel, first, end, off);
609 move_labels(lab, first, end, off);
610}
611
612static __init int __attribute__((unused)) insn_has_bdelay(struct reloc *rel,
613 u32 *addr)
614{
615 for (; rel->lab != label_invalid; rel++) {
616 if (rel->addr == addr
617 && (rel->type == R_MIPS_PC16
618 || rel->type == R_MIPS_26))
619 return 1;
620 }
621
622 return 0;
623}
624
625/* convenience functions for labeled branches */
626static void __attribute__((unused)) il_bltz(u32 **p, struct reloc **r,
627 unsigned int reg, enum label_id l)
628{
629 r_mips_pc16(r, *p, l);
630 i_bltz(p, reg, 0);
631}
632
633static void __attribute__((unused)) il_b(u32 **p, struct reloc **r,
634 enum label_id l)
635{
636 r_mips_pc16(r, *p, l);
637 i_b(p, 0);
638}
639
640static void il_beqz(u32 **p, struct reloc **r, unsigned int reg,
641 enum label_id l)
642{
643 r_mips_pc16(r, *p, l);
644 i_beqz(p, reg, 0);
645}
646
647static void __attribute__((unused))
648il_beqzl(u32 **p, struct reloc **r, unsigned int reg, enum label_id l)
649{
650 r_mips_pc16(r, *p, l);
651 i_beqzl(p, reg, 0);
652}
653
654static void il_bnez(u32 **p, struct reloc **r, unsigned int reg,
655 enum label_id l)
656{
657 r_mips_pc16(r, *p, l);
658 i_bnez(p, reg, 0);
659}
660
661static void il_bgezl(u32 **p, struct reloc **r, unsigned int reg,
662 enum label_id l)
663{
664 r_mips_pc16(r, *p, l);
665 i_bgezl(p, reg, 0);
666}
667
668/* The only general purpose registers allowed in TLB handlers. */
669#define K0 26
670#define K1 27
671
672/* Some CP0 registers */
673#define C0_INDEX 0
674#define C0_ENTRYLO0 2
675#define C0_ENTRYLO1 3
676#define C0_CONTEXT 4
677#define C0_BADVADDR 8
678#define C0_ENTRYHI 10
679#define C0_EPC 14
680#define C0_XCONTEXT 20
681
Ralf Baechle875d43e2005-09-03 15:56:16 -0700682#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683# define GET_CONTEXT(buf, reg) i_MFC0(buf, reg, C0_XCONTEXT)
684#else
685# define GET_CONTEXT(buf, reg) i_MFC0(buf, reg, C0_CONTEXT)
686#endif
687
688/* The worst case length of the handler is around 18 instructions for
689 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
690 * Maximum space available is 32 instructions for R3000 and 64
691 * instructions for R4000.
692 *
693 * We deliberately chose a buffer size of 128, so we won't scribble
694 * over anything important on overflow before we panic.
695 */
696static __initdata u32 tlb_handler[128];
697
698/* simply assume worst case size for labels and relocs */
699static __initdata struct label labels[128];
700static __initdata struct reloc relocs[128];
701
702/*
703 * The R3000 TLB handler is simple.
704 */
705static void __init build_r3000_tlb_refill_handler(void)
706{
707 long pgdc = (long)pgd_current;
708 u32 *p;
709
710 memset(tlb_handler, 0, sizeof(tlb_handler));
711 p = tlb_handler;
712
713 i_mfc0(&p, K0, C0_BADVADDR);
714 i_lui(&p, K1, rel_hi(pgdc)); /* cp0 delay */
715 i_lw(&p, K1, rel_lo(pgdc), K1);
716 i_srl(&p, K0, K0, 22); /* load delay */
717 i_sll(&p, K0, K0, 2);
718 i_addu(&p, K1, K1, K0);
719 i_mfc0(&p, K0, C0_CONTEXT);
720 i_lw(&p, K1, 0, K1); /* cp0 delay */
721 i_andi(&p, K0, K0, 0xffc); /* load delay */
722 i_addu(&p, K1, K1, K0);
723 i_lw(&p, K0, 0, K1);
724 i_nop(&p); /* load delay */
725 i_mtc0(&p, K0, C0_ENTRYLO0);
726 i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
727 i_tlbwr(&p); /* cp0 delay */
728 i_jr(&p, K1);
729 i_rfe(&p); /* branch delay */
730
731 if (p > tlb_handler + 32)
732 panic("TLB refill handler space exceeded");
733
734 printk("Synthesized TLB handler (%u instructions).\n",
735 (unsigned int)(p - tlb_handler));
736#ifdef DEBUG_TLB
737 {
738 int i;
739
740 for (i = 0; i < (p - tlb_handler); i++)
741 printk("%08x\n", tlb_handler[i]);
742 }
743#endif
744
745 memcpy((void *)CAC_BASE, tlb_handler, 0x80);
746 flush_icache_range(CAC_BASE, CAC_BASE + 0x80);
747}
748
749/*
750 * The R4000 TLB handler is much more complicated. We have two
751 * consecutive handler areas with 32 instructions space each.
752 * Since they aren't used at the same time, we can overflow in the
753 * other one.To keep things simple, we first assume linear space,
754 * then we relocate it to the final handler layout as needed.
755 */
756static __initdata u32 final_handler[64];
757
758/*
759 * Hazards
760 *
761 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
762 * 2. A timing hazard exists for the TLBP instruction.
763 *
764 * stalling_instruction
765 * TLBP
766 *
767 * The JTLB is being read for the TLBP throughout the stall generated by the
768 * previous instruction. This is not really correct as the stalling instruction
769 * can modify the address used to access the JTLB. The failure symptom is that
770 * the TLBP instruction will use an address created for the stalling instruction
771 * and not the address held in C0_ENHI and thus report the wrong results.
772 *
773 * The software work-around is to not allow the instruction preceding the TLBP
774 * to stall - make it an NOP or some other instruction guaranteed not to stall.
775 *
776 * Errata 2 will not be fixed. This errata is also on the R5000.
777 *
778 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
779 */
780static __init void __attribute__((unused)) build_tlb_probe_entry(u32 **p)
781{
782 switch (current_cpu_data.cputype) {
783 case CPU_R5000:
784 case CPU_R5000A:
785 case CPU_NEVADA:
786 i_nop(p);
787 i_tlbp(p);
788 break;
789
790 default:
791 i_tlbp(p);
792 break;
793 }
794}
795
796/*
797 * Write random or indexed TLB entry, and care about the hazards from
798 * the preceeding mtc0 and for the following eret.
799 */
800enum tlb_write_entry { tlb_random, tlb_indexed };
801
802static __init void build_tlb_write_entry(u32 **p, struct label **l,
803 struct reloc **r,
804 enum tlb_write_entry wmode)
805{
806 void(*tlbw)(u32 **) = NULL;
807
808 switch (wmode) {
809 case tlb_random: tlbw = i_tlbwr; break;
810 case tlb_indexed: tlbw = i_tlbwi; break;
811 }
812
813 switch (current_cpu_data.cputype) {
814 case CPU_R4000PC:
815 case CPU_R4000SC:
816 case CPU_R4000MC:
817 case CPU_R4400PC:
818 case CPU_R4400SC:
819 case CPU_R4400MC:
820 /*
821 * This branch uses up a mtc0 hazard nop slot and saves
822 * two nops after the tlbw instruction.
823 */
824 il_bgezl(p, r, 0, label_tlbw_hazard);
825 tlbw(p);
826 l_tlbw_hazard(l, *p);
827 i_nop(p);
828 break;
829
Ralf Baechle6cbe0632005-03-20 22:57:38 +0000830 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 case CPU_R4600:
832 case CPU_R4700:
833 case CPU_R5000:
834 case CPU_R5000A:
835 case CPU_5KC:
836 case CPU_TX49XX:
837 case CPU_AU1000:
838 case CPU_AU1100:
839 case CPU_AU1500:
840 case CPU_AU1550:
Pete Popove3ad1c22005-03-01 06:33:16 +0000841 case CPU_AU1200:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 i_nop(p);
843 tlbw(p);
844 break;
845
846 case CPU_R10000:
847 case CPU_R12000:
848 case CPU_4KC:
849 case CPU_SB1:
850 case CPU_4KSC:
851 case CPU_20KC:
852 case CPU_25KF:
853 tlbw(p);
854 break;
855
856 case CPU_NEVADA:
857 i_nop(p); /* QED specifies 2 nops hazard */
858 /*
859 * This branch uses up a mtc0 hazard nop slot and saves
860 * a nop after the tlbw instruction.
861 */
862 il_bgezl(p, r, 0, label_tlbw_hazard);
863 tlbw(p);
864 l_tlbw_hazard(l, *p);
865 break;
866
867 case CPU_RM7000:
868 i_nop(p);
869 i_nop(p);
870 i_nop(p);
871 i_nop(p);
872 tlbw(p);
873 break;
874
875 case CPU_4KEC:
876 case CPU_24K:
877 i_ehb(p);
878 tlbw(p);
879 break;
880
881 case CPU_RM9000:
882 /*
883 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
884 * use of the JTLB for instructions should not occur for 4
885 * cpu cycles and use for data translations should not occur
886 * for 3 cpu cycles.
887 */
888 i_ssnop(p);
889 i_ssnop(p);
890 i_ssnop(p);
891 i_ssnop(p);
892 tlbw(p);
893 i_ssnop(p);
894 i_ssnop(p);
895 i_ssnop(p);
896 i_ssnop(p);
897 break;
898
899 case CPU_VR4111:
900 case CPU_VR4121:
901 case CPU_VR4122:
902 case CPU_VR4181:
903 case CPU_VR4181A:
904 i_nop(p);
905 i_nop(p);
906 tlbw(p);
907 i_nop(p);
908 i_nop(p);
909 break;
910
911 case CPU_VR4131:
912 case CPU_VR4133:
913 i_nop(p);
914 i_nop(p);
915 tlbw(p);
916 break;
917
918 default:
919 panic("No TLB refill handler yet (CPU type: %d)",
920 current_cpu_data.cputype);
921 break;
922 }
923}
924
Ralf Baechle875d43e2005-09-03 15:56:16 -0700925#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926/*
927 * TMP and PTR are scratch.
928 * TMP will be clobbered, PTR will hold the pmd entry.
929 */
930static __init void
931build_get_pmde64(u32 **p, struct label **l, struct reloc **r,
932 unsigned int tmp, unsigned int ptr)
933{
934 long pgdc = (long)pgd_current;
935
936 /*
937 * The vmalloc handling is not in the hotpath.
938 */
939 i_dmfc0(p, tmp, C0_BADVADDR);
940 il_bltz(p, r, tmp, label_vmalloc);
941 /* No i_nop needed here, since the next insn doesn't touch TMP. */
942
943#ifdef CONFIG_SMP
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000944# ifdef CONFIG_BUILD_ELF64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000946 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 * stored in CONTEXT.
948 */
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000949 i_dmfc0(p, ptr, C0_CONTEXT);
950 i_dsrl(p, ptr, ptr, 23);
951 i_LA_mostly(p, tmp, pgdc);
952 i_daddu(p, ptr, ptr, tmp);
953 i_dmfc0(p, tmp, C0_BADVADDR);
954 i_ld(p, ptr, rel_lo(pgdc), ptr);
955# else
956 /*
957 * 64 bit SMP running in compat space has the lower part of
958 * &pgd_current[smp_processor_id()] stored in CONTEXT.
959 */
960 if (!in_compat_space_p(pgdc))
961 panic("Invalid page directory address!");
962
963 i_dmfc0(p, ptr, C0_CONTEXT);
964 i_dsra(p, ptr, ptr, 23);
965 i_ld(p, ptr, 0, ptr);
966# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967#else
968 i_LA_mostly(p, ptr, pgdc);
969 i_ld(p, ptr, rel_lo(pgdc), ptr);
970#endif
971
972 l_vmalloc_done(l, *p);
973 i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3); /* get pgd offset in bytes */
974 i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
975 i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
976 i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
977 i_ld(p, ptr, 0, ptr); /* get pmd pointer */
978 i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
979 i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
980 i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
981}
982
983/*
984 * BVADDR is the faulting address, PTR is scratch.
985 * PTR will hold the pgd for vmalloc.
986 */
987static __init void
988build_get_pgd_vmalloc64(u32 **p, struct label **l, struct reloc **r,
989 unsigned int bvaddr, unsigned int ptr)
990{
991 long swpd = (long)swapper_pg_dir;
992
993 l_vmalloc(l, *p);
994 i_LA(p, ptr, VMALLOC_START);
995 i_dsubu(p, bvaddr, bvaddr, ptr);
996
997 if (in_compat_space_p(swpd) && !rel_lo(swpd)) {
998 il_b(p, r, label_vmalloc_done);
999 i_lui(p, ptr, rel_hi(swpd));
1000 } else {
1001 i_LA_mostly(p, ptr, swpd);
1002 il_b(p, r, label_vmalloc_done);
1003 i_daddiu(p, ptr, ptr, rel_lo(swpd));
1004 }
1005}
1006
Ralf Baechle875d43e2005-09-03 15:56:16 -07001007#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009/*
1010 * TMP and PTR are scratch.
1011 * TMP will be clobbered, PTR will hold the pgd entry.
1012 */
1013static __init void __attribute__((unused))
1014build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
1015{
1016 long pgdc = (long)pgd_current;
1017
1018 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
1019#ifdef CONFIG_SMP
1020 i_mfc0(p, ptr, C0_CONTEXT);
1021 i_LA_mostly(p, tmp, pgdc);
1022 i_srl(p, ptr, ptr, 23);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 i_addu(p, ptr, tmp, ptr);
1024#else
1025 i_LA_mostly(p, ptr, pgdc);
1026#endif
1027 i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
1028 i_lw(p, ptr, rel_lo(pgdc), ptr);
1029 i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
1030 i_sll(p, tmp, tmp, PGD_T_LOG2);
1031 i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
1032}
1033
Ralf Baechle875d43e2005-09-03 15:56:16 -07001034#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036static __init void build_adjust_context(u32 **p, unsigned int ctx)
1037{
1038 unsigned int shift = 4 - (PTE_T_LOG2 + 1);
1039 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
1040
1041 switch (current_cpu_data.cputype) {
1042 case CPU_VR41XX:
1043 case CPU_VR4111:
1044 case CPU_VR4121:
1045 case CPU_VR4122:
1046 case CPU_VR4131:
1047 case CPU_VR4181:
1048 case CPU_VR4181A:
1049 case CPU_VR4133:
1050 shift += 2;
1051 break;
1052
1053 default:
1054 break;
1055 }
1056
1057 if (shift)
1058 i_SRL(p, ctx, ctx, shift);
1059 i_andi(p, ctx, ctx, mask);
1060}
1061
1062static __init void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
1063{
1064 /*
1065 * Bug workaround for the Nevada. It seems as if under certain
1066 * circumstances the move from cp0_context might produce a
1067 * bogus result when the mfc0 instruction and its consumer are
1068 * in a different cacheline or a load instruction, probably any
1069 * memory reference, is between them.
1070 */
1071 switch (current_cpu_data.cputype) {
1072 case CPU_NEVADA:
1073 i_LW(p, ptr, 0, ptr);
1074 GET_CONTEXT(p, tmp); /* get context reg */
1075 break;
1076
1077 default:
1078 GET_CONTEXT(p, tmp); /* get context reg */
1079 i_LW(p, ptr, 0, ptr);
1080 break;
1081 }
1082
1083 build_adjust_context(p, tmp);
1084 i_ADDU(p, ptr, ptr, tmp); /* add in offset */
1085}
1086
1087static __init void build_update_entries(u32 **p, unsigned int tmp,
1088 unsigned int ptep)
1089{
1090 /*
1091 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1092 * Kernel is a special case. Only a few CPUs use it.
1093 */
1094#ifdef CONFIG_64BIT_PHYS_ADDR
1095 if (cpu_has_64bits) {
1096 i_ld(p, tmp, 0, ptep); /* get even pte */
1097 i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1098 i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
1099 i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
1100 i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
1101 i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1102 } else {
1103 int pte_off_even = sizeof(pte_t) / 2;
1104 int pte_off_odd = pte_off_even + sizeof(pte_t);
1105
1106 /* The pte entries are pre-shifted */
1107 i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1108 i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
1109 i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1110 i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1111 }
1112#else
1113 i_LW(p, tmp, 0, ptep); /* get even pte */
1114 i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1115 if (r45k_bvahwbug())
1116 build_tlb_probe_entry(p);
1117 i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
1118 if (r4k_250MHZhwbug())
1119 i_mtc0(p, 0, C0_ENTRYLO0);
1120 i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
1121 i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
1122 if (r45k_bvahwbug())
1123 i_mfc0(p, tmp, C0_INDEX);
1124 if (r4k_250MHZhwbug())
1125 i_mtc0(p, 0, C0_ENTRYLO1);
1126 i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
1127#endif
1128}
1129
1130static void __init build_r4000_tlb_refill_handler(void)
1131{
1132 u32 *p = tlb_handler;
1133 struct label *l = labels;
1134 struct reloc *r = relocs;
1135 u32 *f;
1136 unsigned int final_len;
1137
1138 memset(tlb_handler, 0, sizeof(tlb_handler));
1139 memset(labels, 0, sizeof(labels));
1140 memset(relocs, 0, sizeof(relocs));
1141 memset(final_handler, 0, sizeof(final_handler));
1142
1143 /*
1144 * create the plain linear handler
1145 */
1146 if (bcm1250_m3_war()) {
1147 i_MFC0(&p, K0, C0_BADVADDR);
1148 i_MFC0(&p, K1, C0_ENTRYHI);
1149 i_xor(&p, K0, K0, K1);
1150 i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1151 il_bnez(&p, &r, K0, label_leave);
1152 /* No need for i_nop */
1153 }
1154
Ralf Baechle875d43e2005-09-03 15:56:16 -07001155#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
1157#else
1158 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
1159#endif
1160
1161 build_get_ptep(&p, K0, K1);
1162 build_update_entries(&p, K0, K1);
1163 build_tlb_write_entry(&p, &l, &r, tlb_random);
1164 l_leave(&l, p);
1165 i_eret(&p); /* return from trap */
1166
Ralf Baechle875d43e2005-09-03 15:56:16 -07001167#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
1169#endif
1170
1171 /*
1172 * Overflow check: For the 64bit handler, we need at least one
1173 * free instruction slot for the wrap-around branch. In worst
1174 * case, if the intended insertion point is a delay slot, we
1175 * need three, with the the second nop'ed and the third being
1176 * unused.
1177 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001178#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if ((p - tlb_handler) > 64)
1180 panic("TLB refill handler space exceeded");
1181#else
1182 if (((p - tlb_handler) > 63)
1183 || (((p - tlb_handler) > 61)
1184 && insn_has_bdelay(relocs, tlb_handler + 29)))
1185 panic("TLB refill handler space exceeded");
1186#endif
1187
1188 /*
1189 * Now fold the handler in the TLB refill handler space.
1190 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001191#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 f = final_handler;
1193 /* Simplest case, just copy the handler. */
1194 copy_handler(relocs, labels, tlb_handler, p, f);
1195 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -07001196#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 f = final_handler + 32;
1198 if ((p - tlb_handler) <= 32) {
1199 /* Just copy the handler. */
1200 copy_handler(relocs, labels, tlb_handler, p, f);
1201 final_len = p - tlb_handler;
1202 } else {
1203 u32 *split = tlb_handler + 30;
1204
1205 /*
1206 * Find the split point.
1207 */
1208 if (insn_has_bdelay(relocs, split - 1))
1209 split--;
1210
1211 /* Copy first part of the handler. */
1212 copy_handler(relocs, labels, tlb_handler, split, f);
1213 f += split - tlb_handler;
1214
1215 /* Insert branch. */
1216 l_split(&l, final_handler);
1217 il_b(&f, &r, label_split);
1218 if (insn_has_bdelay(relocs, split))
1219 i_nop(&f);
1220 else {
1221 copy_handler(relocs, labels, split, split + 1, f);
1222 move_labels(labels, f, f + 1, -1);
1223 f++;
1224 split++;
1225 }
1226
1227 /* Copy the rest of the handler. */
1228 copy_handler(relocs, labels, split, p, final_handler);
1229 final_len = (f - (final_handler + 32)) + (p - split);
1230 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001231#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
1233 resolve_relocs(relocs, labels);
1234 printk("Synthesized TLB refill handler (%u instructions).\n",
1235 final_len);
1236
1237#ifdef DEBUG_TLB
1238 {
1239 int i;
1240
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001241 for (i = 0; i < final_len; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 printk("%08x\n", final_handler[i]);
1243 }
1244#endif
1245
1246 memcpy((void *)CAC_BASE, final_handler, 0x100);
1247 flush_icache_range(CAC_BASE, CAC_BASE + 0x100);
1248}
1249
1250/*
1251 * TLB load/store/modify handlers.
1252 *
1253 * Only the fastpath gets synthesized at runtime, the slowpath for
1254 * do_page_fault remains normal asm.
1255 */
1256extern void tlb_do_page_fault_0(void);
1257extern void tlb_do_page_fault_1(void);
1258
1259#define __tlb_handler_align \
1260 __attribute__((__aligned__(1 << CONFIG_MIPS_L1_CACHE_SHIFT)))
1261
1262/*
1263 * 128 instructions for the fastpath handler is generous and should
1264 * never be exceeded.
1265 */
1266#define FASTPATH_SIZE 128
1267
1268u32 __tlb_handler_align handle_tlbl[FASTPATH_SIZE];
1269u32 __tlb_handler_align handle_tlbs[FASTPATH_SIZE];
1270u32 __tlb_handler_align handle_tlbm[FASTPATH_SIZE];
1271
1272static void __init
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001273iPTE_LW(u32 **p, struct label **l, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274{
1275#ifdef CONFIG_SMP
1276# ifdef CONFIG_64BIT_PHYS_ADDR
1277 if (cpu_has_64bits)
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001278 i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 else
1280# endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001281 i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282#else
1283# ifdef CONFIG_64BIT_PHYS_ADDR
1284 if (cpu_has_64bits)
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001285 i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 else
1287# endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001288 i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289#endif
1290}
1291
1292static void __init
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001293iPTE_SW(u32 **p, struct reloc **r, unsigned int pte, unsigned int ptr,
1294 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001296#ifdef CONFIG_64BIT_PHYS_ADDR
1297 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1298#endif
1299
1300 i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301#ifdef CONFIG_SMP
1302# ifdef CONFIG_64BIT_PHYS_ADDR
1303 if (cpu_has_64bits)
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001304 i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 else
1306# endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001307 i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
1309 if (r10000_llsc_war())
1310 il_beqzl(p, r, pte, label_smp_pgtable_change);
1311 else
1312 il_beqz(p, r, pte, label_smp_pgtable_change);
1313
1314# ifdef CONFIG_64BIT_PHYS_ADDR
1315 if (!cpu_has_64bits) {
1316 /* no i_nop needed */
1317 i_ll(p, pte, sizeof(pte_t) / 2, ptr);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001318 i_ori(p, pte, pte, hwmode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1320 il_beqz(p, r, pte, label_smp_pgtable_change);
1321 /* no i_nop needed */
1322 i_lw(p, pte, 0, ptr);
1323 } else
1324 i_nop(p);
1325# else
1326 i_nop(p);
1327# endif
1328#else
1329# ifdef CONFIG_64BIT_PHYS_ADDR
1330 if (cpu_has_64bits)
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001331 i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 else
1333# endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001334 i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
1336# ifdef CONFIG_64BIT_PHYS_ADDR
1337 if (!cpu_has_64bits) {
1338 i_lw(p, pte, sizeof(pte_t) / 2, ptr);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001339 i_ori(p, pte, pte, hwmode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1341 i_lw(p, pte, 0, ptr);
1342 }
1343# endif
1344#endif
1345}
1346
1347/*
1348 * Check if PTE is present, if not then jump to LABEL. PTR points to
1349 * the page table where this PTE is located, PTE will be re-loaded
1350 * with it's original value.
1351 */
1352static void __init
1353build_pte_present(u32 **p, struct label **l, struct reloc **r,
1354 unsigned int pte, unsigned int ptr, enum label_id lid)
1355{
1356 i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1357 i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1358 il_bnez(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001359 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360}
1361
1362/* Make PTE valid, store result in PTR. */
1363static void __init
1364build_make_valid(u32 **p, struct reloc **r, unsigned int pte,
1365 unsigned int ptr)
1366{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001367 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1368
1369 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370}
1371
1372/*
1373 * Check if PTE can be written to, if not branch to LABEL. Regardless
1374 * restore PTE with value from PTR when done.
1375 */
1376static void __init
1377build_pte_writable(u32 **p, struct label **l, struct reloc **r,
1378 unsigned int pte, unsigned int ptr, enum label_id lid)
1379{
1380 i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1381 i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1382 il_bnez(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001383 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384}
1385
1386/* Make PTE writable, update software status bits as well, then store
1387 * at PTR.
1388 */
1389static void __init
1390build_make_write(u32 **p, struct reloc **r, unsigned int pte,
1391 unsigned int ptr)
1392{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001393 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1394 | _PAGE_DIRTY);
1395
1396 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397}
1398
1399/*
1400 * Check if PTE can be modified, if not branch to LABEL. Regardless
1401 * restore PTE with value from PTR when done.
1402 */
1403static void __init
1404build_pte_modifiable(u32 **p, struct label **l, struct reloc **r,
1405 unsigned int pte, unsigned int ptr, enum label_id lid)
1406{
1407 i_andi(p, pte, pte, _PAGE_WRITE);
1408 il_beqz(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001409 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410}
1411
1412/*
1413 * R3000 style TLB load/store/modify handlers.
1414 */
1415
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001416/*
1417 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1418 * Then it returns.
1419 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420static void __init
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001421build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001423 i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1424 i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1425 i_tlbwi(p);
1426 i_jr(p, tmp);
1427 i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428}
1429
1430/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001431 * This places the pte into ENTRYLO0 and writes it with tlbwi
1432 * or tlbwr as appropriate. This is because the index register
1433 * may have the probe fail bit set as a result of a trap on a
1434 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 */
1436static void __init
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001437build_r3000_tlb_reload_write(u32 **p, struct label **l, struct reloc **r,
1438 unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
1440 i_mfc0(p, tmp, C0_INDEX);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001441 i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1442 il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1443 i_mfc0(p, tmp, C0_EPC); /* branch delay */
1444 i_tlbwi(p); /* cp0 delay */
1445 i_jr(p, tmp);
1446 i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 l_r3000_write_probe_fail(l, *p);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001448 i_tlbwr(p); /* cp0 delay */
1449 i_jr(p, tmp);
1450 i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451}
1452
1453static void __init
1454build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1455 unsigned int ptr)
1456{
1457 long pgdc = (long)pgd_current;
1458
1459 i_mfc0(p, pte, C0_BADVADDR);
1460 i_lui(p, ptr, rel_hi(pgdc)); /* cp0 delay */
1461 i_lw(p, ptr, rel_lo(pgdc), ptr);
1462 i_srl(p, pte, pte, 22); /* load delay */
1463 i_sll(p, pte, pte, 2);
1464 i_addu(p, ptr, ptr, pte);
1465 i_mfc0(p, pte, C0_CONTEXT);
1466 i_lw(p, ptr, 0, ptr); /* cp0 delay */
1467 i_andi(p, pte, pte, 0xffc); /* load delay */
1468 i_addu(p, ptr, ptr, pte);
1469 i_lw(p, pte, 0, ptr);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001470 i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471}
1472
1473static void __init build_r3000_tlb_load_handler(void)
1474{
1475 u32 *p = handle_tlbl;
1476 struct label *l = labels;
1477 struct reloc *r = relocs;
1478
1479 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1480 memset(labels, 0, sizeof(labels));
1481 memset(relocs, 0, sizeof(relocs));
1482
1483 build_r3000_tlbchange_handler_head(&p, K0, K1);
1484 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozyckid925c262005-06-13 20:12:01 +00001485 i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001487 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
1489 l_nopage_tlbl(&l, p);
1490 i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1491 i_nop(&p);
1492
1493 if ((p - handle_tlbl) > FASTPATH_SIZE)
1494 panic("TLB load handler fastpath space exceeded");
1495
1496 resolve_relocs(relocs, labels);
1497 printk("Synthesized TLB load handler fastpath (%u instructions).\n",
1498 (unsigned int)(p - handle_tlbl));
1499
1500#ifdef DEBUG_TLB
1501 {
1502 int i;
1503
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001504 for (i = 0; i < (p - handle_tlbl); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 printk("%08x\n", handle_tlbl[i]);
1506 }
1507#endif
1508
1509 flush_icache_range((unsigned long)handle_tlbl,
1510 (unsigned long)handle_tlbl + FASTPATH_SIZE * sizeof(u32));
1511}
1512
1513static void __init build_r3000_tlb_store_handler(void)
1514{
1515 u32 *p = handle_tlbs;
1516 struct label *l = labels;
1517 struct reloc *r = relocs;
1518
1519 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1520 memset(labels, 0, sizeof(labels));
1521 memset(relocs, 0, sizeof(relocs));
1522
1523 build_r3000_tlbchange_handler_head(&p, K0, K1);
1524 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozyckid925c262005-06-13 20:12:01 +00001525 i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001527 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 l_nopage_tlbs(&l, p);
1530 i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1531 i_nop(&p);
1532
1533 if ((p - handle_tlbs) > FASTPATH_SIZE)
1534 panic("TLB store handler fastpath space exceeded");
1535
1536 resolve_relocs(relocs, labels);
1537 printk("Synthesized TLB store handler fastpath (%u instructions).\n",
1538 (unsigned int)(p - handle_tlbs));
1539
1540#ifdef DEBUG_TLB
1541 {
1542 int i;
1543
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001544 for (i = 0; i < (p - handle_tlbs); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 printk("%08x\n", handle_tlbs[i]);
1546 }
1547#endif
1548
1549 flush_icache_range((unsigned long)handle_tlbs,
1550 (unsigned long)handle_tlbs + FASTPATH_SIZE * sizeof(u32));
1551}
1552
1553static void __init build_r3000_tlb_modify_handler(void)
1554{
1555 u32 *p = handle_tlbm;
1556 struct label *l = labels;
1557 struct reloc *r = relocs;
1558
1559 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1560 memset(labels, 0, sizeof(labels));
1561 memset(relocs, 0, sizeof(relocs));
1562
1563 build_r3000_tlbchange_handler_head(&p, K0, K1);
1564 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozyckid925c262005-06-13 20:12:01 +00001565 i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001567 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
1569 l_nopage_tlbm(&l, p);
1570 i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1571 i_nop(&p);
1572
1573 if ((p - handle_tlbm) > FASTPATH_SIZE)
1574 panic("TLB modify handler fastpath space exceeded");
1575
1576 resolve_relocs(relocs, labels);
1577 printk("Synthesized TLB modify handler fastpath (%u instructions).\n",
1578 (unsigned int)(p - handle_tlbm));
1579
1580#ifdef DEBUG_TLB
1581 {
1582 int i;
1583
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001584 for (i = 0; i < (p - handle_tlbm); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 printk("%08x\n", handle_tlbm[i]);
1586 }
1587#endif
1588
1589 flush_icache_range((unsigned long)handle_tlbm,
1590 (unsigned long)handle_tlbm + FASTPATH_SIZE * sizeof(u32));
1591}
1592
1593/*
1594 * R4000 style TLB load/store/modify handlers.
1595 */
1596static void __init
1597build_r4000_tlbchange_handler_head(u32 **p, struct label **l,
1598 struct reloc **r, unsigned int pte,
1599 unsigned int ptr)
1600{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001601#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1603#else
1604 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1605#endif
1606
1607 i_MFC0(p, pte, C0_BADVADDR);
1608 i_LW(p, ptr, 0, ptr);
1609 i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1610 i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1611 i_ADDU(p, ptr, ptr, pte);
1612
1613#ifdef CONFIG_SMP
1614 l_smp_pgtable_change(l, *p);
1615# endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001616 iPTE_LW(p, l, pte, ptr); /* get even pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 build_tlb_probe_entry(p);
1618}
1619
1620static void __init
1621build_r4000_tlbchange_handler_tail(u32 **p, struct label **l,
1622 struct reloc **r, unsigned int tmp,
1623 unsigned int ptr)
1624{
1625 i_ori(p, ptr, ptr, sizeof(pte_t));
1626 i_xori(p, ptr, ptr, sizeof(pte_t));
1627 build_update_entries(p, tmp, ptr);
1628 build_tlb_write_entry(p, l, r, tlb_indexed);
1629 l_leave(l, *p);
1630 i_eret(p); /* return from trap */
1631
Ralf Baechle875d43e2005-09-03 15:56:16 -07001632#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1634#endif
1635}
1636
1637static void __init build_r4000_tlb_load_handler(void)
1638{
1639 u32 *p = handle_tlbl;
1640 struct label *l = labels;
1641 struct reloc *r = relocs;
1642
1643 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1644 memset(labels, 0, sizeof(labels));
1645 memset(relocs, 0, sizeof(relocs));
1646
1647 if (bcm1250_m3_war()) {
1648 i_MFC0(&p, K0, C0_BADVADDR);
1649 i_MFC0(&p, K1, C0_ENTRYHI);
1650 i_xor(&p, K0, K0, K1);
1651 i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1652 il_bnez(&p, &r, K0, label_leave);
1653 /* No need for i_nop */
1654 }
1655
1656 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1657 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
1658 build_make_valid(&p, &r, K0, K1);
1659 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1660
1661 l_nopage_tlbl(&l, p);
1662 i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1663 i_nop(&p);
1664
1665 if ((p - handle_tlbl) > FASTPATH_SIZE)
1666 panic("TLB load handler fastpath space exceeded");
1667
1668 resolve_relocs(relocs, labels);
1669 printk("Synthesized TLB load handler fastpath (%u instructions).\n",
1670 (unsigned int)(p - handle_tlbl));
1671
1672#ifdef DEBUG_TLB
1673 {
1674 int i;
1675
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001676 for (i = 0; i < (p - handle_tlbl); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 printk("%08x\n", handle_tlbl[i]);
1678 }
1679#endif
1680
1681 flush_icache_range((unsigned long)handle_tlbl,
1682 (unsigned long)handle_tlbl + FASTPATH_SIZE * sizeof(u32));
1683}
1684
1685static void __init build_r4000_tlb_store_handler(void)
1686{
1687 u32 *p = handle_tlbs;
1688 struct label *l = labels;
1689 struct reloc *r = relocs;
1690
1691 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1692 memset(labels, 0, sizeof(labels));
1693 memset(relocs, 0, sizeof(relocs));
1694
1695 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1696 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
1697 build_make_write(&p, &r, K0, K1);
1698 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1699
1700 l_nopage_tlbs(&l, p);
1701 i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1702 i_nop(&p);
1703
1704 if ((p - handle_tlbs) > FASTPATH_SIZE)
1705 panic("TLB store handler fastpath space exceeded");
1706
1707 resolve_relocs(relocs, labels);
1708 printk("Synthesized TLB store handler fastpath (%u instructions).\n",
1709 (unsigned int)(p - handle_tlbs));
1710
1711#ifdef DEBUG_TLB
1712 {
1713 int i;
1714
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001715 for (i = 0; i < (p - handle_tlbs); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 printk("%08x\n", handle_tlbs[i]);
1717 }
1718#endif
1719
1720 flush_icache_range((unsigned long)handle_tlbs,
1721 (unsigned long)handle_tlbs + FASTPATH_SIZE * sizeof(u32));
1722}
1723
1724static void __init build_r4000_tlb_modify_handler(void)
1725{
1726 u32 *p = handle_tlbm;
1727 struct label *l = labels;
1728 struct reloc *r = relocs;
1729
1730 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1731 memset(labels, 0, sizeof(labels));
1732 memset(relocs, 0, sizeof(relocs));
1733
1734 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1735 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
1736 /* Present and writable bits set, set accessed and dirty bits. */
1737 build_make_write(&p, &r, K0, K1);
1738 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1739
1740 l_nopage_tlbm(&l, p);
1741 i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1742 i_nop(&p);
1743
1744 if ((p - handle_tlbm) > FASTPATH_SIZE)
1745 panic("TLB modify handler fastpath space exceeded");
1746
1747 resolve_relocs(relocs, labels);
1748 printk("Synthesized TLB modify handler fastpath (%u instructions).\n",
1749 (unsigned int)(p - handle_tlbm));
1750
1751#ifdef DEBUG_TLB
1752 {
1753 int i;
1754
Maciej W. Rozycki9678e282005-06-13 20:09:32 +00001755 for (i = 0; i < (p - handle_tlbm); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 printk("%08x\n", handle_tlbm[i]);
1757 }
1758#endif
1759
1760 flush_icache_range((unsigned long)handle_tlbm,
1761 (unsigned long)handle_tlbm + FASTPATH_SIZE * sizeof(u32));
1762}
1763
1764void __init build_tlb_refill_handler(void)
1765{
1766 /*
1767 * The refill handler is generated per-CPU, multi-node systems
1768 * may have local storage for it. The other handlers are only
1769 * needed once.
1770 */
1771 static int run_once = 0;
1772
1773 switch (current_cpu_data.cputype) {
1774 case CPU_R2000:
1775 case CPU_R3000:
1776 case CPU_R3000A:
1777 case CPU_R3081E:
1778 case CPU_TX3912:
1779 case CPU_TX3922:
1780 case CPU_TX3927:
1781 build_r3000_tlb_refill_handler();
1782 if (!run_once) {
1783 build_r3000_tlb_load_handler();
1784 build_r3000_tlb_store_handler();
1785 build_r3000_tlb_modify_handler();
1786 run_once++;
1787 }
1788 break;
1789
1790 case CPU_R6000:
1791 case CPU_R6000A:
1792 panic("No R6000 TLB refill handler yet");
1793 break;
1794
1795 case CPU_R8000:
1796 panic("No R8000 TLB refill handler yet");
1797 break;
1798
1799 default:
1800 build_r4000_tlb_refill_handler();
1801 if (!run_once) {
1802 build_r4000_tlb_load_handler();
1803 build_r4000_tlb_store_handler();
1804 build_r4000_tlb_modify_handler();
1805 run_once++;
1806 }
1807 }
1808}