blob: b7806e2ca0e14efd7a6d4dd9f5558ee396129e5c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Sujithfec247c2009-07-27 12:08:16 +053062 struct ath_txq *txq,
Sujithe8324352009-01-16 21:38:42 +053063 struct list_head *bf_q,
64 int txok, int sendbar);
65static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
66 struct list_head *head);
67static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053068static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
69 int txok);
70static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053071 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053072
73/*********************/
74/* Aggregation logic */
75/*********************/
76
Sujithe8324352009-01-16 21:38:42 +053077static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
78{
79 struct ath_atx_ac *ac = tid->ac;
80
81 if (tid->paused)
82 return;
83
84 if (tid->sched)
85 return;
86
87 tid->sched = true;
88 list_add_tail(&tid->list, &ac->tid_q);
89
90 if (ac->sched)
91 return;
92
93 ac->sched = true;
94 list_add_tail(&ac->list, &txq->axq_acq);
95}
96
97static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
98{
99 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
100
101 spin_lock_bh(&txq->axq_lock);
102 tid->paused++;
103 spin_unlock_bh(&txq->axq_lock);
104}
105
106static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
107{
108 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
109
110 ASSERT(tid->paused > 0);
111 spin_lock_bh(&txq->axq_lock);
112
113 tid->paused--;
114
115 if (tid->paused > 0)
116 goto unlock;
117
118 if (list_empty(&tid->buf_q))
119 goto unlock;
120
121 ath_tx_queue_tid(txq, tid);
122 ath_txq_schedule(sc, txq);
123unlock:
124 spin_unlock_bh(&txq->axq_lock);
125}
126
127static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
128{
129 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
130 struct ath_buf *bf;
131 struct list_head bf_head;
132 INIT_LIST_HEAD(&bf_head);
133
134 ASSERT(tid->paused > 0);
135 spin_lock_bh(&txq->axq_lock);
136
137 tid->paused--;
138
139 if (tid->paused > 0) {
140 spin_unlock_bh(&txq->axq_lock);
141 return;
142 }
143
144 while (!list_empty(&tid->buf_q)) {
145 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
146 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530147 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530148 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530149 }
150
151 spin_unlock_bh(&txq->axq_lock);
152}
153
154static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
155 int seqno)
156{
157 int index, cindex;
158
159 index = ATH_BA_INDEX(tid->seq_start, seqno);
160 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
161
162 tid->tx_buf[cindex] = NULL;
163
164 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
165 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
166 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
167 }
168}
169
170static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
171 struct ath_buf *bf)
172{
173 int index, cindex;
174
175 if (bf_isretried(bf))
176 return;
177
178 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
179 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
180
181 ASSERT(tid->tx_buf[cindex] == NULL);
182 tid->tx_buf[cindex] = bf;
183
184 if (index >= ((tid->baw_tail - tid->baw_head) &
185 (ATH_TID_MAX_BUFS - 1))) {
186 tid->baw_tail = cindex;
187 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
188 }
189}
190
191/*
192 * TODO: For frame(s) that are in the retry state, we will reuse the
193 * sequence number(s) without setting the retry bit. The
194 * alternative is to give up on these and BAR the receiver's window
195 * forward.
196 */
197static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
198 struct ath_atx_tid *tid)
199
200{
201 struct ath_buf *bf;
202 struct list_head bf_head;
203 INIT_LIST_HEAD(&bf_head);
204
205 for (;;) {
206 if (list_empty(&tid->buf_q))
207 break;
Sujithe8324352009-01-16 21:38:42 +0530208
Sujithd43f30152009-01-16 21:38:53 +0530209 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
210 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530211
212 if (bf_isretried(bf))
213 ath_tx_update_baw(sc, tid, bf->bf_seqno);
214
215 spin_unlock(&txq->axq_lock);
Sujithfec247c2009-07-27 12:08:16 +0530216 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530217 spin_lock(&txq->axq_lock);
218 }
219
220 tid->seq_next = tid->seq_start;
221 tid->baw_tail = tid->baw_head;
222}
223
Sujithfec247c2009-07-27 12:08:16 +0530224static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
225 struct ath_buf *bf)
Sujithe8324352009-01-16 21:38:42 +0530226{
227 struct sk_buff *skb;
228 struct ieee80211_hdr *hdr;
229
230 bf->bf_state.bf_type |= BUF_RETRY;
231 bf->bf_retries++;
Sujithfec247c2009-07-27 12:08:16 +0530232 TX_STAT_INC(txq->axq_qnum, a_retries);
Sujithe8324352009-01-16 21:38:42 +0530233
234 skb = bf->bf_mpdu;
235 hdr = (struct ieee80211_hdr *)skb->data;
236 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
237}
238
Sujithd43f30152009-01-16 21:38:53 +0530239static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
240{
241 struct ath_buf *tbf;
242
243 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530244 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
245 spin_unlock_bh(&sc->tx.txbuflock);
246 return NULL;
247 }
Sujithd43f30152009-01-16 21:38:53 +0530248 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
249 list_del(&tbf->list);
250 spin_unlock_bh(&sc->tx.txbuflock);
251
252 ATH_TXBUF_RESET(tbf);
253
254 tbf->bf_mpdu = bf->bf_mpdu;
255 tbf->bf_buf_addr = bf->bf_buf_addr;
256 *(tbf->bf_desc) = *(bf->bf_desc);
257 tbf->bf_state = bf->bf_state;
258 tbf->bf_dmacontext = bf->bf_dmacontext;
259
260 return tbf;
261}
262
263static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
264 struct ath_buf *bf, struct list_head *bf_q,
265 int txok)
Sujithe8324352009-01-16 21:38:42 +0530266{
267 struct ath_node *an = NULL;
268 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530269 struct ieee80211_sta *sta;
270 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530271 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530272 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530273 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530274 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530275 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530276 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530277 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
278 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530279
Sujitha22be222009-03-30 15:28:36 +0530280 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530281 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530282
Sujith1286ec62009-01-27 13:30:37 +0530283 rcu_read_lock();
284
285 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
286 if (!sta) {
287 rcu_read_unlock();
288 return;
Sujithe8324352009-01-16 21:38:42 +0530289 }
290
Sujith1286ec62009-01-27 13:30:37 +0530291 an = (struct ath_node *)sta->drv_priv;
292 tid = ATH_AN_2_TID(an, bf->bf_tidno);
293
Sujithe8324352009-01-16 21:38:42 +0530294 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530295 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530296
Sujithd43f30152009-01-16 21:38:53 +0530297 if (isaggr && txok) {
298 if (ATH_DS_TX_BA(ds)) {
299 seq_st = ATH_DS_BA_SEQ(ds);
300 memcpy(ba, ATH_DS_BA_BITMAP(ds),
301 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530302 } else {
Sujithd43f30152009-01-16 21:38:53 +0530303 /*
304 * AR5416 can become deaf/mute when BA
305 * issue happens. Chip needs to be reset.
306 * But AP code may have sychronization issues
307 * when perform internal reset in this routine.
308 * Only enable reset in STA mode for now.
309 */
Sujith2660b812009-02-09 13:27:26 +0530310 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530311 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530312 }
313 }
314
315 INIT_LIST_HEAD(&bf_pending);
316 INIT_LIST_HEAD(&bf_head);
317
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530318 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530319 while (bf) {
320 txfail = txpending = 0;
321 bf_next = bf->bf_next;
322
323 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
324 /* transmit completion, subframe is
325 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530326 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530327 } else if (!isaggr && txok) {
328 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530329 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530330 } else {
Sujithe8324352009-01-16 21:38:42 +0530331 if (!(tid->state & AGGR_CLEANUP) &&
332 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
333 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
Sujithfec247c2009-07-27 12:08:16 +0530334 ath_tx_set_retry(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +0530335 txpending = 1;
336 } else {
337 bf->bf_state.bf_type |= BUF_XRETRY;
338 txfail = 1;
339 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530340 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530341 }
342 } else {
343 /*
344 * cleanup in progress, just fail
345 * the un-acked sub-frames
346 */
347 txfail = 1;
348 }
349 }
350
351 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530352 /*
353 * Make sure the last desc is reclaimed if it
354 * not a holding desc.
355 */
356 if (!bf_last->bf_stale)
357 list_move_tail(&bf->list, &bf_head);
358 else
359 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530360 } else {
361 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530362 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530363 }
364
365 if (!txpending) {
366 /*
367 * complete the acked-ones/xretried ones; update
368 * block-ack window
369 */
370 spin_lock_bh(&txq->axq_lock);
371 ath_tx_update_baw(sc, tid, bf->bf_seqno);
372 spin_unlock_bh(&txq->axq_lock);
373
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530374 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
375 ath_tx_rc_status(bf, ds, nbad, txok, true);
376 rc_update = false;
377 } else {
378 ath_tx_rc_status(bf, ds, nbad, txok, false);
379 }
380
Sujithfec247c2009-07-27 12:08:16 +0530381 ath_tx_complete_buf(sc, bf, txq, &bf_head, !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530382 } else {
Sujithd43f30152009-01-16 21:38:53 +0530383 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530384 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530385 struct ath_buf *tbf;
386
Sujithd43f30152009-01-16 21:38:53 +0530387 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400388 /*
389 * Update tx baw and complete the frame with
390 * failed status if we run out of tx buf
391 */
392 if (!tbf) {
393 spin_lock_bh(&txq->axq_lock);
394 ath_tx_update_baw(sc, tid,
395 bf->bf_seqno);
396 spin_unlock_bh(&txq->axq_lock);
397
398 bf->bf_state.bf_type |= BUF_XRETRY;
399 ath_tx_rc_status(bf, ds, nbad,
400 0, false);
Sujithfec247c2009-07-27 12:08:16 +0530401 ath_tx_complete_buf(sc, bf, txq,
402 &bf_head, 0, 0);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530403 break;
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400404 }
405
Sujithd43f30152009-01-16 21:38:53 +0530406 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530407 list_add_tail(&tbf->list, &bf_head);
408 } else {
409 /*
410 * Clear descriptor status words for
411 * software retry
412 */
Sujithd43f30152009-01-16 21:38:53 +0530413 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530414 }
415
416 /*
417 * Put this buffer to the temporary pending
418 * queue to retain ordering
419 */
420 list_splice_tail_init(&bf_head, &bf_pending);
421 }
422
423 bf = bf_next;
424 }
425
426 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530427 if (tid->baw_head == tid->baw_tail) {
428 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530429 tid->state &= ~AGGR_CLEANUP;
430
431 /* send buffered frames as singles */
432 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530433 }
Sujith1286ec62009-01-27 13:30:37 +0530434 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530435 return;
436 }
437
Sujithd43f30152009-01-16 21:38:53 +0530438 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530439 if (!list_empty(&bf_pending)) {
440 spin_lock_bh(&txq->axq_lock);
441 list_splice(&bf_pending, &tid->buf_q);
442 ath_tx_queue_tid(txq, tid);
443 spin_unlock_bh(&txq->axq_lock);
444 }
445
Sujith1286ec62009-01-27 13:30:37 +0530446 rcu_read_unlock();
447
Sujithe8324352009-01-16 21:38:42 +0530448 if (needreset)
449 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530450}
451
452static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
453 struct ath_atx_tid *tid)
454{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400455 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530456 struct sk_buff *skb;
457 struct ieee80211_tx_info *tx_info;
458 struct ieee80211_tx_rate *rates;
459 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530460 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530461 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530462 int i;
463
Sujitha22be222009-03-30 15:28:36 +0530464 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530465 tx_info = IEEE80211_SKB_CB(skb);
466 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530467 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530468
469 /*
470 * Find the lowest frame length among the rate series that will have a
471 * 4ms transmit duration.
472 * TODO - TXOP limit needs to be considered.
473 */
474 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
475
476 for (i = 0; i < 4; i++) {
477 if (rates[i].count) {
478 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
479 legacy = 1;
480 break;
481 }
482
Sujithd43f30152009-01-16 21:38:53 +0530483 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
484 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530485 }
486 }
487
488 /*
489 * limit aggregate size by the minimum rate if rate selected is
490 * not a probe rate, if rate selected is a probe rate then
491 * avoid aggregation of this packet.
492 */
493 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
494 return 0;
495
Sujith4ef70842009-07-23 15:32:41 +0530496 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530497
498 /*
499 * h/w can accept aggregates upto 16 bit lengths (65535).
500 * The IE, however can hold upto 65536, which shows up here
501 * as zero. Ignore 65536 since we are constrained by hw.
502 */
Sujith4ef70842009-07-23 15:32:41 +0530503 if (tid->an->maxampdu)
504 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530505
506 return aggr_limit;
507}
508
509/*
Sujithd43f30152009-01-16 21:38:53 +0530510 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530511 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530512 */
513static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
514 struct ath_buf *bf, u16 frmlen)
515{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400516 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530517 struct sk_buff *skb = bf->bf_mpdu;
518 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530519 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530520 u16 minlen;
521 u8 rc, flags, rix;
522 int width, half_gi, ndelim, mindelim;
523
524 /* Select standard number of delimiters based on frame length alone */
525 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
526
527 /*
528 * If encryption enabled, hardware requires some more padding between
529 * subframes.
530 * TODO - this could be improved to be dependent on the rate.
531 * The hardware can keep up at lower rates, but not higher rates
532 */
533 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
534 ndelim += ATH_AGGR_ENCRYPTDELIM;
535
536 /*
537 * Convert desired mpdu density from microeconds to bytes based
538 * on highest rate in rate series (i.e. first rate) to determine
539 * required minimum length for subframe. Take into account
540 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530541 *
Sujithe8324352009-01-16 21:38:42 +0530542 * If there is no mpdu density restriction, no further calculation
543 * is needed.
544 */
Sujith4ef70842009-07-23 15:32:41 +0530545
546 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530547 return ndelim;
548
549 rix = tx_info->control.rates[0].idx;
550 flags = tx_info->control.rates[0].flags;
551 rc = rt->info[rix].ratecode;
552 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
553 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
554
555 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530556 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530557 else
Sujith4ef70842009-07-23 15:32:41 +0530558 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530559
560 if (nsymbols == 0)
561 nsymbols = 1;
562
563 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
564 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
565
Sujithe8324352009-01-16 21:38:42 +0530566 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530567 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
568 ndelim = max(mindelim, ndelim);
569 }
570
571 return ndelim;
572}
573
574static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530575 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530576 struct ath_atx_tid *tid,
577 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530578{
579#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530580 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
581 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530582 u16 aggr_limit = 0, al = 0, bpad = 0,
583 al_delta, h_baw = tid->baw_size / 2;
584 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530585
586 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
587
588 do {
589 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
590
Sujithd43f30152009-01-16 21:38:53 +0530591 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530592 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
593 status = ATH_AGGR_BAW_CLOSED;
594 break;
595 }
596
597 if (!rl) {
598 aggr_limit = ath_lookup_rate(sc, bf, tid);
599 rl = 1;
600 }
601
Sujithd43f30152009-01-16 21:38:53 +0530602 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530603 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
604
Sujithd43f30152009-01-16 21:38:53 +0530605 if (nframes &&
606 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530607 status = ATH_AGGR_LIMITED;
608 break;
609 }
610
Sujithd43f30152009-01-16 21:38:53 +0530611 /* do not exceed subframe limit */
612 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530613 status = ATH_AGGR_LIMITED;
614 break;
615 }
Sujithd43f30152009-01-16 21:38:53 +0530616 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530617
Sujithd43f30152009-01-16 21:38:53 +0530618 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530619 al += bpad + al_delta;
620
621 /*
622 * Get the delimiters needed to meet the MPDU
623 * density for this node.
624 */
625 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530626 bpad = PADBYTES(al_delta) + (ndelim << 2);
627
628 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530629 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530630
Sujithd43f30152009-01-16 21:38:53 +0530631 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530632 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530633 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
634 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530635 if (bf_prev) {
636 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530637 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530638 }
639 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530640
Sujithe8324352009-01-16 21:38:42 +0530641 } while (!list_empty(&tid->buf_q));
642
643 bf_first->bf_al = al;
644 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530645
Sujithe8324352009-01-16 21:38:42 +0530646 return status;
647#undef PADBYTES
648}
649
650static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
651 struct ath_atx_tid *tid)
652{
Sujithd43f30152009-01-16 21:38:53 +0530653 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530654 enum ATH_AGGR_STATUS status;
655 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530656
657 do {
658 if (list_empty(&tid->buf_q))
659 return;
660
661 INIT_LIST_HEAD(&bf_q);
662
Sujithfec247c2009-07-27 12:08:16 +0530663 status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530664
665 /*
Sujithd43f30152009-01-16 21:38:53 +0530666 * no frames picked up to be aggregated;
667 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530668 */
669 if (list_empty(&bf_q))
670 break;
671
672 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530673 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530674
Sujithd43f30152009-01-16 21:38:53 +0530675 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530676 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530677 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530678 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530679 ath_buf_set_rate(sc, bf);
680 ath_tx_txqaddbuf(sc, txq, &bf_q);
681 continue;
682 }
683
Sujithd43f30152009-01-16 21:38:53 +0530684 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530685 bf->bf_state.bf_type |= BUF_AGGR;
686 ath_buf_set_rate(sc, bf);
687 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
688
Sujithd43f30152009-01-16 21:38:53 +0530689 /* anchor last desc of aggregate */
690 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530691
692 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530693 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530694 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530695
696 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
697 status != ATH_AGGR_BAW_CLOSED);
698}
699
Sujithf83da962009-07-23 15:32:37 +0530700void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
701 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530702{
703 struct ath_atx_tid *txtid;
704 struct ath_node *an;
705
706 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530707 txtid = ATH_AN_2_TID(an, tid);
708 txtid->state |= AGGR_ADDBA_PROGRESS;
709 ath_tx_pause_tid(sc, txtid);
710 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530711}
712
Sujithf83da962009-07-23 15:32:37 +0530713void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530714{
715 struct ath_node *an = (struct ath_node *)sta->drv_priv;
716 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
717 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
718 struct ath_buf *bf;
719 struct list_head bf_head;
720 INIT_LIST_HEAD(&bf_head);
721
722 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530723 return;
Sujithe8324352009-01-16 21:38:42 +0530724
725 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530726 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530727 return;
Sujithe8324352009-01-16 21:38:42 +0530728 }
729
730 ath_tx_pause_tid(sc, txtid);
731
732 /* drop all software retried frames and mark this TID */
733 spin_lock_bh(&txq->axq_lock);
734 while (!list_empty(&txtid->buf_q)) {
735 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
736 if (!bf_isretried(bf)) {
737 /*
738 * NB: it's based on the assumption that
739 * software retried frame will always stay
740 * at the head of software queue.
741 */
742 break;
743 }
Sujithd43f30152009-01-16 21:38:53 +0530744 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530745 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
Sujithfec247c2009-07-27 12:08:16 +0530746 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530747 }
Sujithd43f30152009-01-16 21:38:53 +0530748 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530749
750 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530751 txtid->state |= AGGR_CLEANUP;
752 } else {
753 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530754 ath_tx_flush_tid(sc, txtid);
755 }
Sujithe8324352009-01-16 21:38:42 +0530756}
757
758void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
759{
760 struct ath_atx_tid *txtid;
761 struct ath_node *an;
762
763 an = (struct ath_node *)sta->drv_priv;
764
765 if (sc->sc_flags & SC_OP_TXAGGR) {
766 txtid = ATH_AN_2_TID(an, tid);
767 txtid->baw_size =
768 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
769 txtid->state |= AGGR_ADDBA_COMPLETE;
770 txtid->state &= ~AGGR_ADDBA_PROGRESS;
771 ath_tx_resume_tid(sc, txtid);
772 }
773}
774
775bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
776{
777 struct ath_atx_tid *txtid;
778
779 if (!(sc->sc_flags & SC_OP_TXAGGR))
780 return false;
781
782 txtid = ATH_AN_2_TID(an, tidno);
783
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530784 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530785 return true;
Sujithe8324352009-01-16 21:38:42 +0530786 return false;
787}
788
789/********************/
790/* Queue Management */
791/********************/
792
Sujithe8324352009-01-16 21:38:42 +0530793static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
794 struct ath_txq *txq)
795{
796 struct ath_atx_ac *ac, *ac_tmp;
797 struct ath_atx_tid *tid, *tid_tmp;
798
799 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
800 list_del(&ac->list);
801 ac->sched = false;
802 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
803 list_del(&tid->list);
804 tid->sched = false;
805 ath_tid_drain(sc, txq, tid);
806 }
807 }
808}
809
810struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
811{
Sujithcbe61d82009-02-09 13:27:12 +0530812 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530813 struct ath9k_tx_queue_info qi;
814 int qnum;
815
816 memset(&qi, 0, sizeof(qi));
817 qi.tqi_subtype = subtype;
818 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
819 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
820 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
821 qi.tqi_physCompBuf = 0;
822
823 /*
824 * Enable interrupts only for EOL and DESC conditions.
825 * We mark tx descriptors to receive a DESC interrupt
826 * when a tx queue gets deep; otherwise waiting for the
827 * EOL to reap descriptors. Note that this is done to
828 * reduce interrupt load and this only defers reaping
829 * descriptors, never transmitting frames. Aside from
830 * reducing interrupts this also permits more concurrency.
831 * The only potential downside is if the tx queue backs
832 * up in which case the top half of the kernel may backup
833 * due to a lack of tx descriptors.
834 *
835 * The UAPSD queue is an exception, since we take a desc-
836 * based intr on the EOSP frames.
837 */
838 if (qtype == ATH9K_TX_QUEUE_UAPSD)
839 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
840 else
841 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
842 TXQ_FLAG_TXDESCINT_ENABLE;
843 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
844 if (qnum == -1) {
845 /*
846 * NB: don't print a message, this happens
847 * normally on parts with too few tx queues
848 */
849 return NULL;
850 }
851 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
852 DPRINTF(sc, ATH_DBG_FATAL,
853 "qnum %u out of range, max %u!\n",
854 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
855 ath9k_hw_releasetxqueue(ah, qnum);
856 return NULL;
857 }
858 if (!ATH_TXQ_SETUP(sc, qnum)) {
859 struct ath_txq *txq = &sc->tx.txq[qnum];
860
861 txq->axq_qnum = qnum;
862 txq->axq_link = NULL;
863 INIT_LIST_HEAD(&txq->axq_q);
864 INIT_LIST_HEAD(&txq->axq_acq);
865 spin_lock_init(&txq->axq_lock);
866 txq->axq_depth = 0;
867 txq->axq_aggr_depth = 0;
Sujithe8324352009-01-16 21:38:42 +0530868 txq->axq_linkbuf = NULL;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400869 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530870 sc->tx.txqsetup |= 1<<qnum;
871 }
872 return &sc->tx.txq[qnum];
873}
874
875static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
876{
877 int qnum;
878
879 switch (qtype) {
880 case ATH9K_TX_QUEUE_DATA:
881 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
882 DPRINTF(sc, ATH_DBG_FATAL,
883 "HAL AC %u out of range, max %zu!\n",
884 haltype, ARRAY_SIZE(sc->tx.hwq_map));
885 return -1;
886 }
887 qnum = sc->tx.hwq_map[haltype];
888 break;
889 case ATH9K_TX_QUEUE_BEACON:
890 qnum = sc->beacon.beaconq;
891 break;
892 case ATH9K_TX_QUEUE_CAB:
893 qnum = sc->beacon.cabq->axq_qnum;
894 break;
895 default:
896 qnum = -1;
897 }
898 return qnum;
899}
900
901struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
902{
903 struct ath_txq *txq = NULL;
904 int qnum;
905
906 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
907 txq = &sc->tx.txq[qnum];
908
909 spin_lock_bh(&txq->axq_lock);
910
911 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400912 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530913 "TX queue: %d is full, depth: %d\n",
914 qnum, txq->axq_depth);
915 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
916 txq->stopped = 1;
917 spin_unlock_bh(&txq->axq_lock);
918 return NULL;
919 }
920
921 spin_unlock_bh(&txq->axq_lock);
922
923 return txq;
924}
925
926int ath_txq_update(struct ath_softc *sc, int qnum,
927 struct ath9k_tx_queue_info *qinfo)
928{
Sujithcbe61d82009-02-09 13:27:12 +0530929 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530930 int error = 0;
931 struct ath9k_tx_queue_info qi;
932
933 if (qnum == sc->beacon.beaconq) {
934 /*
935 * XXX: for beacon queue, we just save the parameter.
936 * It will be picked up by ath_beaconq_config when
937 * it's necessary.
938 */
939 sc->beacon.beacon_qi = *qinfo;
940 return 0;
941 }
942
943 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
944
945 ath9k_hw_get_txq_props(ah, qnum, &qi);
946 qi.tqi_aifs = qinfo->tqi_aifs;
947 qi.tqi_cwmin = qinfo->tqi_cwmin;
948 qi.tqi_cwmax = qinfo->tqi_cwmax;
949 qi.tqi_burstTime = qinfo->tqi_burstTime;
950 qi.tqi_readyTime = qinfo->tqi_readyTime;
951
952 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
953 DPRINTF(sc, ATH_DBG_FATAL,
954 "Unable to update hardware queue %u!\n", qnum);
955 error = -EIO;
956 } else {
957 ath9k_hw_resettxqueue(ah, qnum);
958 }
959
960 return error;
961}
962
963int ath_cabq_update(struct ath_softc *sc)
964{
965 struct ath9k_tx_queue_info qi;
966 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530967
968 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
969 /*
970 * Ensure the readytime % is within the bounds.
971 */
Sujith17d79042009-02-09 13:27:03 +0530972 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
973 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
974 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
975 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530976
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200977 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530978 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530979 ath_txq_update(sc, qnum, &qi);
980
981 return 0;
982}
983
Sujith043a0402009-01-16 21:38:47 +0530984/*
985 * Drain a given TX queue (could be Beacon or Data)
986 *
987 * This assumes output has been stopped and
988 * we do not need to block ath_tx_tasklet.
989 */
990void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530991{
992 struct ath_buf *bf, *lastbf;
993 struct list_head bf_head;
994
995 INIT_LIST_HEAD(&bf_head);
996
Sujithe8324352009-01-16 21:38:42 +0530997 for (;;) {
998 spin_lock_bh(&txq->axq_lock);
999
1000 if (list_empty(&txq->axq_q)) {
1001 txq->axq_link = NULL;
1002 txq->axq_linkbuf = NULL;
1003 spin_unlock_bh(&txq->axq_lock);
1004 break;
1005 }
1006
1007 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1008
Sujitha119cc42009-03-30 15:28:38 +05301009 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301010 list_del(&bf->list);
1011 spin_unlock_bh(&txq->axq_lock);
1012
1013 spin_lock_bh(&sc->tx.txbuflock);
1014 list_add_tail(&bf->list, &sc->tx.txbuf);
1015 spin_unlock_bh(&sc->tx.txbuflock);
1016 continue;
1017 }
1018
1019 lastbf = bf->bf_lastbf;
1020 if (!retry_tx)
1021 lastbf->bf_desc->ds_txstat.ts_flags =
1022 ATH9K_TX_SW_ABORTED;
1023
1024 /* remove ath_buf's of the same mpdu from txq */
1025 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1026 txq->axq_depth--;
1027
1028 spin_unlock_bh(&txq->axq_lock);
1029
1030 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301031 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301032 else
Sujithfec247c2009-07-27 12:08:16 +05301033 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301034 }
1035
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001036 spin_lock_bh(&txq->axq_lock);
1037 txq->axq_tx_inprogress = false;
1038 spin_unlock_bh(&txq->axq_lock);
1039
Sujithe8324352009-01-16 21:38:42 +05301040 /* flush any pending frames if aggregation is enabled */
1041 if (sc->sc_flags & SC_OP_TXAGGR) {
1042 if (!retry_tx) {
1043 spin_lock_bh(&txq->axq_lock);
1044 ath_txq_drain_pending_buffers(sc, txq);
1045 spin_unlock_bh(&txq->axq_lock);
1046 }
1047 }
1048}
1049
Sujith043a0402009-01-16 21:38:47 +05301050void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1051{
Sujithcbe61d82009-02-09 13:27:12 +05301052 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301053 struct ath_txq *txq;
1054 int i, npend = 0;
1055
1056 if (sc->sc_flags & SC_OP_INVALID)
1057 return;
1058
1059 /* Stop beacon queue */
1060 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1061
1062 /* Stop data queues */
1063 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1064 if (ATH_TXQ_SETUP(sc, i)) {
1065 txq = &sc->tx.txq[i];
1066 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1067 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1068 }
1069 }
1070
1071 if (npend) {
1072 int r;
1073
1074 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1075
1076 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301077 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301078 if (r)
1079 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301080 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301081 r);
1082 spin_unlock_bh(&sc->sc_resetlock);
1083 }
1084
1085 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1086 if (ATH_TXQ_SETUP(sc, i))
1087 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1088 }
1089}
1090
Sujithe8324352009-01-16 21:38:42 +05301091void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1092{
1093 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1094 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1095}
1096
Sujithe8324352009-01-16 21:38:42 +05301097void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1098{
1099 struct ath_atx_ac *ac;
1100 struct ath_atx_tid *tid;
1101
1102 if (list_empty(&txq->axq_acq))
1103 return;
1104
1105 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1106 list_del(&ac->list);
1107 ac->sched = false;
1108
1109 do {
1110 if (list_empty(&ac->tid_q))
1111 return;
1112
1113 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1114 list_del(&tid->list);
1115 tid->sched = false;
1116
1117 if (tid->paused)
1118 continue;
1119
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001120 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301121
1122 /*
1123 * add tid to round-robin queue if more frames
1124 * are pending for the tid
1125 */
1126 if (!list_empty(&tid->buf_q))
1127 ath_tx_queue_tid(txq, tid);
1128
1129 break;
1130 } while (!list_empty(&ac->tid_q));
1131
1132 if (!list_empty(&ac->tid_q)) {
1133 if (!ac->sched) {
1134 ac->sched = true;
1135 list_add_tail(&ac->list, &txq->axq_acq);
1136 }
1137 }
1138}
1139
1140int ath_tx_setup(struct ath_softc *sc, int haltype)
1141{
1142 struct ath_txq *txq;
1143
1144 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1145 DPRINTF(sc, ATH_DBG_FATAL,
1146 "HAL AC %u out of range, max %zu!\n",
1147 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1148 return 0;
1149 }
1150 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1151 if (txq != NULL) {
1152 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1153 return 1;
1154 } else
1155 return 0;
1156}
1157
1158/***********/
1159/* TX, DMA */
1160/***********/
1161
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001162/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163 * Insert a chain of ath_buf (descriptors) on a txq and
1164 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001165 */
Sujith102e0572008-10-29 10:15:16 +05301166static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1167 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001168{
Sujithcbe61d82009-02-09 13:27:12 +05301169 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001170 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301171
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001172 /*
1173 * Insert the frame on the outbound list and
1174 * pass it on to the hardware.
1175 */
1176
1177 if (list_empty(head))
1178 return;
1179
1180 bf = list_first_entry(head, struct ath_buf, list);
1181
1182 list_splice_tail_init(head, &txq->axq_q);
1183 txq->axq_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001184 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1185
1186 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301187 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001188
1189 if (txq->axq_link == NULL) {
1190 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1191 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301192 "TXDP[%u] = %llx (%p)\n",
1193 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001194 } else {
1195 *txq->axq_link = bf->bf_daddr;
Sujith04bd4632008-11-28 22:18:05 +05301196 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001197 txq->axq_qnum, txq->axq_link,
1198 ito64(bf->bf_daddr), bf->bf_desc);
1199 }
1200 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1201 ath9k_hw_txstart(ah, txq->axq_qnum);
1202}
1203
Sujithe8324352009-01-16 21:38:42 +05301204static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301205{
Sujithe8324352009-01-16 21:38:42 +05301206 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301207
Sujithe8324352009-01-16 21:38:42 +05301208 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301209
Sujithe8324352009-01-16 21:38:42 +05301210 if (unlikely(list_empty(&sc->tx.txbuf))) {
1211 spin_unlock_bh(&sc->tx.txbuflock);
1212 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301213 }
1214
Sujithe8324352009-01-16 21:38:42 +05301215 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1216 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301217
Sujithe8324352009-01-16 21:38:42 +05301218 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301219
Sujithe8324352009-01-16 21:38:42 +05301220 return bf;
1221}
Sujithc4288392008-11-18 09:09:30 +05301222
Sujithe8324352009-01-16 21:38:42 +05301223static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1224 struct list_head *bf_head,
1225 struct ath_tx_control *txctl)
1226{
1227 struct ath_buf *bf;
1228
Sujithe8324352009-01-16 21:38:42 +05301229 bf = list_first_entry(bf_head, struct ath_buf, list);
1230 bf->bf_state.bf_type |= BUF_AMPDU;
Sujithfec247c2009-07-27 12:08:16 +05301231 TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
Sujithe8324352009-01-16 21:38:42 +05301232
1233 /*
1234 * Do not queue to h/w when any of the following conditions is true:
1235 * - there are pending frames in software queue
1236 * - the TID is currently paused for ADDBA/BAR request
1237 * - seqno is not within block-ack window
1238 * - h/w queue depth exceeds low water mark
1239 */
1240 if (!list_empty(&tid->buf_q) || tid->paused ||
1241 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1242 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001243 /*
Sujithe8324352009-01-16 21:38:42 +05301244 * Add this frame to software queue for scheduling later
1245 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001246 */
Sujithd43f30152009-01-16 21:38:53 +05301247 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301248 ath_tx_queue_tid(txctl->txq, tid);
1249 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001250 }
1251
Sujithe8324352009-01-16 21:38:42 +05301252 /* Add sub-frame to BAW */
1253 ath_tx_addto_baw(sc, tid, bf);
1254
1255 /* Queue to h/w without aggregation */
1256 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301257 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301258 ath_buf_set_rate(sc, bf);
1259 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301260}
1261
Sujithc37452b2009-03-09 09:31:57 +05301262static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1263 struct ath_atx_tid *tid,
1264 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001265{
Sujithe8324352009-01-16 21:38:42 +05301266 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267
Sujithe8324352009-01-16 21:38:42 +05301268 bf = list_first_entry(bf_head, struct ath_buf, list);
1269 bf->bf_state.bf_type &= ~BUF_AMPDU;
1270
1271 /* update starting sequence number for subsequent ADDBA request */
1272 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1273
1274 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301275 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301276 ath_buf_set_rate(sc, bf);
1277 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301278 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001279}
1280
Sujithc37452b2009-03-09 09:31:57 +05301281static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1282 struct list_head *bf_head)
1283{
1284 struct ath_buf *bf;
1285
1286 bf = list_first_entry(bf_head, struct ath_buf, list);
1287
1288 bf->bf_lastbf = bf;
1289 bf->bf_nframes = 1;
1290 ath_buf_set_rate(sc, bf);
1291 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301292 TX_STAT_INC(txq->axq_qnum, queued);
Sujithc37452b2009-03-09 09:31:57 +05301293}
1294
Sujith528f0c62008-10-29 10:14:26 +05301295static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001296{
Sujith528f0c62008-10-29 10:14:26 +05301297 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298 enum ath9k_pkt_type htype;
1299 __le16 fc;
1300
Sujith528f0c62008-10-29 10:14:26 +05301301 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001302 fc = hdr->frame_control;
1303
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001304 if (ieee80211_is_beacon(fc))
1305 htype = ATH9K_PKT_TYPE_BEACON;
1306 else if (ieee80211_is_probe_resp(fc))
1307 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1308 else if (ieee80211_is_atim(fc))
1309 htype = ATH9K_PKT_TYPE_ATIM;
1310 else if (ieee80211_is_pspoll(fc))
1311 htype = ATH9K_PKT_TYPE_PSPOLL;
1312 else
1313 htype = ATH9K_PKT_TYPE_NORMAL;
1314
1315 return htype;
1316}
1317
Sujitha8efee42008-11-18 09:07:30 +05301318static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001319{
1320 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001321 __le16 fc;
1322
1323 hdr = (struct ieee80211_hdr *)skb->data;
1324 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001325
Sujitha8efee42008-11-18 09:07:30 +05301326 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001327 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301328 /* Port Access Entity (IEEE 802.1X) */
1329 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301330 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001331 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332 }
1333
Sujitha8efee42008-11-18 09:07:30 +05301334 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001335}
1336
Sujith528f0c62008-10-29 10:14:26 +05301337static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001338{
Sujith528f0c62008-10-29 10:14:26 +05301339 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1340
1341 if (tx_info->control.hw_key) {
1342 if (tx_info->control.hw_key->alg == ALG_WEP)
1343 return ATH9K_KEY_TYPE_WEP;
1344 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1345 return ATH9K_KEY_TYPE_TKIP;
1346 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1347 return ATH9K_KEY_TYPE_AES;
1348 }
1349
1350 return ATH9K_KEY_TYPE_CLEAR;
1351}
1352
Sujith528f0c62008-10-29 10:14:26 +05301353static void assign_aggr_tid_seqno(struct sk_buff *skb,
1354 struct ath_buf *bf)
1355{
1356 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1357 struct ieee80211_hdr *hdr;
1358 struct ath_node *an;
1359 struct ath_atx_tid *tid;
1360 __le16 fc;
1361 u8 *qc;
1362
1363 if (!tx_info->control.sta)
1364 return;
1365
1366 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1367 hdr = (struct ieee80211_hdr *)skb->data;
1368 fc = hdr->frame_control;
1369
Sujith528f0c62008-10-29 10:14:26 +05301370 if (ieee80211_is_data_qos(fc)) {
1371 qc = ieee80211_get_qos_ctl(hdr);
1372 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301373 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001374
Sujithe8324352009-01-16 21:38:42 +05301375 /*
1376 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301377 * We also override seqno set by upper layer with the one
1378 * in tx aggregation state.
1379 *
1380 * If fragmentation is on, the sequence number is
1381 * not overridden, since it has been
1382 * incremented by the fragmentation routine.
1383 *
1384 * FIXME: check if the fragmentation threshold exceeds
1385 * IEEE80211 max.
1386 */
1387 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1388 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1389 IEEE80211_SEQ_SEQ_SHIFT);
1390 bf->bf_seqno = tid->seq_next;
1391 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301392}
1393
1394static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1395 struct ath_txq *txq)
1396{
1397 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1398 int flags = 0;
1399
1400 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1401 flags |= ATH9K_TXDESC_INTREQ;
1402
1403 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1404 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301405
1406 return flags;
1407}
1408
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001409/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 * rix - rate index
1411 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1412 * width - 0 for 20 MHz, 1 for 40 MHz
1413 * half_gi - to use 4us v/s 3.6 us for symbol time
1414 */
Sujith102e0572008-10-29 10:15:16 +05301415static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1416 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001417{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001418 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001419 u32 nbits, nsymbits, duration, nsymbols;
1420 u8 rc;
1421 int streams, pktlen;
1422
Sujithcd3d39a2008-08-11 14:03:34 +05301423 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301424 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001425
Sujithe63835b2008-11-18 09:07:53 +05301426 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301428 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1429 rix, shortPreamble);
1430
1431 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001432 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1433 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1434 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1435
1436 if (!half_gi)
1437 duration = SYMBOL_TIME(nsymbols);
1438 else
1439 duration = SYMBOL_TIME_HALFGI(nsymbols);
1440
Sujithe63835b2008-11-18 09:07:53 +05301441 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001442 streams = HT_RC_2_STREAMS(rc);
1443 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445 return duration;
1446}
1447
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1449{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001450 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001451 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301452 struct sk_buff *skb;
1453 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301454 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301455 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301456 int i, flags = 0;
1457 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301458 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301459
1460 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301461
Sujitha22be222009-03-30 15:28:36 +05301462 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301463 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301464 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301465 hdr = (struct ieee80211_hdr *)skb->data;
1466 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301467
Sujithc89424d2009-01-30 14:29:28 +05301468 /*
1469 * We check if Short Preamble is needed for the CTS rate by
1470 * checking the BSS's global flag.
1471 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1472 */
1473 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1474 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1475 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1476 else
1477 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001478
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479 /*
Sujithc89424d2009-01-30 14:29:28 +05301480 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1481 * Check the first rate in the series to decide whether RTS/CTS
1482 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 */
Sujithc89424d2009-01-30 14:29:28 +05301484 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1485 flags = ATH9K_TXDESC_CTSENA;
1486 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1487 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001488
Sujithc89424d2009-01-30 14:29:28 +05301489 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301490 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301491 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001493 }
1494
Sujithe63835b2008-11-18 09:07:53 +05301495 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301496 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001498
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001499 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301500 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501 continue;
1502
Sujitha8efee42008-11-18 09:07:30 +05301503 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301504 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301505 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506
Sujithc89424d2009-01-30 14:29:28 +05301507 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1508 series[i].Rate = rt->info[rix].ratecode |
1509 rt->info[rix].short_preamble;
1510 else
1511 series[i].Rate = rt->info[rix].ratecode;
1512
1513 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1514 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1515 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1516 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1517 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1518 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001519
Sujith102e0572008-10-29 10:15:16 +05301520 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301521 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1522 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301523 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001524 }
1525
Sujithe63835b2008-11-18 09:07:53 +05301526 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301527 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1528 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301529 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301530 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301531
Sujith17d79042009-02-09 13:27:03 +05301532 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301533 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001534}
1535
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001536static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301537 struct sk_buff *skb,
1538 struct ath_tx_control *txctl)
1539{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001540 struct ath_wiphy *aphy = hw->priv;
1541 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301542 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1543 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1544 struct ath_tx_info_priv *tx_info_priv;
1545 int hdrlen;
1546 __le16 fc;
1547
1548 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1549 if (unlikely(!tx_info_priv))
1550 return -ENOMEM;
1551 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001552 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001553 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301554 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1555 fc = hdr->frame_control;
1556
1557 ATH_TXBUF_RESET(bf);
1558
1559 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1560
Sujithc37452b2009-03-09 09:31:57 +05301561 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301562 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301563
1564 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1565
1566 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301567 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1568 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1569 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1570 } else {
1571 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1572 }
1573
1574 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1575 assign_aggr_tid_seqno(skb, bf);
1576
1577 bf->bf_mpdu = skb;
1578
1579 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1580 skb->len, DMA_TO_DEVICE);
1581 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1582 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301583 kfree(tx_info_priv);
1584 tx_info->rate_driver_data[0] = NULL;
1585 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301586 return -ENOMEM;
1587 }
1588
1589 bf->bf_buf_addr = bf->bf_dmacontext;
1590 return 0;
1591}
1592
1593/* FIXME: tx power */
1594static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1595 struct ath_tx_control *txctl)
1596{
Sujitha22be222009-03-30 15:28:36 +05301597 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301598 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301599 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301600 struct ath_node *an = NULL;
1601 struct list_head bf_head;
1602 struct ath_desc *ds;
1603 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301604 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301605 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301606 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301607
1608 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301609 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301610
1611 INIT_LIST_HEAD(&bf_head);
1612 list_add_tail(&bf->list, &bf_head);
1613
1614 ds = bf->bf_desc;
1615 ds->ds_link = 0;
1616 ds->ds_data = bf->bf_buf_addr;
1617
1618 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1619 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1620
1621 ath9k_hw_filltxdesc(ah, ds,
1622 skb->len, /* segment length */
1623 true, /* first segment */
1624 true, /* last segment */
1625 ds); /* first descriptor */
1626
Sujithe8324352009-01-16 21:38:42 +05301627 spin_lock_bh(&txctl->txq->axq_lock);
1628
1629 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1630 tx_info->control.sta) {
1631 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1632 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1633
Sujithc37452b2009-03-09 09:31:57 +05301634 if (!ieee80211_is_data_qos(fc)) {
1635 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1636 goto tx_done;
1637 }
1638
Vasanthakumar Thiagarajan089e6982009-06-10 17:50:07 +05301639 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301640 /*
1641 * Try aggregation if it's a unicast data frame
1642 * and the destination is HT capable.
1643 */
1644 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1645 } else {
1646 /*
1647 * Send this frame as regular when ADDBA
1648 * exchange is neither complete nor pending.
1649 */
Sujithc37452b2009-03-09 09:31:57 +05301650 ath_tx_send_ht_normal(sc, txctl->txq,
1651 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301652 }
1653 } else {
Sujithc37452b2009-03-09 09:31:57 +05301654 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301655 }
1656
Sujithc37452b2009-03-09 09:31:57 +05301657tx_done:
Sujithe8324352009-01-16 21:38:42 +05301658 spin_unlock_bh(&txctl->txq->axq_lock);
1659}
1660
1661/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001662int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301663 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001665 struct ath_wiphy *aphy = hw->priv;
1666 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001667 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301668 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001669
Sujithe8324352009-01-16 21:38:42 +05301670 bf = ath_tx_get_buffer(sc);
1671 if (!bf) {
1672 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1673 return -1;
1674 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001676 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301677 if (unlikely(r)) {
1678 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679
Sujithe8324352009-01-16 21:38:42 +05301680 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681
Sujithe8324352009-01-16 21:38:42 +05301682 /* upon ath_tx_processq() this TX queue will be resumed, we
1683 * guarantee this will happen by knowing beforehand that
1684 * we will at least have to run TX completionon one buffer
1685 * on the queue */
1686 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301687 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301688 ieee80211_stop_queue(sc->hw,
1689 skb_get_queue_mapping(skb));
1690 txq->stopped = 1;
1691 }
1692 spin_unlock_bh(&txq->axq_lock);
1693
1694 spin_lock_bh(&sc->tx.txbuflock);
1695 list_add_tail(&bf->list, &sc->tx.txbuf);
1696 spin_unlock_bh(&sc->tx.txbuflock);
1697
1698 return r;
1699 }
1700
1701 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001702
1703 return 0;
1704}
1705
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001706void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001707{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001708 struct ath_wiphy *aphy = hw->priv;
1709 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301710 int hdrlen, padsize;
1711 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1712 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001713
Sujithe8324352009-01-16 21:38:42 +05301714 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715
Sujithe8324352009-01-16 21:38:42 +05301716 /*
1717 * As a temporary workaround, assign seq# here; this will likely need
1718 * to be cleaned up to work better with Beacon transmission and virtual
1719 * BSSes.
1720 */
1721 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1722 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1723 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1724 sc->tx.seq_no += 0x10;
1725 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1726 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001727 }
1728
Sujithe8324352009-01-16 21:38:42 +05301729 /* Add the padding after the header if this is not already done */
1730 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1731 if (hdrlen & 3) {
1732 padsize = hdrlen % 4;
1733 if (skb_headroom(skb) < padsize) {
1734 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1735 dev_kfree_skb_any(skb);
1736 return;
1737 }
1738 skb_push(skb, padsize);
1739 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 }
1741
Sujithe8324352009-01-16 21:38:42 +05301742 txctl.txq = sc->beacon.cabq;
1743
1744 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1745
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001746 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301747 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1748 goto exit;
1749 }
1750
1751 return;
1752exit:
1753 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001754}
1755
Sujithe8324352009-01-16 21:38:42 +05301756/*****************/
1757/* TX Completion */
1758/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759
Sujithe8324352009-01-16 21:38:42 +05301760static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301761 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762{
Sujithe8324352009-01-16 21:38:42 +05301763 struct ieee80211_hw *hw = sc->hw;
1764 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1765 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1766 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001767 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301768
1769 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1770
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001771 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001772 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001773 frame_type = tx_info_priv->frame_type;
1774 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001775
Sujithe8324352009-01-16 21:38:42 +05301776 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1777 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1778 kfree(tx_info_priv);
1779 tx_info->rate_driver_data[0] = NULL;
1780 }
1781
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301782 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301783 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301784
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301785 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301786 /* Frame was ACKed */
1787 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1788 }
1789
Sujithe8324352009-01-16 21:38:42 +05301790 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1791 padsize = hdrlen & 3;
1792 if (padsize && hdrlen >= 24) {
1793 /*
1794 * Remove MAC header padding before giving the frame back to
1795 * mac80211.
1796 */
1797 memmove(skb->data + padsize, skb->data, hdrlen);
1798 skb_pull(skb, padsize);
1799 }
1800
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001801 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1802 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1803 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1804 "received TX status (0x%x)\n",
1805 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1806 SC_OP_WAIT_FOR_CAB |
1807 SC_OP_WAIT_FOR_PSPOLL_DATA |
1808 SC_OP_WAIT_FOR_TX_ACK));
1809 }
1810
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001811 if (frame_type == ATH9K_NOT_INTERNAL)
1812 ieee80211_tx_status(hw, skb);
1813 else
1814 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301815}
1816
1817static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Sujithfec247c2009-07-27 12:08:16 +05301818 struct ath_txq *txq,
Sujithe8324352009-01-16 21:38:42 +05301819 struct list_head *bf_q,
1820 int txok, int sendbar)
1821{
1822 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301823 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301824 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301825
Sujithe8324352009-01-16 21:38:42 +05301826 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301827 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301828
1829 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301830 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301831
1832 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301833 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301834 }
1835
1836 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301837 ath_tx_complete(sc, skb, tx_flags);
Sujithfec247c2009-07-27 12:08:16 +05301838 ath_debug_stat_tx(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +05301839
1840 /*
1841 * Return the list of ath_buf of this mpdu to free queue
1842 */
1843 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1844 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1845 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1846}
1847
1848static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1849 int txok)
1850{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851 struct ath_buf *bf_last = bf->bf_lastbf;
1852 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853 u16 seq_st = 0;
1854 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301855 int ba_index;
1856 int nbad = 0;
1857 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858
Sujithe8324352009-01-16 21:38:42 +05301859 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1860 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301861
Sujithcd3d39a2008-08-11 14:03:34 +05301862 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001863 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301864 seq_st = ATH_DS_BA_SEQ(ds);
1865 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866 }
1867
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001868 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301869 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1870 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1871 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001872
Sujithe8324352009-01-16 21:38:42 +05301873 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874 }
1875
Sujithe8324352009-01-16 21:38:42 +05301876 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877}
1878
Sujith95e4acb2009-03-13 08:56:09 +05301879static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301880 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301881{
Sujitha22be222009-03-30 15:28:36 +05301882 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301883 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301884 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1885 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301886 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1887 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301888
Sujith95e4acb2009-03-13 08:56:09 +05301889 if (txok)
1890 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1891
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301892 tx_rateindex = ds->ds_txstat.ts_rateindex;
1893 WARN_ON(tx_rateindex >= hw->max_rates);
1894
1895 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301896 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1897 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1898
1899 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301900 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301901 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301902 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1903 sizeof(tx_info_priv->tx));
1904 tx_info_priv->n_frames = bf->bf_nframes;
1905 tx_info_priv->n_bad_frames = nbad;
1906 }
1907 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301908
1909 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1910 tx_info->status.rates[i].count = 0;
1911
1912 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301913}
1914
Sujith059d8062009-01-16 21:38:49 +05301915static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1916{
1917 int qnum;
1918
1919 spin_lock_bh(&txq->axq_lock);
1920 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301921 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301922 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1923 if (qnum != -1) {
1924 ieee80211_wake_queue(sc->hw, qnum);
1925 txq->stopped = 0;
1926 }
1927 }
1928 spin_unlock_bh(&txq->axq_lock);
1929}
1930
Sujithc4288392008-11-18 09:09:30 +05301931static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932{
Sujithcbe61d82009-02-09 13:27:12 +05301933 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1935 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301936 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301937 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938 int status;
1939
Sujith04bd4632008-11-28 22:18:05 +05301940 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1942 txq->axq_link);
1943
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 for (;;) {
1945 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946 if (list_empty(&txq->axq_q)) {
1947 txq->axq_link = NULL;
1948 txq->axq_linkbuf = NULL;
1949 spin_unlock_bh(&txq->axq_lock);
1950 break;
1951 }
1952 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1953
1954 /*
1955 * There is a race condition that a BH gets scheduled
1956 * after sw writes TxE and before hw re-load the last
1957 * descriptor to get the newly chained one.
1958 * Software must keep the last DONE descriptor as a
1959 * holding descriptor - software does so by marking
1960 * it with the STALE flag.
1961 */
1962 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301963 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964 bf_held = bf;
1965 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301966 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967 break;
1968 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301970 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001971 }
1972 }
1973
1974 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301975 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001976
1977 status = ath9k_hw_txprocdesc(ah, ds);
1978 if (status == -EINPROGRESS) {
1979 spin_unlock_bh(&txq->axq_lock);
1980 break;
1981 }
1982 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1983 txq->axq_lastdsWithCTS = NULL;
1984 if (ds == txq->axq_gatingds)
1985 txq->axq_gatingds = NULL;
1986
1987 /*
1988 * Remove ath_buf's of the same transmit unit from txq,
1989 * however leave the last descriptor back as the holding
1990 * descriptor for hw.
1991 */
Sujitha119cc42009-03-30 15:28:38 +05301992 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001994 if (!list_is_singular(&lastbf->list))
1995 list_cut_position(&bf_head,
1996 &txq->axq_q, lastbf->list.prev);
1997
1998 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301999 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000 txq->axq_aggr_depth--;
2001
2002 txok = (ds->ds_txstat.ts_status == 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002003 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004 spin_unlock_bh(&txq->axq_lock);
2005
2006 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302007 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302008 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302009 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002010 }
2011
Sujithcd3d39a2008-08-11 14:03:34 +05302012 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 /*
2014 * This frame is sent out as a single frame.
2015 * Use hardware retry status for this frame.
2016 */
2017 bf->bf_retries = ds->ds_txstat.ts_longretry;
2018 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302019 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302020 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002021 }
Johannes Berge6a98542008-10-21 12:40:02 +02002022
Sujithcd3d39a2008-08-11 14:03:34 +05302023 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302024 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025 else
Sujithfec247c2009-07-27 12:08:16 +05302026 ath_tx_complete_buf(sc, bf, txq, &bf_head, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002027
Sujith059d8062009-01-16 21:38:49 +05302028 ath_wake_mac80211_queue(sc, txq);
2029
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302031 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032 ath_txq_schedule(sc, txq);
2033 spin_unlock_bh(&txq->axq_lock);
2034 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035}
2036
Sujith305fe472009-07-23 15:32:29 +05302037static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002038{
2039 struct ath_softc *sc = container_of(work, struct ath_softc,
2040 tx_complete_work.work);
2041 struct ath_txq *txq;
2042 int i;
2043 bool needreset = false;
2044
2045 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2046 if (ATH_TXQ_SETUP(sc, i)) {
2047 txq = &sc->tx.txq[i];
2048 spin_lock_bh(&txq->axq_lock);
2049 if (txq->axq_depth) {
2050 if (txq->axq_tx_inprogress) {
2051 needreset = true;
2052 spin_unlock_bh(&txq->axq_lock);
2053 break;
2054 } else {
2055 txq->axq_tx_inprogress = true;
2056 }
2057 }
2058 spin_unlock_bh(&txq->axq_lock);
2059 }
2060
2061 if (needreset) {
2062 DPRINTF(sc, ATH_DBG_RESET, "tx hung, resetting the chip\n");
2063 ath_reset(sc, false);
2064 }
2065
2066 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work,
2067 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2068}
2069
2070
Sujithe8324352009-01-16 21:38:42 +05302071
2072void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073{
Sujithe8324352009-01-16 21:38:42 +05302074 int i;
2075 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076
Sujithe8324352009-01-16 21:38:42 +05302077 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078
2079 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302080 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2081 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082 }
2083}
2084
Sujithe8324352009-01-16 21:38:42 +05302085/*****************/
2086/* Init, Cleanup */
2087/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088
2089int ath_tx_init(struct ath_softc *sc, int nbufs)
2090{
2091 int error = 0;
2092
Sujith797fe5cb2009-03-30 15:28:45 +05302093 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002094
Sujith797fe5cb2009-03-30 15:28:45 +05302095 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2096 "tx", nbufs, 1);
2097 if (error != 0) {
2098 DPRINTF(sc, ATH_DBG_FATAL,
2099 "Failed to allocate tx descriptors: %d\n", error);
2100 goto err;
2101 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002102
Sujith797fe5cb2009-03-30 15:28:45 +05302103 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2104 "beacon", ATH_BCBUF, 1);
2105 if (error != 0) {
2106 DPRINTF(sc, ATH_DBG_FATAL,
2107 "Failed to allocate beacon descriptors: %d\n", error);
2108 goto err;
2109 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002110
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002111 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2112
Sujith797fe5cb2009-03-30 15:28:45 +05302113err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002114 if (error != 0)
2115 ath_tx_cleanup(sc);
2116
2117 return error;
2118}
2119
Sujith797fe5cb2009-03-30 15:28:45 +05302120void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002121{
Sujithb77f4832008-12-07 21:44:03 +05302122 if (sc->beacon.bdma.dd_desc_len != 0)
2123 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124
Sujithb77f4832008-12-07 21:44:03 +05302125 if (sc->tx.txdma.dd_desc_len != 0)
2126 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127}
2128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2130{
Sujithc5170162008-10-29 10:13:59 +05302131 struct ath_atx_tid *tid;
2132 struct ath_atx_ac *ac;
2133 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134
Sujith8ee5afb2008-12-07 21:43:36 +05302135 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302136 tidno < WME_NUM_TID;
2137 tidno++, tid++) {
2138 tid->an = an;
2139 tid->tidno = tidno;
2140 tid->seq_start = tid->seq_next = 0;
2141 tid->baw_size = WME_MAX_BA;
2142 tid->baw_head = tid->baw_tail = 0;
2143 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302144 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302145 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302146 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302147 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302148 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302149 tid->state &= ~AGGR_ADDBA_COMPLETE;
2150 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302151 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152
Sujith8ee5afb2008-12-07 21:43:36 +05302153 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302154 acno < WME_NUM_AC; acno++, ac++) {
2155 ac->sched = false;
2156 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002157
Sujithc5170162008-10-29 10:13:59 +05302158 switch (acno) {
2159 case WME_AC_BE:
2160 ac->qnum = ath_tx_get_qnum(sc,
2161 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2162 break;
2163 case WME_AC_BK:
2164 ac->qnum = ath_tx_get_qnum(sc,
2165 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2166 break;
2167 case WME_AC_VI:
2168 ac->qnum = ath_tx_get_qnum(sc,
2169 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2170 break;
2171 case WME_AC_VO:
2172 ac->qnum = ath_tx_get_qnum(sc,
2173 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2174 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002175 }
2176 }
2177}
2178
Sujithb5aa9bf2008-10-29 10:13:31 +05302179void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002180{
2181 int i;
2182 struct ath_atx_ac *ac, *ac_tmp;
2183 struct ath_atx_tid *tid, *tid_tmp;
2184 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2187 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302188 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189
Sujithb5aa9bf2008-10-29 10:13:31 +05302190 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002191
2192 list_for_each_entry_safe(ac,
2193 ac_tmp, &txq->axq_acq, list) {
2194 tid = list_first_entry(&ac->tid_q,
2195 struct ath_atx_tid, list);
2196 if (tid && tid->an != an)
2197 continue;
2198 list_del(&ac->list);
2199 ac->sched = false;
2200
2201 list_for_each_entry_safe(tid,
2202 tid_tmp, &ac->tid_q, list) {
2203 list_del(&tid->list);
2204 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302205 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302206 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302207 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 }
2209 }
2210
Sujithb5aa9bf2008-10-29 10:13:31 +05302211 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002212 }
2213 }
2214}