blob: b4ba1b013ccbb6e32821e1f0ff89f2ba6d351080 [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef NI_H
25#define NI_H
26
Alex Deucherfecf1d02011-03-02 20:07:29 -050027#define CAYMAN_MAX_SH_GPRS 256
28#define CAYMAN_MAX_TEMP_GPRS 16
29#define CAYMAN_MAX_SH_THREADS 256
30#define CAYMAN_MAX_SH_STACK_ENTRIES 4096
31#define CAYMAN_MAX_FRC_EOV_CNT 16384
32#define CAYMAN_MAX_BACKENDS 8
33#define CAYMAN_MAX_BACKENDS_MASK 0xFF
34#define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
35#define CAYMAN_MAX_SIMDS 16
36#define CAYMAN_MAX_SIMDS_MASK 0xFFFF
37#define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
38#define CAYMAN_MAX_PIPES 8
39#define CAYMAN_MAX_PIPES_MASK 0xFF
40#define CAYMAN_MAX_LDS_NUM 0xFFFF
41#define CAYMAN_MAX_TCC 16
42#define CAYMAN_MAX_TCC_MASK 0xFF
43
44#define DMIF_ADDR_CONFIG 0xBD4
45
46#define MC_SHARED_CHMAP 0x2004
47#define NOOFCHAN_SHIFT 12
48#define NOOFCHAN_MASK 0x00003000
49#define MC_SHARED_CHREMAP 0x2008
Alex Deucher0af62b02011-01-06 21:19:31 -050050#define MC_SHARED_BLACKOUT_CNTL 0x20ac
Alex Deucherfecf1d02011-03-02 20:07:29 -050051#define MC_ARB_RAMCFG 0x2760
52#define NOOFBANK_SHIFT 0
53#define NOOFBANK_MASK 0x00000003
54#define NOOFRANK_SHIFT 2
55#define NOOFRANK_MASK 0x00000004
56#define NOOFROWS_SHIFT 3
57#define NOOFROWS_MASK 0x00000038
58#define NOOFCOLS_SHIFT 6
59#define NOOFCOLS_MASK 0x000000C0
60#define CHANSIZE_SHIFT 8
61#define CHANSIZE_MASK 0x00000100
62#define BURSTLENGTH_SHIFT 9
63#define BURSTLENGTH_MASK 0x00000200
64#define CHANSIZE_OVERRIDE (1 << 11)
Alex Deucher0af62b02011-01-06 21:19:31 -050065#define MC_SEQ_SUP_CNTL 0x28c8
66#define RUN_MASK (1 << 0)
67#define MC_SEQ_SUP_PGM 0x28cc
68#define MC_IO_PAD_CNTL_D0 0x29d0
69#define MEM_FALL_OUT_CMD (1 << 8)
70#define MC_SEQ_MISC0 0x2a00
71#define MC_SEQ_MISC0_GDDR5_SHIFT 28
72#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
73#define MC_SEQ_MISC0_GDDR5_VALUE 5
74#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
75#define MC_SEQ_IO_DEBUG_DATA 0x2a48
76
Alex Deucherfecf1d02011-03-02 20:07:29 -050077#define HDP_HOST_PATH_CNTL 0x2C00
78#define HDP_NONSURFACE_BASE 0x2C04
79#define HDP_NONSURFACE_INFO 0x2C08
80#define HDP_NONSURFACE_SIZE 0x2C0C
81#define HDP_ADDR_CONFIG 0x2F48
82
83#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
84#define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
85#define CGTS_SYS_TCC_DISABLE 0x3F90
86#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
87
88#define CONFIG_MEMSIZE 0x5428
89
90#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
91
92#define GRBM_CNTL 0x8000
93#define GRBM_READ_TIMEOUT(x) ((x) << 0)
94#define GRBM_STATUS 0x8010
95#define CMDFIFO_AVAIL_MASK 0x0000000F
96#define RING2_RQ_PENDING (1 << 4)
97#define SRBM_RQ_PENDING (1 << 5)
98#define RING1_RQ_PENDING (1 << 6)
99#define CF_RQ_PENDING (1 << 7)
100#define PF_RQ_PENDING (1 << 8)
101#define GDS_DMA_RQ_PENDING (1 << 9)
102#define GRBM_EE_BUSY (1 << 10)
103#define SX_CLEAN (1 << 11)
104#define DB_CLEAN (1 << 12)
105#define CB_CLEAN (1 << 13)
106#define TA_BUSY (1 << 14)
107#define GDS_BUSY (1 << 15)
108#define VGT_BUSY_NO_DMA (1 << 16)
109#define VGT_BUSY (1 << 17)
110#define IA_BUSY_NO_DMA (1 << 18)
111#define IA_BUSY (1 << 19)
112#define SX_BUSY (1 << 20)
113#define SH_BUSY (1 << 21)
114#define SPI_BUSY (1 << 22)
115#define SC_BUSY (1 << 24)
116#define PA_BUSY (1 << 25)
117#define DB_BUSY (1 << 26)
118#define CP_COHERENCY_BUSY (1 << 28)
119#define CP_BUSY (1 << 29)
120#define CB_BUSY (1 << 30)
121#define GUI_ACTIVE (1 << 31)
122#define GRBM_STATUS_SE0 0x8014
123#define GRBM_STATUS_SE1 0x8018
124#define SE_SX_CLEAN (1 << 0)
125#define SE_DB_CLEAN (1 << 1)
126#define SE_CB_CLEAN (1 << 2)
127#define SE_VGT_BUSY (1 << 23)
128#define SE_PA_BUSY (1 << 24)
129#define SE_TA_BUSY (1 << 25)
130#define SE_SX_BUSY (1 << 26)
131#define SE_SPI_BUSY (1 << 27)
132#define SE_SH_BUSY (1 << 28)
133#define SE_SC_BUSY (1 << 29)
134#define SE_DB_BUSY (1 << 30)
135#define SE_CB_BUSY (1 << 31)
136#define GRBM_SOFT_RESET 0x8020
137#define SOFT_RESET_CP (1 << 0)
138#define SOFT_RESET_CB (1 << 1)
139#define SOFT_RESET_DB (1 << 3)
140#define SOFT_RESET_GDS (1 << 4)
141#define SOFT_RESET_PA (1 << 5)
142#define SOFT_RESET_SC (1 << 6)
143#define SOFT_RESET_SPI (1 << 8)
144#define SOFT_RESET_SH (1 << 9)
145#define SOFT_RESET_SX (1 << 10)
146#define SOFT_RESET_TC (1 << 11)
147#define SOFT_RESET_TA (1 << 12)
148#define SOFT_RESET_VGT (1 << 14)
149#define SOFT_RESET_IA (1 << 15)
150
151#define CP_MEQ_THRESHOLDS 0x8764
152#define MEQ1_START(x) ((x) << 0)
153#define MEQ2_START(x) ((x) << 8)
154#define CP_PERFMON_CNTL 0x87FC
155
156#define VGT_CACHE_INVALIDATION 0x88C4
157#define CACHE_INVALIDATION(x) ((x) << 0)
158#define VC_ONLY 0
159#define TC_ONLY 1
160#define VC_AND_TC 2
161#define AUTO_INVLD_EN(x) ((x) << 6)
162#define NO_AUTO 0
163#define ES_AUTO 1
164#define GS_AUTO 2
165#define ES_AND_GS_AUTO 3
166#define VGT_GS_VERTEX_REUSE 0x88D4
167
168#define CC_GC_SHADER_PIPE_CONFIG 0x8950
169#define GC_USER_SHADER_PIPE_CONFIG 0x8954
170#define INACTIVE_QD_PIPES(x) ((x) << 8)
171#define INACTIVE_QD_PIPES_MASK 0x0000FF00
172#define INACTIVE_QD_PIPES_SHIFT 8
173#define INACTIVE_SIMDS(x) ((x) << 16)
174#define INACTIVE_SIMDS_MASK 0xFFFF0000
175#define INACTIVE_SIMDS_SHIFT 16
176
177#define VGT_PRIMITIVE_TYPE 0x8958
178#define VGT_NUM_INSTANCES 0x8974
179#define VGT_TF_RING_SIZE 0x8988
180#define VGT_OFFCHIP_LDS_BASE 0x89b4
181
182#define PA_SC_LINE_STIPPLE_STATE 0x8B10
183#define PA_CL_ENHANCE 0x8A14
184#define CLIP_VTX_REORDER_ENA (1 << 0)
185#define NUM_CLIP_SEQ(x) ((x) << 1)
186#define PA_SC_FIFO_SIZE 0x8BCC
187#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
188#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
189#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
190#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
191#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
192#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
193
194#define SQ_CONFIG 0x8C00
195#define VC_ENABLE (1 << 0)
196#define EXPORT_SRC_C (1 << 1)
197#define GFX_PRIO(x) ((x) << 2)
198#define CS1_PRIO(x) ((x) << 4)
199#define CS2_PRIO(x) ((x) << 6)
200#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
201#define NUM_PS_GPRS(x) ((x) << 0)
202#define NUM_VS_GPRS(x) ((x) << 16)
203#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
204#define SQ_ESGS_RING_SIZE 0x8c44
205#define SQ_GSVS_RING_SIZE 0x8c4c
206#define SQ_ESTMP_RING_BASE 0x8c50
207#define SQ_ESTMP_RING_SIZE 0x8c54
208#define SQ_GSTMP_RING_BASE 0x8c58
209#define SQ_GSTMP_RING_SIZE 0x8c5c
210#define SQ_VSTMP_RING_BASE 0x8c60
211#define SQ_VSTMP_RING_SIZE 0x8c64
212#define SQ_PSTMP_RING_BASE 0x8c68
213#define SQ_PSTMP_RING_SIZE 0x8c6c
214#define SQ_MS_FIFO_SIZES 0x8CF0
215#define CACHE_FIFO_SIZE(x) ((x) << 0)
216#define FETCH_FIFO_HIWATER(x) ((x) << 8)
217#define DONE_FIFO_HIWATER(x) ((x) << 16)
218#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
219#define SQ_LSTMP_RING_BASE 0x8e10
220#define SQ_LSTMP_RING_SIZE 0x8e14
221#define SQ_HSTMP_RING_BASE 0x8e18
222#define SQ_HSTMP_RING_SIZE 0x8e1c
223#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
224#define DYN_GPR_ENABLE (1 << 8)
225#define SQ_CONST_MEM_BASE 0x8df8
226
227#define SX_EXPORT_BUFFER_SIZES 0x900C
228#define COLOR_BUFFER_SIZE(x) ((x) << 0)
229#define POSITION_BUFFER_SIZE(x) ((x) << 8)
230#define SMX_BUFFER_SIZE(x) ((x) << 16)
231#define SX_DEBUG_1 0x9058
232#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
233
234#define SPI_CONFIG_CNTL 0x9100
235#define GPR_WRITE_PRIORITY(x) ((x) << 0)
236#define SPI_CONFIG_CNTL_1 0x913C
237#define VTX_DONE_DELAY(x) ((x) << 0)
238#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
239#define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
240
241#define CGTS_TCC_DISABLE 0x9148
242#define CGTS_USER_TCC_DISABLE 0x914C
243#define TCC_DISABLE_MASK 0xFFFF0000
244#define TCC_DISABLE_SHIFT 16
245#define CGTS_SM_CTRL_REG 0x915C
246#define OVERRIDE (1 << 21)
247
248#define TA_CNTL_AUX 0x9508
249#define DISABLE_CUBE_WRAP (1 << 0)
250#define DISABLE_CUBE_ANISO (1 << 1)
251
252#define TCP_CHAN_STEER_LO 0x960c
253#define TCP_CHAN_STEER_HI 0x9610
254
255#define CC_RB_BACKEND_DISABLE 0x98F4
256#define BACKEND_DISABLE(x) ((x) << 16)
257#define GB_ADDR_CONFIG 0x98F8
258#define NUM_PIPES(x) ((x) << 0)
259#define NUM_PIPES_MASK 0x00000007
260#define NUM_PIPES_SHIFT 0
261#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
262#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
263#define PIPE_INTERLEAVE_SIZE_SHIFT 4
264#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
265#define NUM_SHADER_ENGINES(x) ((x) << 12)
266#define NUM_SHADER_ENGINES_MASK 0x00003000
267#define NUM_SHADER_ENGINES_SHIFT 12
268#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
269#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
270#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
271#define NUM_GPUS(x) ((x) << 20)
272#define NUM_GPUS_MASK 0x00700000
273#define NUM_GPUS_SHIFT 20
274#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
275#define MULTI_GPU_TILE_SIZE_MASK 0x03000000
276#define MULTI_GPU_TILE_SIZE_SHIFT 24
277#define ROW_SIZE(x) ((x) << 28)
278#define ROW_SIZE_MASK 0x30000007
279#define ROW_SIZE_SHIFT 28
280#define NUM_LOWER_PIPES(x) ((x) << 30)
281#define NUM_LOWER_PIPES_MASK 0x40000000
282#define NUM_LOWER_PIPES_SHIFT 30
283#define GB_BACKEND_MAP 0x98FC
284
285#define CB_PERF_CTR0_SEL_0 0x9A20
286#define CB_PERF_CTR0_SEL_1 0x9A24
287#define CB_PERF_CTR1_SEL_0 0x9A28
288#define CB_PERF_CTR1_SEL_1 0x9A2C
289#define CB_PERF_CTR2_SEL_0 0x9A30
290#define CB_PERF_CTR2_SEL_1 0x9A34
291#define CB_PERF_CTR3_SEL_0 0x9A38
292#define CB_PERF_CTR3_SEL_1 0x9A3C
293
294#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
295#define BACKEND_DISABLE_MASK 0x00FF0000
296#define BACKEND_DISABLE_SHIFT 16
297
298#define SMX_DC_CTL0 0xA020
299#define USE_HASH_FUNCTION (1 << 0)
300#define NUMBER_OF_SETS(x) ((x) << 1)
301#define FLUSH_ALL_ON_EVENT (1 << 10)
302#define STALL_ON_EVENT (1 << 11)
303#define SMX_EVENT_CTL 0xA02C
304#define ES_FLUSH_CTL(x) ((x) << 0)
305#define GS_FLUSH_CTL(x) ((x) << 3)
306#define ACK_FLUSH_CTL(x) ((x) << 6)
307#define SYNC_FLUSH_CTL (1 << 8)
308
Alex Deucher0af62b02011-01-06 21:19:31 -0500309#endif
310