blob: e9ad4eba0670c64a547e99fe5c7be0745f9ac9a7 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
11 *
12 *
13 * TODO
14 * Maybe PLL mode
15 * Look into engine reset on timeout errors. Should not be
16 * required.
17 */
18
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/init.h>
24#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <scsi/scsi_host.h>
27#include <linux/libata.h>
28
29#define DRV_NAME "pata_hpt366"
Alan Coxfecfda52007-03-08 19:34:28 +000030#define DRV_VERSION "0.6.1"
Jeff Garzik669a5db2006-08-29 18:12:40 -040031
32struct hpt_clock {
33 u8 xfer_speed;
34 u32 timing;
35};
36
37/* key for bus clock timings
38 * bit
39 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
40 * DMA. cycles = value + 1
41 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
42 * DMA. cycles = value + 1
43 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
44 * register access.
45 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
46 * register access.
47 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
48 * during task file register access.
49 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
50 * xfer.
51 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
52 * register access.
53 * 28 UDMA enable
54 * 29 DMA enable
55 * 30 PIO_MST enable. if set, the chip is in bus master mode during
56 * PIO.
57 * 31 FIFO enable.
58 */
59
60static const struct hpt_clock hpt366_40[] = {
61 { XFER_UDMA_4, 0x900fd943 },
62 { XFER_UDMA_3, 0x900ad943 },
63 { XFER_UDMA_2, 0x900bd943 },
64 { XFER_UDMA_1, 0x9008d943 },
65 { XFER_UDMA_0, 0x9008d943 },
66
67 { XFER_MW_DMA_2, 0xa008d943 },
68 { XFER_MW_DMA_1, 0xa010d955 },
69 { XFER_MW_DMA_0, 0xa010d9fc },
70
71 { XFER_PIO_4, 0xc008d963 },
72 { XFER_PIO_3, 0xc010d974 },
73 { XFER_PIO_2, 0xc010d997 },
74 { XFER_PIO_1, 0xc010d9c7 },
75 { XFER_PIO_0, 0xc018d9d9 },
76 { 0, 0x0120d9d9 }
77};
78
79static const struct hpt_clock hpt366_33[] = {
80 { XFER_UDMA_4, 0x90c9a731 },
81 { XFER_UDMA_3, 0x90cfa731 },
82 { XFER_UDMA_2, 0x90caa731 },
83 { XFER_UDMA_1, 0x90cba731 },
84 { XFER_UDMA_0, 0x90c8a731 },
85
86 { XFER_MW_DMA_2, 0xa0c8a731 },
87 { XFER_MW_DMA_1, 0xa0c8a732 }, /* 0xa0c8a733 */
88 { XFER_MW_DMA_0, 0xa0c8a797 },
89
90 { XFER_PIO_4, 0xc0c8a731 },
91 { XFER_PIO_3, 0xc0c8a742 },
92 { XFER_PIO_2, 0xc0d0a753 },
93 { XFER_PIO_1, 0xc0d0a7a3 }, /* 0xc0d0a793 */
94 { XFER_PIO_0, 0xc0d0a7aa }, /* 0xc0d0a7a7 */
95 { 0, 0x0120a7a7 }
96};
97
98static const struct hpt_clock hpt366_25[] = {
99 { XFER_UDMA_4, 0x90c98521 },
100 { XFER_UDMA_3, 0x90cf8521 },
101 { XFER_UDMA_2, 0x90cf8521 },
102 { XFER_UDMA_1, 0x90cb8521 },
103 { XFER_UDMA_0, 0x90cb8521 },
104
105 { XFER_MW_DMA_2, 0xa0ca8521 },
106 { XFER_MW_DMA_1, 0xa0ca8532 },
107 { XFER_MW_DMA_0, 0xa0ca8575 },
108
109 { XFER_PIO_4, 0xc0ca8521 },
110 { XFER_PIO_3, 0xc0ca8532 },
111 { XFER_PIO_2, 0xc0ca8542 },
112 { XFER_PIO_1, 0xc0d08572 },
113 { XFER_PIO_0, 0xc0d08585 },
114 { 0, 0x01208585 }
115};
116
117static const char *bad_ata33[] = {
118 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
119 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
120 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
121 "Maxtor 90510D4",
122 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
123 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
124 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
125 NULL
126};
127
128static const char *bad_ata66_4[] = {
129 "IBM-DTLA-307075",
130 "IBM-DTLA-307060",
131 "IBM-DTLA-307045",
132 "IBM-DTLA-307030",
133 "IBM-DTLA-307020",
134 "IBM-DTLA-307015",
135 "IBM-DTLA-305040",
136 "IBM-DTLA-305030",
137 "IBM-DTLA-305020",
138 "IC35L010AVER07-0",
139 "IC35L020AVER07-0",
140 "IC35L030AVER07-0",
141 "IC35L040AVER07-0",
142 "IC35L060AVER07-0",
143 "WDC AC310200R",
144 NULL
145};
146
147static const char *bad_ata66_3[] = {
148 "WDC AC310200R",
149 NULL
150};
151
152static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
153{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900154 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400155 int i = 0;
156
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900157 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400158
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900159 while (list[i] != NULL) {
160 if (!strcmp(list[i], model_num)) {
Jeff Garzik85cd7252006-08-31 00:03:49 -0400161 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400162 modestr, list[i]);
163 return 1;
164 }
165 i++;
166 }
167 return 0;
168}
169
170/**
171 * hpt366_filter - mode selection filter
172 * @ap: ATA interface
173 * @adev: ATA device
174 *
175 * Block UDMA on devices that cause trouble with this controller.
176 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400177
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178static unsigned long hpt366_filter(const struct ata_port *ap, struct ata_device *adev, unsigned long mask)
179{
180 if (adev->class == ATA_DEV_ATA) {
181 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
182 mask &= ~ATA_MASK_UDMA;
183 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
184 mask &= ~(0x07 << ATA_SHIFT_UDMA);
185 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
186 mask &= ~(0x0F << ATA_SHIFT_UDMA);
187 }
188 return ata_pci_default_filter(ap, adev, mask);
189}
190
191/**
192 * hpt36x_find_mode - reset the hpt36x bus
193 * @ap: ATA port
194 * @speed: transfer mode
195 *
196 * Return the 32bit register programming information for this channel
197 * that matches the speed provided.
198 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400199
Jeff Garzik669a5db2006-08-29 18:12:40 -0400200static u32 hpt36x_find_mode(struct ata_port *ap, int speed)
201{
202 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400203
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 while(clocks->xfer_speed) {
205 if (clocks->xfer_speed == speed)
206 return clocks->timing;
207 clocks++;
208 }
209 BUG();
210 return 0xffffffffU; /* silence compiler warning */
211}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400212
Alan Coxfecfda52007-03-08 19:34:28 +0000213static int hpt36x_cable_detect(struct ata_port *ap)
214{
215 u8 ata66;
216 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
217
218 pci_read_config_byte(pdev, 0x5A, &ata66);
219 if (ata66 & (1 << ap->port_no))
220 return ATA_CBL_PATA40;
221 return ATA_CBL_PATA80;
222}
223
Jeff Garzik669a5db2006-08-29 18:12:40 -0400224static int hpt36x_pre_reset(struct ata_port *ap)
225{
Alan54083f12006-11-15 16:17:13 +0000226 static const struct pci_bits hpt36x_enable_bits[] = {
227 { 0x50, 1, 0x04, 0x04 },
228 { 0x54, 1, 0x04, 0x04 }
229 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400230 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400231
Alan54083f12006-11-15 16:17:13 +0000232 if (!pci_test_config_bits(pdev, &hpt36x_enable_bits[ap->port_no]))
233 return -ENOENT;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500234
Jeff Garzik669a5db2006-08-29 18:12:40 -0400235 return ata_std_prereset(ap);
236}
237
238/**
239 * hpt36x_error_handler - reset the hpt36x bus
240 * @ap: ATA port to reset
241 *
242 * Perform the reset handling for the 366/368
243 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400244
Jeff Garzik669a5db2006-08-29 18:12:40 -0400245static void hpt36x_error_handler(struct ata_port *ap)
246{
247 ata_bmdma_drive_eh(ap, hpt36x_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
248}
249
250/**
251 * hpt366_set_piomode - PIO setup
252 * @ap: ATA interface
253 * @adev: device on the interface
254 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400255 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400256 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400257
Jeff Garzik669a5db2006-08-29 18:12:40 -0400258static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
259{
260 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
261 u32 addr1, addr2;
262 u32 reg;
263 u32 mode;
264 u8 fast;
265
266 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
267 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400268
Jeff Garzik669a5db2006-08-29 18:12:40 -0400269 /* Fast interrupt prediction disable, hold off interrupt disable */
270 pci_read_config_byte(pdev, addr2, &fast);
271 if (fast & 0x80) {
272 fast &= ~0x80;
273 pci_write_config_byte(pdev, addr2, fast);
274 }
Jeff Garzik85cd7252006-08-31 00:03:49 -0400275
Jeff Garzik669a5db2006-08-29 18:12:40 -0400276 pci_read_config_dword(pdev, addr1, &reg);
277 mode = hpt36x_find_mode(ap, adev->pio_mode);
278 mode &= ~0x8000000; /* No FIFO in PIO */
279 mode &= ~0x30070000; /* Leave config bits alone */
280 reg &= 0x30070000; /* Strip timing bits */
281 pci_write_config_dword(pdev, addr1, reg | mode);
282}
283
284/**
285 * hpt366_set_dmamode - DMA timing setup
286 * @ap: ATA interface
287 * @adev: Device being configured
288 *
289 * Set up the channel for MWDMA or UDMA modes. Much the same as with
290 * PIO, load the mode number and then set MWDMA or UDMA flag.
291 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400292
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
294{
295 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
296 u32 addr1, addr2;
297 u32 reg;
298 u32 mode;
299 u8 fast;
300
301 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
302 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400303
Jeff Garzik669a5db2006-08-29 18:12:40 -0400304 /* Fast interrupt prediction disable, hold off interrupt disable */
305 pci_read_config_byte(pdev, addr2, &fast);
306 if (fast & 0x80) {
307 fast &= ~0x80;
308 pci_write_config_byte(pdev, addr2, fast);
309 }
Jeff Garzik85cd7252006-08-31 00:03:49 -0400310
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311 pci_read_config_dword(pdev, addr1, &reg);
312 mode = hpt36x_find_mode(ap, adev->dma_mode);
313 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
314 mode &= ~0xC0000000; /* Leave config bits alone */
315 reg &= 0xC0000000; /* Strip timing bits */
316 pci_write_config_dword(pdev, addr1, reg | mode);
317}
318
319static struct scsi_host_template hpt36x_sht = {
320 .module = THIS_MODULE,
321 .name = DRV_NAME,
322 .ioctl = ata_scsi_ioctl,
323 .queuecommand = ata_scsi_queuecmd,
324 .can_queue = ATA_DEF_QUEUE,
325 .this_id = ATA_SHT_THIS_ID,
326 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400327 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
328 .emulated = ATA_SHT_EMULATED,
329 .use_clustering = ATA_SHT_USE_CLUSTERING,
330 .proc_name = DRV_NAME,
331 .dma_boundary = ATA_DMA_BOUNDARY,
332 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900333 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400334 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900335#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000336 .resume = ata_scsi_device_resume,
337 .suspend = ata_scsi_device_suspend,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900338#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400339};
340
341/*
342 * Configuration for HPT366/68
343 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400344
Jeff Garzik669a5db2006-08-29 18:12:40 -0400345static struct ata_port_operations hpt366_port_ops = {
346 .port_disable = ata_port_disable,
347 .set_piomode = hpt366_set_piomode,
348 .set_dmamode = hpt366_set_dmamode,
349 .mode_filter = hpt366_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400350
Jeff Garzik669a5db2006-08-29 18:12:40 -0400351 .tf_load = ata_tf_load,
352 .tf_read = ata_tf_read,
353 .check_status = ata_check_status,
354 .exec_command = ata_exec_command,
355 .dev_select = ata_std_dev_select,
356
357 .freeze = ata_bmdma_freeze,
358 .thaw = ata_bmdma_thaw,
359 .error_handler = hpt36x_error_handler,
360 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxfecfda52007-03-08 19:34:28 +0000361 .cable_detect = hpt36x_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400362
363 .bmdma_setup = ata_bmdma_setup,
364 .bmdma_start = ata_bmdma_start,
365 .bmdma_stop = ata_bmdma_stop,
366 .bmdma_status = ata_bmdma_status,
367
368 .qc_prep = ata_qc_prep,
369 .qc_issue = ata_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400370
Tejun Heo0d5ff562007-02-01 15:06:36 +0900371 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400372
373 .irq_handler = ata_interrupt,
374 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900375 .irq_on = ata_irq_on,
376 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400377
378 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400379};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400380
381/**
Alanaa54ab12006-11-27 16:24:15 +0000382 * hpt36x_init_chipset - common chip setup
383 * @dev: PCI device
384 *
385 * Perform the chip setup work that must be done at both init and
386 * resume time
387 */
388
389static void hpt36x_init_chipset(struct pci_dev *dev)
390{
391 u8 drive_fast;
392 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
393 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
394 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
395 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
396
397 pci_read_config_byte(dev, 0x51, &drive_fast);
398 if (drive_fast & 0x80)
399 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
400}
401
402/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400403 * hpt36x_init_one - Initialise an HPT366/368
404 * @dev: PCI device
405 * @id: Entry in match table
406 *
407 * Initialise an HPT36x device. There are some interesting complications
408 * here. Firstly the chip may report 366 and be one of several variants.
409 * Secondly all the timings depend on the clock for the chip which we must
410 * detect and look up
411 *
412 * This is the known chip mappings. It may be missing a couple of later
413 * releases.
414 *
415 * Chip version PCI Rev Notes
416 * HPT366 4 (HPT366) 0 UDMA66
417 * HPT366 4 (HPT366) 1 UDMA66
418 * HPT368 4 (HPT366) 2 UDMA66
419 * HPT37x/30x 4 (HPT366) 3+ Other driver
420 *
421 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400422
Jeff Garzik669a5db2006-08-29 18:12:40 -0400423static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
424{
425 static struct ata_port_info info_hpt366 = {
426 .sht = &hpt36x_sht,
427 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
428 .pio_mask = 0x1f,
429 .mwdma_mask = 0x07,
430 .udma_mask = 0x1f,
431 .port_ops = &hpt366_port_ops
432 };
433 struct ata_port_info *port_info[2] = {&info_hpt366, &info_hpt366};
434
435 u32 class_rev;
436 u32 reg1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400437
438 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
439 class_rev &= 0xFF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400440
Jeff Garzik669a5db2006-08-29 18:12:40 -0400441 /* May be a later chip in disguise. Check */
442 /* Newer chips are not in the HPT36x driver. Ignore them */
443 if (class_rev > 2)
444 return -ENODEV;
445
Alanaa54ab12006-11-27 16:24:15 +0000446 hpt36x_init_chipset(dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400447
448 pci_read_config_dword(dev, 0x40, &reg1);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400449
Jeff Garzik669a5db2006-08-29 18:12:40 -0400450 /* PCI clocking determines the ATA timing values to use */
451 /* info_hpt366 is safe against re-entry so we can scribble on it */
OGAWA Hirofumi2c136ef2006-10-03 01:14:03 -0700452 switch((reg1 & 0x700) >> 8) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400453 case 5:
454 info_hpt366.private_data = &hpt366_40;
455 break;
456 case 9:
457 info_hpt366.private_data = &hpt366_25;
458 break;
459 default:
460 info_hpt366.private_data = &hpt366_33;
461 break;
462 }
463 /* Now kick off ATA set up */
464 return ata_pci_init_one(dev, port_info, 2);
465}
466
Tejun Heo438ac6d2007-03-02 17:31:26 +0900467#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000468static int hpt36x_reinit_one(struct pci_dev *dev)
469{
470 hpt36x_init_chipset(dev);
471 return ata_pci_device_resume(dev);
472}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900473#endif
Alanaa54ab12006-11-27 16:24:15 +0000474
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400475static const struct pci_device_id hpt36x[] = {
476 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400477 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400478};
479
480static struct pci_driver hpt36x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400481 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400482 .id_table = hpt36x,
483 .probe = hpt36x_init_one,
Alanaa54ab12006-11-27 16:24:15 +0000484 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900485#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000486 .suspend = ata_pci_device_suspend,
487 .resume = hpt36x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900488#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489};
490
491static int __init hpt36x_init(void)
492{
493 return pci_register_driver(&hpt36x_pci_driver);
494}
495
Jeff Garzik669a5db2006-08-29 18:12:40 -0400496static void __exit hpt36x_exit(void)
497{
498 pci_unregister_driver(&hpt36x_pci_driver);
499}
500
Jeff Garzik669a5db2006-08-29 18:12:40 -0400501MODULE_AUTHOR("Alan Cox");
502MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
503MODULE_LICENSE("GPL");
504MODULE_DEVICE_TABLE(pci, hpt36x);
505MODULE_VERSION(DRV_VERSION);
506
507module_init(hpt36x_init);
508module_exit(hpt36x_exit);