blob: 8d0df62c3fe025fa963e0add0e25a33be43898e2 [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001 Booting AArch64 Linux
2 =====================
3
4Author: Will Deacon <will.deacon@arm.com>
5Date : 07 September 2012
6
7This document is based on the ARM booting document by Russell King and
8is relevant to all public releases of the AArch64 Linux kernel.
9
10The AArch64 exception model is made up of a number of exception levels
11(EL0 - EL3), with EL0 and EL1 having a secure and a non-secure
12counterpart. EL2 is the hypervisor level and exists only in non-secure
13mode. EL3 is the highest priority level and exists only in secure mode.
14
15For the purposes of this document, we will use the term `boot loader'
16simply to define all software that executes on the CPU(s) before control
17is passed to the Linux kernel. This may include secure monitor and
18hypervisor code, or it may just be a handful of instructions for
19preparing a minimal boot environment.
20
21Essentially, the boot loader should provide (as a minimum) the
22following:
23
241. Setup and initialise the RAM
252. Setup the device tree
263. Decompress the kernel image
274. Call the kernel image
28
29
301. Setup and initialise RAM
31---------------------------
32
33Requirement: MANDATORY
34
35The boot loader is expected to find and initialise all RAM that the
36kernel will use for volatile data storage in the system. It performs
37this in a machine dependent manner. (It may use internal algorithms
38to automatically locate and size all RAM, or it may use knowledge of
39the RAM in the machine, or any other method the boot loader designer
40sees fit.)
41
42
432. Setup the device tree
44-------------------------
45
46Requirement: MANDATORY
47
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +020048The device tree blob (dtb) must be placed on an 8-byte boundary and must
49not exceed 2 megabytes in size. Since the dtb will be mapped cacheable
50using blocks of up to 2 megabytes in size, it must not be placed within
51any 2M region which must be mapped with any specific attributes.
Catalin Marinas9703d9d2012-03-05 11:49:27 +000052
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +020053NOTE: versions prior to v4.2 also require that the DTB be placed within
54the 512 MB region starting at text_offset bytes below the kernel Image.
Catalin Marinas9703d9d2012-03-05 11:49:27 +000055
563. Decompress the kernel image
57------------------------------
58
59Requirement: OPTIONAL
60
61The AArch64 kernel does not currently provide a decompressor and
62therefore requires decompression (gzip etc.) to be performed by the boot
63loader if a compressed Image target (e.g. Image.gz) is used. For
64bootloaders that do not implement this requirement, the uncompressed
65Image target is available instead.
66
67
684. Call the kernel image
69------------------------
70
71Requirement: MANDATORY
72
Roy Franz4370eec2013-08-15 00:10:00 +010073The decompressed kernel image contains a 64-byte header as follows:
Catalin Marinas9703d9d2012-03-05 11:49:27 +000074
Roy Franz4370eec2013-08-15 00:10:00 +010075 u32 code0; /* Executable code */
76 u32 code1; /* Executable code */
Mark Rutlanda2c1d732014-06-24 16:51:36 +010077 u64 text_offset; /* Image load offset, little endian */
78 u64 image_size; /* Effective Image size, little endian */
79 u64 flags; /* kernel flags, little endian */
Catalin Marinas9703d9d2012-03-05 11:49:27 +000080 u64 res2 = 0; /* reserved */
Roy Franz4370eec2013-08-15 00:10:00 +010081 u64 res3 = 0; /* reserved */
82 u64 res4 = 0; /* reserved */
83 u32 magic = 0x644d5241; /* Magic number, little endian, "ARM\x64" */
Ard Biesheuvel6c020ea2015-07-29 12:30:39 +010084 u32 res5; /* reserved (used for PE COFF offset) */
Roy Franz4370eec2013-08-15 00:10:00 +010085
86
87Header notes:
88
Mark Rutlanda2c1d732014-06-24 16:51:36 +010089- As of v3.17, all fields are little endian unless stated otherwise.
90
Roy Franz4370eec2013-08-15 00:10:00 +010091- code0/code1 are responsible for branching to stext.
Mark Rutlanda2c1d732014-06-24 16:51:36 +010092
Mark Saltercdd78572013-11-29 16:00:14 -050093- when booting through EFI, code0/code1 are initially skipped.
94 res5 is an offset to the PE header and the PE header has the EFI
Mark Rutlanda2c1d732014-06-24 16:51:36 +010095 entry point (efi_stub_entry). When the stub has done its work, it
Mark Saltercdd78572013-11-29 16:00:14 -050096 jumps to code0 to resume the normal boot process.
Catalin Marinas9703d9d2012-03-05 11:49:27 +000097
Mark Rutlanda2c1d732014-06-24 16:51:36 +010098- Prior to v3.17, the endianness of text_offset was not specified. In
99 these cases image_size is zero and text_offset is 0x80000 in the
100 endianness of the kernel. Where image_size is non-zero image_size is
101 little-endian and must be respected. Where image_size is zero,
102 text_offset can be assumed to be 0x80000.
103
104- The flags field (introduced in v3.17) is a little-endian 64-bit field
105 composed as follows:
Ard Biesheuvel6c020ea2015-07-29 12:30:39 +0100106 Bit 0: Kernel endianness. 1 if BE, 0 if LE.
Ard Biesheuvel9d372c92015-10-19 14:19:36 +0100107 Bit 1-2: Kernel Page size.
108 0 - Unspecified.
109 1 - 4K
110 2 - 16K
111 3 - 64K
Ard Biesheuvela7f8de12016-02-16 13:52:42 +0100112 Bit 3: Kernel physical placement
113 0 - 2MB aligned base should be as close as possible
114 to the base of DRAM, since memory below it is not
115 accessible via the linear mapping
116 1 - 2MB aligned base may be anywhere in physical
117 memory
118 Bits 4-63: Reserved.
Mark Rutlanda2c1d732014-06-24 16:51:36 +0100119
120- When image_size is zero, a bootloader should attempt to keep as much
121 memory as possible free for use by the kernel immediately after the
122 end of the kernel image. The amount of space required will vary
123 depending on selected features, and is effectively unbound.
124
125The Image must be placed text_offset bytes from a 2MB aligned base
Ard Biesheuvela7f8de12016-02-16 13:52:42 +0100126address anywhere in usable system RAM and called there. The region
127between the 2 MB aligned base address and the start of the image has no
128special significance to the kernel, and may be used for other purposes.
Mark Rutlanda2c1d732014-06-24 16:51:36 +0100129At least image_size bytes from the start of the image must be free for
130use by the kernel.
Ard Biesheuvela7f8de12016-02-16 13:52:42 +0100131NOTE: versions prior to v4.6 cannot make use of memory below the
132physical offset of the Image so it is recommended that the Image be
133placed as close as possible to the start of system RAM.
Mark Rutlanda2c1d732014-06-24 16:51:36 +0100134
Ard Biesheuvel177e15f2016-03-30 15:18:42 +0200135If an initrd/initramfs is passed to the kernel at boot, it must reside
136entirely within a 1 GB aligned physical memory window of up to 32 GB in
137size that fully covers the kernel Image as well.
138
Ard Biesheuvel6c020ea2015-07-29 12:30:39 +0100139Any memory described to the kernel (even that below the start of the
140image) which is not marked as reserved from the kernel (e.g., with a
Mark Rutlanda2c1d732014-06-24 16:51:36 +0100141memreserve region in the device tree) will be considered as available to
142the kernel.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000143
144Before jumping into the kernel, the following conditions must be met:
145
146- Quiesce all DMA capable devices so that memory does not get
147 corrupted by bogus network packets or disk data. This will save
148 you many hours of debug.
149
150- Primary CPU general-purpose register settings
151 x0 = physical address of device tree blob (dtb) in system RAM.
152 x1 = 0 (reserved for future use)
153 x2 = 0 (reserved for future use)
154 x3 = 0 (reserved for future use)
155
156- CPU mode
157 All forms of interrupts must be masked in PSTATE.DAIF (Debug, SError,
158 IRQ and FIQ).
159 The CPU must be in either EL2 (RECOMMENDED in order to have access to
160 the virtualisation extensions) or non-secure EL1.
161
162- Caches, MMUs
163 The MMU must be off.
164 Instruction cache may be on or off.
Catalin Marinasc218bca2014-03-26 18:25:55 +0000165 The address range corresponding to the loaded kernel image must be
166 cleaned to the PoC. In the presence of a system cache or other
167 coherent masters with caches enabled, this will typically require
168 cache maintenance by VA rather than set/way operations.
169 System caches which respect the architected cache maintenance by VA
170 operations must be configured and may be enabled.
171 System caches which do not respect architected cache maintenance by VA
172 operations (not recommended) must be configured and disabled.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000173
174- Architected timers
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100175 CNTFRQ must be programmed with the timer frequency and CNTVOFF must
176 be programmed with a consistent value on all CPUs. If entering the
177 kernel at EL1, CNTHCTL_EL2 must have EL1PCTEN (bit 0) set where
178 available.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000179
180- Coherency
181 All CPUs to be booted by the kernel must be part of the same coherency
182 domain on entry to the kernel. This may require IMPLEMENTATION DEFINED
183 initialisation to enable the receiving of maintenance operations on
184 each CPU.
185
186- System registers
187 All writable architected system registers at the exception level where
188 the kernel image will be entered must be initialised by software at a
189 higher exception level to prevent execution in an UNKNOWN state.
190
Marc Zyngier6d32ab22015-09-30 12:05:17 +0100191 For systems with a GICv3 interrupt controller to be used in v3 mode:
Marc Zyngier63f83442013-11-28 18:24:58 +0000192 - If EL3 is present:
193 ICC_SRE_EL3.Enable (bit 3) must be initialiased to 0b1.
194 ICC_SRE_EL3.SRE (bit 0) must be initialised to 0b1.
195 - If the kernel is entered at EL1:
196 ICC.SRE_EL2.Enable (bit 3) must be initialised to 0b1
197 ICC_SRE_EL2.SRE (bit 0) must be initialised to 0b1.
Marc Zyngier6d32ab22015-09-30 12:05:17 +0100198 - The DT or ACPI tables must describe a GICv3 interrupt controller.
199
200 For systems with a GICv3 interrupt controller to be used in
201 compatibility (v2) mode:
202 - If EL3 is present:
203 ICC_SRE_EL3.SRE (bit 0) must be initialised to 0b0.
204 - If the kernel is entered at EL1:
205 ICC_SRE_EL2.SRE (bit 0) must be initialised to 0b0.
206 - The DT or ACPI tables must describe a GICv2 interrupt controller.
Marc Zyngier63f83442013-11-28 18:24:58 +0000207
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100208The requirements described above for CPU mode, caches, MMUs, architected
209timers, coherency and system registers apply to all CPUs. All CPUs must
210enter the kernel in the same exception level.
211
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000212The boot loader is expected to enter the kernel on each CPU in the
213following manner:
214
215- The primary CPU must jump directly to the first instruction of the
216 kernel image. The device tree blob passed by this CPU must contain
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100217 an 'enable-method' property for each cpu node. The supported
218 enable-methods are described below.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000219
220 It is expected that the bootloader will generate these device tree
221 properties and insert them into the blob prior to kernel entry.
222
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100223- CPUs with a "spin-table" enable-method must have a 'cpu-release-addr'
224 property in their cpu node. This property identifies a
225 naturally-aligned 64-bit zero-initalised memory location.
226
227 These CPUs should spin outside of the kernel in a reserved area of
228 memory (communicated to the kernel by a /memreserve/ region in the
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000229 device tree) polling their cpu-release-addr location, which must be
230 contained in the reserved region. A wfe instruction may be inserted
231 to reduce the overhead of the busy-loop and a sev will be issued by
232 the primary CPU. When a read of the location pointed to by the
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100233 cpu-release-addr returns a non-zero value, the CPU must jump to this
234 value. The value will be written as a single 64-bit little-endian
235 value, so CPUs must convert the read value to their native endianness
236 before jumping to it.
237
238- CPUs with a "psci" enable method should remain outside of
239 the kernel (i.e. outside of the regions of memory described to the
240 kernel in the memory node, or in a reserved area of memory described
241 to the kernel by a /memreserve/ region in the device tree). The
242 kernel will issue CPU_ON calls as described in ARM document number ARM
243 DEN 0022A ("Power State Coordination Interface System Software on ARM
244 processors") to bring CPUs into the kernel.
245
246 The device tree should contain a 'psci' node, as described in
247 Documentation/devicetree/bindings/arm/psci.txt.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000248
249- Secondary CPU general-purpose register settings
250 x0 = 0 (reserved for future use)
251 x1 = 0 (reserved for future use)
252 x2 = 0 (reserved for future use)
253 x3 = 0 (reserved for future use)