blob: 2188dc30e23253c724d5805514a6932c218c1d4b [file] [log] [blame]
Vimal Singhc2798e92010-02-15 10:03:33 -08001/*
Sanjeev Premif69eefd2011-02-15 10:57:31 +00002 * board-flash.c
Vimal Singhc2798e92010-02-15 10:03:33 -08003 * Modified from mach-omap2/board-3430sdp-flash.c
4 *
5 * Copyright (C) 2009 Nokia Corporation
6 * Copyright (C) 2009 Texas Instruments
7 *
8 * Vimal Singh <vimalsingh@ti.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
Tony Lindgrene639cd52014-11-20 12:11:25 -080016#include <linux/omap-gpmc.h>
Vimal Singhc2798e92010-02-15 10:03:33 -080017#include <linux/platform_device.h>
18#include <linux/mtd/physmap.h>
19#include <linux/io.h>
20
Arnd Bergmann22037472012-08-24 15:21:06 +020021#include <linux/platform_data/mtd-nand-omap2.h>
22#include <linux/platform_data/mtd-onenand-omap2.h>
Manjunath Kondaiah G04aeae72010-10-08 09:58:35 -070023
Tony Lindgrene4c060d2012-10-05 13:25:59 -070024#include "soc.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070025#include "common.h"
Manjunath Kondaiah G04aeae72010-10-08 09:58:35 -070026#include "board-flash.h"
Vimal Singhc2798e92010-02-15 10:03:33 -080027
28#define REG_FPGA_REV 0x10
29#define REG_FPGA_DIP_SWITCH_INPUT2 0x60
30#define MAX_SUPPORTED_GPMC_CONFIG 3
31
32#define DEBUG_BASE 0x08000000 /* debug board */
33
Vimal Singhc2798e92010-02-15 10:03:33 -080034/* various memory sizes */
35#define FLASH_SIZE_SDPV1 SZ_64M /* NOR flash (64 Meg aligned) */
36#define FLASH_SIZE_SDPV2 SZ_128M /* NOR flash (256 Meg aligned) */
37
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000038static struct physmap_flash_data board_nor_data = {
Vimal Singhc2798e92010-02-15 10:03:33 -080039 .width = 2,
40};
41
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000042static struct resource board_nor_resource = {
Vimal Singhc2798e92010-02-15 10:03:33 -080043 .flags = IORESOURCE_MEM,
44};
45
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000046static struct platform_device board_nor_device = {
Vimal Singhc2798e92010-02-15 10:03:33 -080047 .name = "physmap-flash",
48 .id = 0,
49 .dev = {
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000050 .platform_data = &board_nor_data,
Vimal Singhc2798e92010-02-15 10:03:33 -080051 },
52 .num_resources = 1,
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000053 .resource = &board_nor_resource,
Vimal Singhc2798e92010-02-15 10:03:33 -080054};
55
56static void
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000057__init board_nor_init(struct mtd_partition *nor_parts, u8 nr_parts, u8 cs)
Vimal Singhc2798e92010-02-15 10:03:33 -080058{
59 int err;
60
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000061 board_nor_data.parts = nor_parts;
62 board_nor_data.nr_parts = nr_parts;
Vimal Singhc2798e92010-02-15 10:03:33 -080063
64 /* Configure start address and size of NOR device */
65 if (omap_rev() >= OMAP3430_REV_ES1_0) {
66 err = gpmc_cs_request(cs, FLASH_SIZE_SDPV2 - 1,
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000067 (unsigned long *)&board_nor_resource.start);
68 board_nor_resource.end = board_nor_resource.start
Vimal Singhc2798e92010-02-15 10:03:33 -080069 + FLASH_SIZE_SDPV2 - 1;
70 } else {
71 err = gpmc_cs_request(cs, FLASH_SIZE_SDPV1 - 1,
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000072 (unsigned long *)&board_nor_resource.start);
73 board_nor_resource.end = board_nor_resource.start
Vimal Singhc2798e92010-02-15 10:03:33 -080074 + FLASH_SIZE_SDPV1 - 1;
75 }
76 if (err < 0) {
Sanjeev Premiadc54302011-02-15 10:57:32 +000077 pr_err("NOR: Can't request GPMC CS\n");
Vimal Singhc2798e92010-02-15 10:03:33 -080078 return;
79 }
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000080 if (platform_device_register(&board_nor_device) < 0)
Sanjeev Premiadc54302011-02-15 10:57:32 +000081 pr_err("Unable to register NOR device\n");
Vimal Singhc2798e92010-02-15 10:03:33 -080082}
83
Javier Martinez Canillas502ad2a2016-08-11 15:29:45 -040084#if IS_ENABLED(CONFIG_MTD_ONENAND_OMAP2)
Vimal Singhc2798e92010-02-15 10:03:33 -080085static struct omap_onenand_platform_data board_onenand_data = {
86 .dma_channel = -1, /* disable DMA in OMAP OneNAND driver */
87};
88
Javier Martinez Canillas82595732012-05-09 14:19:14 -070089void
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000090__init board_onenand_init(struct mtd_partition *onenand_parts,
91 u8 nr_parts, u8 cs)
Vimal Singhc2798e92010-02-15 10:03:33 -080092{
93 board_onenand_data.cs = cs;
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +000094 board_onenand_data.parts = onenand_parts;
95 board_onenand_data.nr_parts = nr_parts;
Vimal Singhc2798e92010-02-15 10:03:33 -080096
97 gpmc_onenand_init(&board_onenand_data);
98}
Javier Martinez Canillas502ad2a2016-08-11 15:29:45 -040099#endif /* IS_ENABLED(CONFIG_MTD_ONENAND_OMAP2) */
Vimal Singhc2798e92010-02-15 10:03:33 -0800100
Javier Martinez Canillas502ad2a2016-08-11 15:29:45 -0400101#if IS_ENABLED(CONFIG_MTD_NAND_OMAP2)
Vimal Singhc2798e92010-02-15 10:03:33 -0800102
103/* Note that all values in this struct are in nanoseconds */
Afzal Mohammed2e618262012-02-29 18:11:56 +0530104struct gpmc_timings nand_default_timings[1] = {
105 {
106 .sync_clk = 0,
Vimal Singhc2798e92010-02-15 10:03:33 -0800107
Afzal Mohammed2e618262012-02-29 18:11:56 +0530108 .cs_on = 0,
109 .cs_rd_off = 36,
110 .cs_wr_off = 36,
Vimal Singhc2798e92010-02-15 10:03:33 -0800111
Christoph Fritz4d584362013-04-19 18:29:41 +0200112 .we_on = 6,
113 .oe_on = 6,
114
Afzal Mohammed2e618262012-02-29 18:11:56 +0530115 .adv_on = 6,
116 .adv_rd_off = 24,
117 .adv_wr_off = 36,
Vimal Singhc2798e92010-02-15 10:03:33 -0800118
Afzal Mohammed2e618262012-02-29 18:11:56 +0530119 .we_off = 30,
120 .oe_off = 48,
Vimal Singhc2798e92010-02-15 10:03:33 -0800121
Afzal Mohammed2e618262012-02-29 18:11:56 +0530122 .access = 54,
123 .rd_cycle = 72,
124 .wr_cycle = 72,
Vimal Singhc2798e92010-02-15 10:03:33 -0800125
Afzal Mohammed2e618262012-02-29 18:11:56 +0530126 .wr_access = 30,
127 .wr_data_mux_bus = 0,
128 },
Vimal Singhc2798e92010-02-15 10:03:33 -0800129};
130
Afzal Mohammed2e618262012-02-29 18:11:56 +0530131static struct omap_nand_platform_data board_nand_data;
Vimal Singhc2798e92010-02-15 10:03:33 -0800132
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000133void
Afzal Mohammed2e618262012-02-29 18:11:56 +0530134__init board_nand_init(struct mtd_partition *nand_parts, u8 nr_parts, u8 cs,
135 int nand_type, struct gpmc_timings *gpmc_t)
Vimal Singhc2798e92010-02-15 10:03:33 -0800136{
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000137 board_nand_data.cs = cs;
138 board_nand_data.parts = nand_parts;
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +0530139 board_nand_data.nr_parts = nr_parts;
140 board_nand_data.devsize = nand_type;
Vimal Singhc2798e92010-02-15 10:03:33 -0800141
Roger Quadros7d5929c2014-08-25 16:15:32 -0700142 board_nand_data.ecc_opt = OMAP_ECC_HAM1_CODE_SW;
Afzal Mohammedbc3668e2012-09-29 12:26:13 +0530143 gpmc_nand_init(&board_nand_data, gpmc_t);
Vimal Singhc2798e92010-02-15 10:03:33 -0800144}
Javier Martinez Canillas502ad2a2016-08-11 15:29:45 -0400145#endif /* IS_ENABLED(CONFIG_MTD_NAND_OMAP2) */
Vimal Singhc2798e92010-02-15 10:03:33 -0800146
147/**
148 * get_gpmc0_type - Reads the FPGA DIP_SWITCH_INPUT_REGISTER2 to get
149 * the various cs values.
150 */
151static u8 get_gpmc0_type(void)
152{
153 u8 cs = 0;
154 void __iomem *fpga_map_addr;
155
156 fpga_map_addr = ioremap(DEBUG_BASE, 4096);
157 if (!fpga_map_addr)
158 return -ENOMEM;
159
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300160 if (!(readw_relaxed(fpga_map_addr + REG_FPGA_REV)))
Vimal Singhc2798e92010-02-15 10:03:33 -0800161 /* we dont have an DEBUG FPGA??? */
162 /* Depend on #defines!! default to strata boot return param */
163 goto unmap;
164
165 /* S8-DIP-OFF = 1, S8-DIP-ON = 0 */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300166 cs = readw_relaxed(fpga_map_addr + REG_FPGA_DIP_SWITCH_INPUT2) & 0xf;
Vimal Singhc2798e92010-02-15 10:03:33 -0800167
168 /* ES2.0 SDP's onwards 4 dip switches are provided for CS */
169 if (omap_rev() >= OMAP3430_REV_ES1_0)
170 /* change (S8-1:4=DS-2:0) to (S8-4:1=DS-2:0) */
171 cs = ((cs & 8) >> 3) | ((cs & 4) >> 1) |
172 ((cs & 2) << 1) | ((cs & 1) << 3);
173 else
174 /* change (S8-1:3=DS-2:0) to (S8-3:1=DS-2:0) */
175 cs = ((cs & 4) >> 2) | (cs & 2) | ((cs & 1) << 2);
176unmap:
177 iounmap(fpga_map_addr);
178 return cs;
179}
180
181/**
Sanjeev Premif69eefd2011-02-15 10:57:31 +0000182 * board_flash_init - Identify devices connected to GPMC and register.
Vimal Singhc2798e92010-02-15 10:03:33 -0800183 *
184 * @return - void.
185 */
Tony Lindgrend1589f02012-02-20 09:43:30 -0800186void __init board_flash_init(struct flash_partitions partition_info[],
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +0530187 char chip_sel_board[][GPMC_CS_NUM], int nand_type)
Vimal Singhc2798e92010-02-15 10:03:33 -0800188{
189 u8 cs = 0;
190 u8 norcs = GPMC_CS_NUM + 1;
191 u8 nandcs = GPMC_CS_NUM + 1;
192 u8 onenandcs = GPMC_CS_NUM + 1;
193 u8 idx;
194 unsigned char *config_sel = NULL;
195
196 /* REVISIT: Is this return correct idx for 2430 SDP?
197 * for which cs configuration matches for 2430 SDP?
198 */
199 idx = get_gpmc0_type();
200 if (idx >= MAX_SUPPORTED_GPMC_CONFIG) {
Sanjeev Premiadc54302011-02-15 10:57:32 +0000201 pr_err("%s: Invalid chip select: %d\n", __func__, cs);
Vimal Singhc2798e92010-02-15 10:03:33 -0800202 return;
203 }
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000204 config_sel = (unsigned char *)(chip_sel_board[idx]);
Vimal Singhc2798e92010-02-15 10:03:33 -0800205
206 while (cs < GPMC_CS_NUM) {
207 switch (config_sel[cs]) {
208 case PDC_NOR:
209 if (norcs > GPMC_CS_NUM)
210 norcs = cs;
211 break;
212 case PDC_NAND:
213 if (nandcs > GPMC_CS_NUM)
214 nandcs = cs;
215 break;
216 case PDC_ONENAND:
217 if (onenandcs > GPMC_CS_NUM)
218 onenandcs = cs;
219 break;
Peter Senna Tschudinc09fcc432012-09-18 18:36:11 +0200220 }
Vimal Singhc2798e92010-02-15 10:03:33 -0800221 cs++;
222 }
223
224 if (norcs > GPMC_CS_NUM)
Sanjeev Premiadc54302011-02-15 10:57:32 +0000225 pr_err("NOR: Unable to find configuration in GPMC\n");
Vimal Singhc2798e92010-02-15 10:03:33 -0800226 else
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000227 board_nor_init(partition_info[0].parts,
228 partition_info[0].nr_parts, norcs);
Vimal Singhc2798e92010-02-15 10:03:33 -0800229
230 if (onenandcs > GPMC_CS_NUM)
Sanjeev Premiadc54302011-02-15 10:57:32 +0000231 pr_err("OneNAND: Unable to find configuration in GPMC\n");
Vimal Singhc2798e92010-02-15 10:03:33 -0800232 else
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000233 board_onenand_init(partition_info[1].parts,
234 partition_info[1].nr_parts, onenandcs);
Vimal Singhc2798e92010-02-15 10:03:33 -0800235
236 if (nandcs > GPMC_CS_NUM)
Sanjeev Premiadc54302011-02-15 10:57:32 +0000237 pr_err("NAND: Unable to find configuration in GPMC\n");
Vimal Singhc2798e92010-02-15 10:03:33 -0800238 else
Sukumar Ghorai13d6b73c2010-07-09 14:27:47 +0000239 board_nand_init(partition_info[2].parts,
Afzal Mohammed2e618262012-02-29 18:11:56 +0530240 partition_info[2].nr_parts, nandcs,
241 nand_type, nand_default_timings);
Vimal Singhc2798e92010-02-15 10:03:33 -0800242}