blob: eab1645bb4adb93a37108dc30f6c335dc75f31e1 [file] [log] [blame]
Todd Poynor26705ca2005-07-01 11:27:05 +01001/*
2 * PXA27x standby mode
3 *
4 * Author: David Burrage
5 *
6 * 2005 (c) MontaVista Software, Inc. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
11
Todd Poynor26705ca2005-07-01 11:27:05 +010012#include <linux/linkage.h>
13#include <asm/assembler.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010014#include <mach/hardware.h>
Todd Poynor26705ca2005-07-01 11:27:05 +010015
Russell Kinga09e64f2008-08-05 16:14:15 +010016#include <mach/pxa2xx-regs.h>
Todd Poynor26705ca2005-07-01 11:27:05 +010017
18 .text
19
Russell King533462f2008-01-04 22:43:36 +000020#ifdef CONFIG_PXA27x
Todd Poynor26705ca2005-07-01 11:27:05 +010021ENTRY(pxa_cpu_standby)
22 ldr r0, =PSSR
23 mov r1, #(PSSR_PH | PSSR_STS)
Todd Poynor80a18572005-10-28 16:25:01 +010024 mov r2, #PWRMODE_STANDBY
Todd Poynor26705ca2005-07-01 11:27:05 +010025 mov r3, #UNCACHED_PHYS_0 @ Read mem context in.
26 ldr ip, [r3]
27 b 1f
28
29 .align 5
301: mcr p14, 0, r2, c7, c0, 0 @ put the system into Standby
31 str r1, [r0] @ make sure PSSR_PH/STS are clear
Russell King6ebbf2c2014-06-30 16:29:12 +010032 ret lr
Russell King533462f2008-01-04 22:43:36 +000033
34#endif
Russell King7b5dea12008-01-07 22:18:30 +000035
36#ifdef CONFIG_PXA3xx
37
Russell Kingffdf7862008-05-18 14:57:59 +010038#define PXA3_MDCNFG 0x0000
39#define PXA3_MDCNFG_DMCEN (1 << 30)
40#define PXA3_DDR_HCAL 0x0060
41#define PXA3_DDR_HCAL_HCRNG 0x1f
42#define PXA3_DDR_HCAL_HCPROG (1 << 28)
43#define PXA3_DDR_HCAL_HCEN (1 << 31)
44#define PXA3_DMCIER 0x0070
45#define PXA3_DMCIER_EDLP (1 << 29)
46#define PXA3_DMCISR 0x0078
47#define PXA3_RCOMP 0x0100
48#define PXA3_RCOMP_SWEVAL (1 << 31)
Russell King7b5dea12008-01-07 22:18:30 +000049
50ENTRY(pm_enter_standby_start)
Russell Kingffdf7862008-05-18 14:57:59 +010051 mov r1, #0xf6000000 @ DMEMC_REG_BASE (PXA3_MDCNFG)
Russell King7b5dea12008-01-07 22:18:30 +000052 add r1, r1, #0x00100000
53
54 /*
55 * Preload the TLB entry for accessing the dynamic memory
56 * controller registers. Note that page table lookups will
57 * fail until the dynamic memory controller has been
58 * reinitialised - and that includes MMU page table walks.
59 * This also means that only the dynamic memory controller
60 * can be reliably accessed in the code following standby.
61 */
Russell Kingffdf7862008-05-18 14:57:59 +010062 ldr r2, [r1] @ Dummy read PXA3_MDCNFG
Russell King7b5dea12008-01-07 22:18:30 +000063
64 mcr p14, 0, r0, c7, c0, 0
65 .rept 8
66 nop
67 .endr
68
Russell Kingffdf7862008-05-18 14:57:59 +010069 ldr r0, [r1, #PXA3_DDR_HCAL] @ Clear (and wait for) HCEN
70 bic r0, r0, #PXA3_DDR_HCAL_HCEN
71 str r0, [r1, #PXA3_DDR_HCAL]
721: ldr r0, [r1, #PXA3_DDR_HCAL]
73 tst r0, #PXA3_DDR_HCAL_HCEN
Russell King7b5dea12008-01-07 22:18:30 +000074 bne 1b
75
Russell Kingffdf7862008-05-18 14:57:59 +010076 ldr r0, [r1, #PXA3_RCOMP] @ Initiate RCOMP
77 orr r0, r0, #PXA3_RCOMP_SWEVAL
78 str r0, [r1, #PXA3_RCOMP]
Russell King7b5dea12008-01-07 22:18:30 +000079
Russell Kingffdf7862008-05-18 14:57:59 +010080 mov r0, #~0 @ Clear interrupts
81 str r0, [r1, #PXA3_DMCISR]
Russell King7b5dea12008-01-07 22:18:30 +000082
Russell Kingffdf7862008-05-18 14:57:59 +010083 ldr r0, [r1, #PXA3_DMCIER] @ set DMIER[EDLP]
84 orr r0, r0, #PXA3_DMCIER_EDLP
85 str r0, [r1, #PXA3_DMCIER]
Russell King7b5dea12008-01-07 22:18:30 +000086
Russell Kingffdf7862008-05-18 14:57:59 +010087 ldr r0, [r1, #PXA3_DDR_HCAL] @ clear HCRNG, set HCPROG, HCEN
88 bic r0, r0, #PXA3_DDR_HCAL_HCRNG
89 orr r0, r0, #PXA3_DDR_HCAL_HCEN | PXA3_DDR_HCAL_HCPROG
90 str r0, [r1, #PXA3_DDR_HCAL]
Russell King7b5dea12008-01-07 22:18:30 +000091
Russell Kingffdf7862008-05-18 14:57:59 +0100921: ldr r0, [r1, #PXA3_DMCISR]
93 tst r0, #PXA3_DMCIER_EDLP
Russell King7b5dea12008-01-07 22:18:30 +000094 beq 1b
95
Russell Kingffdf7862008-05-18 14:57:59 +010096 ldr r0, [r1, #PXA3_MDCNFG] @ set PXA3_MDCNFG[DMCEN]
97 orr r0, r0, #PXA3_MDCNFG_DMCEN
98 str r0, [r1, #PXA3_MDCNFG]
991: ldr r0, [r1, #PXA3_MDCNFG]
100 tst r0, #PXA3_MDCNFG_DMCEN
Russell King7b5dea12008-01-07 22:18:30 +0000101 beq 1b
102
Russell Kingffdf7862008-05-18 14:57:59 +0100103 ldr r0, [r1, #PXA3_DDR_HCAL] @ set PXA3_DDR_HCAL[HCRNG]
Russell King7b5dea12008-01-07 22:18:30 +0000104 orr r0, r0, #2 @ HCRNG
Russell Kingffdf7862008-05-18 14:57:59 +0100105 str r0, [r1, #PXA3_DDR_HCAL]
Russell King7b5dea12008-01-07 22:18:30 +0000106
Russell Kingffdf7862008-05-18 14:57:59 +0100107 ldr r0, [r1, #PXA3_DMCIER] @ Clear the interrupt
Russell King7b5dea12008-01-07 22:18:30 +0000108 bic r0, r0, #0x20000000
Russell Kingffdf7862008-05-18 14:57:59 +0100109 str r0, [r1, #PXA3_DMCIER]
Russell King7b5dea12008-01-07 22:18:30 +0000110
Russell King6ebbf2c2014-06-30 16:29:12 +0100111 ret lr
Russell King7b5dea12008-01-07 22:18:30 +0000112ENTRY(pm_enter_standby_end)
113
114#endif