blob: c1417361e10ee55558ae5b7bc3bf946bb2a347fa [file] [log] [blame]
Joseph Lo0b25e252012-10-31 17:41:15 +08001/*
2 * CPU idle driver for Tegra CPUs
3 *
4 * Copyright (c) 2010-2012, NVIDIA Corporation.
5 * Copyright (c) 2011 Google, Inc.
6 * Author: Colin Cross <ccross@android.com>
7 * Gary King <gking@nvidia.com>
8 *
9 * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 */
21
Thierry Redinga0524ac2014-07-11 09:44:49 +020022#include <linux/clk/tegra.h>
Thomas Gleixnera0b41222015-04-03 02:32:14 +020023#include <linux/tick.h>
Joseph Lo0b25e252012-10-31 17:41:15 +080024#include <linux/cpuidle.h>
Joseph Lod457ef352012-10-31 17:41:17 +080025#include <linux/cpu_pm.h>
Thierry Redinga0524ac2014-07-11 09:44:49 +020026#include <linux/kernel.h>
27#include <linux/module.h>
Joseph Lo0b25e252012-10-31 17:41:15 +080028
29#include <asm/cpuidle.h>
Joseph Lod457ef352012-10-31 17:41:17 +080030#include <asm/smp_plat.h>
Thierry Redinga0524ac2014-07-11 09:44:49 +020031#include <asm/suspend.h>
Joseph Lod457ef352012-10-31 17:41:17 +080032
Thierry Reding755c47e2016-04-28 14:52:45 +020033#include "cpuidle.h"
Joseph Lod457ef352012-10-31 17:41:17 +080034#include "pm.h"
35#include "sleep.h"
36
37#ifdef CONFIG_PM_SLEEP
38static int tegra30_idle_lp2(struct cpuidle_device *dev,
39 struct cpuidle_driver *drv,
40 int index);
41#endif
Joseph Lo0b25e252012-10-31 17:41:15 +080042
43static struct cpuidle_driver tegra_idle_driver = {
44 .name = "tegra_idle",
45 .owner = THIS_MODULE,
Joseph Lod457ef352012-10-31 17:41:17 +080046#ifdef CONFIG_PM_SLEEP
47 .state_count = 2,
48#else
Joseph Lo0b25e252012-10-31 17:41:15 +080049 .state_count = 1,
Joseph Lod457ef352012-10-31 17:41:17 +080050#endif
Joseph Lo0b25e252012-10-31 17:41:15 +080051 .states = {
52 [0] = ARM_CPUIDLE_WFI_STATE_PWR(600),
Joseph Lod457ef352012-10-31 17:41:17 +080053#ifdef CONFIG_PM_SLEEP
54 [1] = {
55 .enter = tegra30_idle_lp2,
56 .exit_latency = 2000,
57 .target_residency = 2200,
58 .power_usage = 0,
Joseph Lod457ef352012-10-31 17:41:17 +080059 .name = "powered-down",
60 .desc = "CPU power gated",
61 },
62#endif
Joseph Lo0b25e252012-10-31 17:41:15 +080063 },
64};
65
Joseph Lod457ef352012-10-31 17:41:17 +080066#ifdef CONFIG_PM_SLEEP
Joseph Lod5529202012-10-31 17:41:21 +080067static bool tegra30_cpu_cluster_power_down(struct cpuidle_device *dev,
68 struct cpuidle_driver *drv,
69 int index)
70{
Joseph Lod5529202012-10-31 17:41:21 +080071 /* All CPUs entering LP2 is not working.
72 * Don't let CPU0 enter LP2 when any secondary CPU is online.
73 */
74 if (num_online_cpus() > 1 || !tegra_cpu_rail_off_ready()) {
75 cpu_do_idle();
76 return false;
77 }
78
Thomas Gleixnera0b41222015-04-03 02:32:14 +020079 tick_broadcast_enter();
Joseph Lod5529202012-10-31 17:41:21 +080080
Joseph Lo4d82d052013-04-02 01:20:50 +000081 tegra_idle_lp2_last();
Joseph Lod5529202012-10-31 17:41:21 +080082
Thomas Gleixnera0b41222015-04-03 02:32:14 +020083 tick_broadcast_exit();
Joseph Lod5529202012-10-31 17:41:21 +080084
85 return true;
86}
87
Joseph Lod457ef352012-10-31 17:41:17 +080088#ifdef CONFIG_SMP
89static bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
90 struct cpuidle_driver *drv,
91 int index)
92{
Thomas Gleixnera0b41222015-04-03 02:32:14 +020093 tick_broadcast_enter();
Joseph Lod457ef352012-10-31 17:41:17 +080094
95 smp_wmb();
96
Joseph Lod457ef352012-10-31 17:41:17 +080097 cpu_suspend(0, tegra30_sleep_cpu_secondary_finish);
98
Thomas Gleixnera0b41222015-04-03 02:32:14 +020099 tick_broadcast_exit();
Joseph Lod457ef352012-10-31 17:41:17 +0800100
101 return true;
102}
103#else
104static inline bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
105 struct cpuidle_driver *drv,
106 int index)
107{
108 return true;
109}
110#endif
111
Joseph Lo8c627fa2013-01-04 17:32:21 +0800112static int tegra30_idle_lp2(struct cpuidle_device *dev,
113 struct cpuidle_driver *drv,
114 int index)
Joseph Lod457ef352012-10-31 17:41:17 +0800115{
Joseph Lod457ef352012-10-31 17:41:17 +0800116 bool entered_lp2 = false;
Joseph Lod5529202012-10-31 17:41:21 +0800117 bool last_cpu;
Joseph Lod457ef352012-10-31 17:41:17 +0800118
119 local_fiq_disable();
120
Joseph Lo8f6a0b62013-06-04 18:47:35 +0800121 last_cpu = tegra_set_cpu_in_lp2();
Joseph Lod457ef352012-10-31 17:41:17 +0800122 cpu_pm_enter();
123
Joseph Lo8f6a0b62013-06-04 18:47:35 +0800124 if (dev->cpu == 0) {
Joseph Lod5529202012-10-31 17:41:21 +0800125 if (last_cpu)
126 entered_lp2 = tegra30_cpu_cluster_power_down(dev, drv,
127 index);
128 else
129 cpu_do_idle();
130 } else {
Joseph Lod457ef352012-10-31 17:41:17 +0800131 entered_lp2 = tegra30_cpu_core_power_down(dev, drv, index);
Joseph Lod5529202012-10-31 17:41:21 +0800132 }
Joseph Lod457ef352012-10-31 17:41:17 +0800133
134 cpu_pm_exit();
Joseph Lo8f6a0b62013-06-04 18:47:35 +0800135 tegra_clear_cpu_in_lp2();
Joseph Lod457ef352012-10-31 17:41:17 +0800136
137 local_fiq_enable();
138
139 smp_rmb();
140
141 return (entered_lp2) ? index : 0;
142}
143#endif
144
Joseph Lo0b25e252012-10-31 17:41:15 +0800145int __init tegra30_cpuidle_init(void)
146{
Daniel Lezcanof040c262013-04-23 08:54:41 +0000147 return cpuidle_register(&tegra_idle_driver, NULL);
Joseph Lo0b25e252012-10-31 17:41:15 +0800148}