blob: 8801a15aa10595a9288edaeca03ed434d33e86b1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/linkage.h>
2#include <asm/assembler.h>
George G. Davis3a1e5012005-04-29 22:08:33 +01003#include "abort-macro.S"
Linus Torvalds1da177e2005-04-16 15:20:36 -07004/*
5 * Function: v6_early_abort
6 *
Russell Kingda740472011-06-26 16:01:26 +01007 * Params : r2 = pt_regs
8 * : r4 = aborted context pc
Russell King3e287be2011-06-26 14:35:07 +01009 * : r5 = aborted context psr
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Russell Kingda740472011-06-26 16:01:26 +010011 * Returns : r4 - r11, r13 preserved
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
13 * Purpose : obtain information about current aborted instruction.
George G. Davis3a1e5012005-04-29 22:08:33 +010014 * Note: we read user space. This means we might cause a data
15 * abort here if the I-TLB and D-TLB aren't seeing the same
16 * picture. Unfortunately, this does happen. We live with it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18 .align 5
19ENTRY(v6_early_abort)
20 mrc p15, 0, r1, c5, c0, 0 @ get FSR
21 mrc p15, 0, r0, c6, c0, 0 @ get FAR
George G. Davis3a1e5012005-04-29 22:08:33 +010022/*
Will Deaconf0c4b8d2012-04-20 17:20:08 +010023 * Faulty SWP instruction on 1136 doesn't set bit 11 in DFSR.
George G. Davis3a1e5012005-04-29 22:08:33 +010024 */
Will Deaconf0c4b8d2012-04-20 17:20:08 +010025#ifdef CONFIG_ARM_ERRATA_326103
26 ldr ip, =0x4107b36
27 mrc p15, 0, r3, c0, c0, 0 @ get processor id
28 teq ip, r3, lsr #4 @ r0 ARM1136?
Russell King2190fed2015-08-20 10:32:02 +010029 bne 1f
Will Deaconf0c4b8d2012-04-20 17:20:08 +010030 tst r5, #PSR_J_BIT @ Java?
31 tsteq r5, #PSR_T_BIT @ Thumb?
Russell King2190fed2015-08-20 10:32:02 +010032 bne 1f
Will Deaconf0c4b8d2012-04-20 17:20:08 +010033 bic r1, r1, #1 << 11 @ clear bit 11 of FSR
34 ldr r3, [r4] @ read aborted ARM instruction
Ben Dooks457c2402013-02-12 18:59:57 +000035 ARM_BE8(rev r3, r3)
36
Russell King08446b12015-08-25 14:59:15 +010037 teq_ldrd tmp=ip, insn=r3 @ insn was LDRD?
Russell King2190fed2015-08-20 10:32:02 +010038 beq 1f @ yes
George G. Davis3a1e5012005-04-29 22:08:33 +010039 tst r3, #1 << 20 @ L = 0 -> write
40 orreq r1, r1, #1 << 11 @ yes.
Will Deaconf0c4b8d2012-04-20 17:20:08 +010041#endif
Russell King2190fed2015-08-20 10:32:02 +0100421: uaccess_disable ip @ disable userspace access
Russell Kingda740472011-06-26 16:01:26 +010043 b do_DataAbort