blob: cb41b18eef0e2482b9c354f216d7c78dd1908c2a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * We need constants.h for:
3 * VMA_VM_MM
4 * VMA_VM_FLAGS
5 * VM_EXEC
6 */
Sam Ravnborge6ae7442005-09-09 21:08:59 +02007#include <asm/asm-offsets.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <asm/thread_info.h>
9
Vladimir Murzin9a1af5f22016-08-30 17:30:02 +010010#ifdef CONFIG_CPU_V7M
11#include <asm/v7m.h>
12#endif
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014/*
15 * vma_vm_mm - get mm pointer from vma pointer (vma->vm_mm)
16 */
17 .macro vma_vm_mm, rd, rn
18 ldr \rd, [\rn, #VMA_VM_MM]
19 .endm
20
21/*
22 * vma_vm_flags - get vma->vm_flags
23 */
24 .macro vma_vm_flags, rd, rn
25 ldr \rd, [\rn, #VMA_VM_FLAGS]
26 .endm
27
28 .macro tsk_mm, rd, rn
29 ldr \rd, [\rn, #TI_TASK]
30 ldr \rd, [\rd, #TSK_ACTIVE_MM]
31 .endm
32
33/*
34 * act_mm - get current->active_mm
35 */
36 .macro act_mm, rd
37 bic \rd, sp, #8128
38 bic \rd, \rd, #63
39 ldr \rd, [\rd, #TI_TASK]
40 ldr \rd, [\rd, #TSK_ACTIVE_MM]
41 .endm
42
43/*
44 * mmid - get context id from mm pointer (mm->context.id)
Ben Dooks9520a5b2013-02-11 12:25:06 +010045 * note, this field is 64bit, so in big-endian the two words are swapped too.
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 */
47 .macro mmid, rd, rn
Ben Dooks9520a5b2013-02-11 12:25:06 +010048#ifdef __ARMEB__
49 ldr \rd, [\rn, #MM_CONTEXT_ID + 4 ]
50#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 ldr \rd, [\rn, #MM_CONTEXT_ID]
Ben Dooks9520a5b2013-02-11 12:25:06 +010052#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 .endm
54
55/*
56 * mask_asid - mask the ASID from the context ID
57 */
58 .macro asid, rd, rn
59 and \rd, \rn, #255
60 .endm
Russell King22b190862006-06-29 15:09:57 +010061
62 .macro crval, clear, mmuset, ucset
63#ifdef CONFIG_MMU
64 .word \clear
65 .word \mmuset
66#else
67 .word \clear
68 .word \ucset
69#endif
70 .endm
Catalin Marinasbbe88882007-05-08 22:27:46 +010071
72/*
Catalin Marinasf91e2c32010-12-07 16:52:04 +010073 * dcache_line_size - get the minimum D-cache line size from the CTR register
74 * on ARMv7.
Catalin Marinasbbe88882007-05-08 22:27:46 +010075 */
76 .macro dcache_line_size, reg, tmp
Vladimir Murzin9a1af5f22016-08-30 17:30:02 +010077#ifdef CONFIG_CPU_V7M
78 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
79 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
80 ldr \tmp, [\tmp]
81#else
Catalin Marinasf91e2c32010-12-07 16:52:04 +010082 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
Vladimir Murzin9a1af5f22016-08-30 17:30:02 +010083#endif
Catalin Marinasf91e2c32010-12-07 16:52:04 +010084 lsr \tmp, \tmp, #16
85 and \tmp, \tmp, #0xf @ cache line size encoding
86 mov \reg, #4 @ bytes per word
Catalin Marinasbbe88882007-05-08 22:27:46 +010087 mov \reg, \reg, lsl \tmp @ actual cache line size
88 .endm
Russell Kingda091652008-09-06 17:19:08 +010089
Catalin Marinasda30e0a2010-12-07 16:56:29 +010090/*
91 * icache_line_size - get the minimum I-cache line size from the CTR register
92 * on ARMv7.
93 */
94 .macro icache_line_size, reg, tmp
Vladimir Murzin9a1af5f22016-08-30 17:30:02 +010095#ifdef CONFIG_CPU_V7M
96 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
97 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
98 ldr \tmp, [\tmp]
99#else
Catalin Marinasda30e0a2010-12-07 16:56:29 +0100100 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
Vladimir Murzin9a1af5f22016-08-30 17:30:02 +0100101#endif
Catalin Marinasda30e0a2010-12-07 16:56:29 +0100102 and \tmp, \tmp, #0xf @ cache line size encoding
103 mov \reg, #4 @ bytes per word
104 mov \reg, \reg, lsl \tmp @ actual cache line size
105 .endm
Russell Kingda091652008-09-06 17:19:08 +0100106
107/*
108 * Sanity check the PTE configuration for the code below - which makes
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300109 * certain assumptions about how these bits are laid out.
Russell Kingda091652008-09-06 17:19:08 +0100110 */
Catalin Marinas8b79d5f2009-07-24 12:35:04 +0100111#ifdef CONFIG_MMU
Russell Kingda091652008-09-06 17:19:08 +0100112#if L_PTE_SHARED != PTE_EXT_SHARED
113#error PTE shared bit mismatch
114#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000115#if !defined (CONFIG_ARM_LPAE) && \
116 (L_PTE_XN+L_PTE_USER+L_PTE_RDONLY+L_PTE_DIRTY+L_PTE_YOUNG+\
Kirill A. Shutemovb007ea72015-02-10 14:10:17 -0800117 L_PTE_PRESENT) > L_PTE_SHARED
Russell Kingda091652008-09-06 17:19:08 +0100118#error Invalid Linux PTE bit settings
119#endif
Catalin Marinas8b79d5f2009-07-24 12:35:04 +0100120#endif /* CONFIG_MMU */
Russell Kingda091652008-09-06 17:19:08 +0100121
122/*
123 * The ARMv6 and ARMv7 set_pte_ext translation function.
124 *
125 * Permission translation:
126 * YUWD APX AP1 AP0 SVC User
127 * 0xxx 0 0 0 no acc no acc
128 * 100x 1 0 1 r/o no acc
129 * 10x0 1 0 1 r/o no acc
130 * 1011 0 0 1 r/w no acc
Catalin Marinas247055a2010-09-13 16:03:21 +0100131 * 110x 1 1 1 r/o r/o
132 * 11x0 1 1 1 r/o r/o
Will Deaconb6ccb982014-02-07 19:12:27 +0100133 * 1111 0 1 1 r/w r/w
Russell Kingda091652008-09-06 17:19:08 +0100134 */
Russell King639b0ae2008-09-06 21:07:45 +0100135 .macro armv6_mt_table pfx
136\pfx\()_mt_table:
137 .long 0x00 @ L_PTE_MT_UNCACHED
138 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
139 .long PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
140 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
141 .long PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
142 .long 0x00 @ unused
143 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
144 .long PTE_EXT_TEX(1) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC
145 .long 0x00 @ unused
146 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
147 .long 0x00 @ unused
148 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
149 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
Russell Kingdb5b7162008-09-07 12:42:51 +0100150 .long 0x00 @ unused
Russell King639b0ae2008-09-06 21:07:45 +0100151 .long 0x00 @ unused
Will Deaconb6ccb982014-02-07 19:12:27 +0100152 .long PTE_CACHEABLE | PTE_BUFFERABLE | PTE_EXT_APX @ L_PTE_MT_VECTORS
Russell King639b0ae2008-09-06 21:07:45 +0100153 .endm
154
155 .macro armv6_set_pte_ext pfx
Russell Kingd30e45e2010-11-16 00:16:01 +0000156 str r1, [r0], #2048 @ linux version
Russell Kingda091652008-09-06 17:19:08 +0100157
Russell King639b0ae2008-09-06 21:07:45 +0100158 bic r3, r1, #0x000003fc
Russell Kingda091652008-09-06 17:19:08 +0100159 bic r3, r3, #PTE_TYPE_MASK
160 orr r3, r3, r2
161 orr r3, r3, #PTE_EXT_AP0 | 2
162
Russell King639b0ae2008-09-06 21:07:45 +0100163 adr ip, \pfx\()_mt_table
164 and r2, r1, #L_PTE_MT_MASK
165 ldr r2, [ip, r2]
166
Russell King36bb94b2010-11-16 08:40:36 +0000167 eor r1, r1, #L_PTE_DIRTY
168 tst r1, #L_PTE_DIRTY|L_PTE_RDONLY
169 orrne r3, r3, #PTE_EXT_APX
Russell Kingda091652008-09-06 17:19:08 +0100170
171 tst r1, #L_PTE_USER
172 orrne r3, r3, #PTE_EXT_AP1
173 tstne r3, #PTE_EXT_APX
Will Deaconb6ccb982014-02-07 19:12:27 +0100174
175 @ user read-only -> kernel read-only
176 bicne r3, r3, #PTE_EXT_AP0
Russell Kingda091652008-09-06 17:19:08 +0100177
Russell King9522d7e2010-11-16 00:23:31 +0000178 tst r1, #L_PTE_XN
179 orrne r3, r3, #PTE_EXT_XN
Russell Kingda091652008-09-06 17:19:08 +0100180
Will Deaconb6ccb982014-02-07 19:12:27 +0100181 eor r3, r3, r2
Russell King639b0ae2008-09-06 21:07:45 +0100182
Russell Kingda091652008-09-06 17:19:08 +0100183 tst r1, #L_PTE_YOUNG
184 tstne r1, #L_PTE_PRESENT
185 moveq r3, #0
Will Deacon26ffd0d2012-09-01 05:22:12 +0100186 tstne r1, #L_PTE_NONE
187 movne r3, #0
Russell Kingda091652008-09-06 17:19:08 +0100188
189 str r3, [r0]
190 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
191 .endm
192
193
194/*
195 * The ARMv3, ARMv4 and ARMv5 set_pte_ext translation function,
196 * covering most CPUs except Xscale and Xscale 3.
197 *
198 * Permission translation:
199 * YUWD AP SVC User
200 * 0xxx 0x00 no acc no acc
201 * 100x 0x00 r/o no acc
202 * 10x0 0x00 r/o no acc
203 * 1011 0x55 r/w no acc
204 * 110x 0xaa r/w r/o
205 * 11x0 0xaa r/w r/o
206 * 1111 0xff r/w r/w
207 */
208 .macro armv3_set_pte_ext wc_disable=1
Russell Kingd30e45e2010-11-16 00:16:01 +0000209 str r1, [r0], #2048 @ linux version
Russell Kingda091652008-09-06 17:19:08 +0100210
Russell King36bb94b2010-11-16 08:40:36 +0000211 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
Russell Kingda091652008-09-06 17:19:08 +0100212
213 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
214 bic r2, r2, #PTE_TYPE_MASK
215 orr r2, r2, #PTE_TYPE_SMALL
216
217 tst r3, #L_PTE_USER @ user?
218 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
219
Russell King36bb94b2010-11-16 08:40:36 +0000220 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
Russell Kingda091652008-09-06 17:19:08 +0100221 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
222
223 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
224 movne r2, #0
225
226 .if \wc_disable
227#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
228 tst r2, #PTE_CACHEABLE
229 bicne r2, r2, #PTE_BUFFERABLE
230#endif
231 .endif
Russell Kingd30e45e2010-11-16 00:16:01 +0000232 str r2, [r0] @ hardware version
Russell Kingda091652008-09-06 17:19:08 +0100233 .endm
234
235
236/*
237 * Xscale set_pte_ext translation, split into two halves to cope
238 * with work-arounds. r3 must be preserved by code between these
239 * two macros.
240 *
241 * Permission translation:
242 * YUWD AP SVC User
243 * 0xxx 00 no acc no acc
244 * 100x 00 r/o no acc
245 * 10x0 00 r/o no acc
246 * 1011 01 r/w no acc
247 * 110x 10 r/w r/o
248 * 11x0 10 r/w r/o
249 * 1111 11 r/w r/w
250 */
251 .macro xscale_set_pte_ext_prologue
Russell Kingd30e45e2010-11-16 00:16:01 +0000252 str r1, [r0] @ linux version
Russell Kingda091652008-09-06 17:19:08 +0100253
Russell King36bb94b2010-11-16 08:40:36 +0000254 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
Russell Kingda091652008-09-06 17:19:08 +0100255
256 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
257 orr r2, r2, #PTE_TYPE_EXT @ extended page
258
259 tst r3, #L_PTE_USER @ user?
260 orrne r2, r2, #PTE_EXT_AP_URO_SRW @ yes -> user r/o, system r/w
261
Russell King36bb94b2010-11-16 08:40:36 +0000262 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
Russell Kingda091652008-09-06 17:19:08 +0100263 orreq r2, r2, #PTE_EXT_AP_UNO_SRW @ yes -> user n/a, system r/w
264 @ combined with user -> user r/w
265 .endm
266
267 .macro xscale_set_pte_ext_epilogue
268 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
269 movne r2, #0 @ no -> fault
270
Russell Kingd30e45e2010-11-16 00:16:01 +0000271 str r2, [r0, #2048]! @ hardware version
Russell Kingda091652008-09-06 17:19:08 +0100272 mov ip, #0
273 mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
274 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
275 .endm
Dave Martin66a625a2011-06-23 17:07:40 +0100276
Russell King901e3252018-11-07 11:43:42 -0500277.macro define_processor_functions name:req, dabort:req, pabort:req, nommu=0, suspend=0, bugs=0
Russell King23079232019-02-14 09:49:29 -0500278/*
279 * If we are building for big.Little with branch predictor hardening,
280 * we need the processor function tables to remain available after boot.
281 */
Russell Kingb788fed2019-02-14 09:49:30 -0500282#if defined(CONFIG_BIG_LITTLE) && defined(CONFIG_HARDEN_BRANCH_PREDICTOR)
Russell King23079232019-02-14 09:49:29 -0500283 .section ".rodata"
284#endif
Dave Martin66a625a2011-06-23 17:07:40 +0100285 .type \name\()_processor_functions, #object
286 .align 2
287ENTRY(\name\()_processor_functions)
288 .word \dabort
289 .word \pabort
290 .word cpu_\name\()_proc_init
Russell King901e3252018-11-07 11:43:42 -0500291 .word \bugs
Dave Martin66a625a2011-06-23 17:07:40 +0100292 .word cpu_\name\()_proc_fin
293 .word cpu_\name\()_reset
294 .word cpu_\name\()_do_idle
295 .word cpu_\name\()_dcache_clean_area
296 .word cpu_\name\()_switch_mm
297
298 .if \nommu
299 .word 0
300 .else
301 .word cpu_\name\()_set_pte_ext
302 .endif
303
304 .if \suspend
305 .word cpu_\name\()_suspend_size
Bartlomiej Zolnierkiewiczf6f1ae82014-09-24 02:18:32 +0900306#ifdef CONFIG_ARM_CPU_SUSPEND
Dave Martin66a625a2011-06-23 17:07:40 +0100307 .word cpu_\name\()_do_suspend
308 .word cpu_\name\()_do_resume
Russell King6645cb62011-07-21 14:42:40 +0100309#else
310 .word 0
311 .word 0
312#endif
Dave Martin66a625a2011-06-23 17:07:40 +0100313 .else
314 .word 0
315 .word 0
316 .word 0
317 .endif
318
319 .size \name\()_processor_functions, . - \name\()_processor_functions
Russell Kingb788fed2019-02-14 09:49:30 -0500320#if defined(CONFIG_BIG_LITTLE) && defined(CONFIG_HARDEN_BRANCH_PREDICTOR)
Russell King23079232019-02-14 09:49:29 -0500321 .previous
322#endif
Dave Martin66a625a2011-06-23 17:07:40 +0100323.endm
324
325.macro define_cache_functions name:req
326 .align 2
327 .type \name\()_cache_fns, #object
328ENTRY(\name\()_cache_fns)
329 .long \name\()_flush_icache_all
330 .long \name\()_flush_kern_cache_all
Lorenzo Pieralisi031bd872012-09-06 18:35:13 +0530331 .long \name\()_flush_kern_cache_louis
Dave Martin66a625a2011-06-23 17:07:40 +0100332 .long \name\()_flush_user_cache_all
333 .long \name\()_flush_user_cache_range
334 .long \name\()_coherent_kern_range
335 .long \name\()_coherent_user_range
336 .long \name\()_flush_kern_dcache_area
337 .long \name\()_dma_map_area
338 .long \name\()_dma_unmap_area
Rohit Vaswanid7e23e72013-02-07 12:15:11 -0800339 .long \name\()_dma_inv_range
340 .long \name\()_dma_clean_range
Dave Martin66a625a2011-06-23 17:07:40 +0100341 .long \name\()_dma_flush_range
342 .size \name\()_cache_fns, . - \name\()_cache_fns
343.endm
344
345.macro define_tlb_functions name:req, flags_up:req, flags_smp
346 .type \name\()_tlb_fns, #object
347ENTRY(\name\()_tlb_fns)
348 .long \name\()_flush_user_tlb_range
349 .long \name\()_flush_kern_tlb_range
350 .ifnb \flags_smp
351 ALT_SMP(.long \flags_smp )
352 ALT_UP(.long \flags_up )
353 .else
354 .long \flags_up
355 .endif
356 .size \name\()_tlb_fns, . - \name\()_tlb_fns
357.endm
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100358
359.macro globl_equ x, y
360 .globl \x
361 .equ \x, \y
362.endm
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100363
364.macro initfn, func, base
365 .long \func - \base
366.endm
Russell Kingc8487912015-04-14 22:28:25 +0100367
Russell King6c5c2a02015-04-04 23:22:07 +0100368 /*
369 * Macro to calculate the log2 size for the protection region
370 * registers. This calculates rd = log2(size) - 1. tmp must
371 * not be the same register as rd.
372 */
373.macro pr_sz, rd, size, tmp
374 mov \tmp, \size, lsr #12
375 mov \rd, #11
3761: movs \tmp, \tmp, lsr #1
377 addne \rd, \rd, #1
378 bne 1b
379.endm
380
381 /*
382 * Macro to generate a protection region register value
383 * given a pre-masked address, size, and enable bit.
384 * Corrupts size.
385 */
386.macro pr_val, dest, addr, size, enable
387 pr_sz \dest, \size, \size @ calculate log2(size) - 1
388 orr \dest, \addr, \dest, lsl #1 @ mask in the region size
389 orr \dest, \dest, \enable
390.endm